omap-serial.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/of_irq.h>
  41. #include <linux/gpio.h>
  42. #include <linux/of_gpio.h>
  43. #include <linux/platform_data/serial-omap.h>
  44. #include <dt-bindings/gpio/gpio.h>
  45. #define OMAP_MAX_HSUART_PORTS 10
  46. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  47. #define OMAP_UART_REV_42 0x0402
  48. #define OMAP_UART_REV_46 0x0406
  49. #define OMAP_UART_REV_52 0x0502
  50. #define OMAP_UART_REV_63 0x0603
  51. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  52. /* Feature flags */
  53. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  54. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  55. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  56. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  57. /* SCR register bitmasks */
  58. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  59. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  60. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  61. /* FCR register bitmasks */
  62. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  63. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  64. /* MVR register bitmasks */
  65. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  66. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  67. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  68. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  69. #define OMAP_UART_MVR_MAJ_MASK 0x700
  70. #define OMAP_UART_MVR_MAJ_SHIFT 8
  71. #define OMAP_UART_MVR_MIN_MASK 0x3f
  72. #define OMAP_UART_DMA_CH_FREE -1
  73. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  74. #define OMAP_MODE13X_SPEED 230400
  75. /* WER = 0x7F
  76. * Enable module level wakeup in WER reg
  77. */
  78. #define OMAP_UART_WER_MOD_WKUP 0X7F
  79. /* Enable XON/XOFF flow control on output */
  80. #define OMAP_UART_SW_TX 0x08
  81. /* Enable XON/XOFF flow control on input */
  82. #define OMAP_UART_SW_RX 0x02
  83. #define OMAP_UART_SW_CLR 0xF0
  84. #define OMAP_UART_TCR_TRIG 0x0F
  85. struct uart_omap_dma {
  86. u8 uart_dma_tx;
  87. u8 uart_dma_rx;
  88. int rx_dma_channel;
  89. int tx_dma_channel;
  90. dma_addr_t rx_buf_dma_phys;
  91. dma_addr_t tx_buf_dma_phys;
  92. unsigned int uart_base;
  93. /*
  94. * Buffer for rx dma.It is not required for tx because the buffer
  95. * comes from port structure.
  96. */
  97. unsigned char *rx_buf;
  98. unsigned int prev_rx_dma_pos;
  99. int tx_buf_size;
  100. int tx_dma_used;
  101. int rx_dma_used;
  102. spinlock_t tx_lock;
  103. spinlock_t rx_lock;
  104. /* timer to poll activity on rx dma */
  105. struct timer_list rx_timer;
  106. unsigned int rx_buf_size;
  107. unsigned int rx_poll_rate;
  108. unsigned int rx_timeout;
  109. };
  110. struct uart_omap_port {
  111. struct uart_port port;
  112. struct uart_omap_dma uart_dma;
  113. struct device *dev;
  114. int wakeirq;
  115. unsigned char ier;
  116. unsigned char lcr;
  117. unsigned char mcr;
  118. unsigned char fcr;
  119. unsigned char efr;
  120. unsigned char dll;
  121. unsigned char dlh;
  122. unsigned char mdr1;
  123. unsigned char scr;
  124. unsigned char wer;
  125. int use_dma;
  126. /*
  127. * Some bits in registers are cleared on a read, so they must
  128. * be saved whenever the register is read but the bits will not
  129. * be immediately processed.
  130. */
  131. unsigned int lsr_break_flag;
  132. unsigned char msr_saved_flags;
  133. char name[20];
  134. unsigned long port_activity;
  135. int context_loss_cnt;
  136. u32 errata;
  137. u8 wakeups_enabled;
  138. u32 features;
  139. int rts_gpio;
  140. struct pm_qos_request pm_qos_request;
  141. u32 latency;
  142. u32 calc_latency;
  143. struct work_struct qos_work;
  144. bool is_suspending;
  145. };
  146. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  147. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  148. /* Forward declaration of functions */
  149. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  150. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  151. {
  152. offset <<= up->port.regshift;
  153. return readw(up->port.membase + offset);
  154. }
  155. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  156. {
  157. offset <<= up->port.regshift;
  158. writew(value, up->port.membase + offset);
  159. }
  160. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  161. {
  162. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  163. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  164. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  165. serial_out(up, UART_FCR, 0);
  166. }
  167. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  168. {
  169. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  170. if (!pdata || !pdata->get_context_loss_count)
  171. return -EINVAL;
  172. return pdata->get_context_loss_count(up->dev);
  173. }
  174. static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
  175. bool enable)
  176. {
  177. if (!up->wakeirq)
  178. return;
  179. if (enable)
  180. enable_irq(up->wakeirq);
  181. else
  182. disable_irq_nosync(up->wakeirq);
  183. }
  184. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  185. {
  186. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  187. if (enable == up->wakeups_enabled)
  188. return;
  189. serial_omap_enable_wakeirq(up, enable);
  190. up->wakeups_enabled = enable;
  191. if (!pdata || !pdata->enable_wakeup)
  192. return;
  193. pdata->enable_wakeup(up->dev, enable);
  194. }
  195. /*
  196. * Calculate the absolute difference between the desired and actual baud
  197. * rate for the given mode.
  198. */
  199. static inline int calculate_baud_abs_diff(struct uart_port *port,
  200. unsigned int baud, unsigned int mode)
  201. {
  202. unsigned int n = port->uartclk / (mode * baud);
  203. int abs_diff;
  204. if (n == 0)
  205. n = 1;
  206. abs_diff = baud - (port->uartclk / (mode * n));
  207. if (abs_diff < 0)
  208. abs_diff = -abs_diff;
  209. return abs_diff;
  210. }
  211. /*
  212. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  213. * @port: uart port info
  214. * @baud: baudrate for which mode needs to be determined
  215. *
  216. * Returns true if baud rate is MODE16X and false if MODE13X
  217. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  218. * and Error Rates" determines modes not for all common baud rates.
  219. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  220. * table it's determined as 13x.
  221. */
  222. static bool
  223. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  224. {
  225. int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
  226. int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
  227. return (abs_diff_13 >= abs_diff_16);
  228. }
  229. /*
  230. * serial_omap_get_divisor - calculate divisor value
  231. * @port: uart port info
  232. * @baud: baudrate for which divisor needs to be calculated.
  233. */
  234. static unsigned int
  235. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  236. {
  237. unsigned int mode;
  238. if (!serial_omap_baud_is_mode16(port, baud))
  239. mode = 13;
  240. else
  241. mode = 16;
  242. return port->uartclk/(mode * baud);
  243. }
  244. static void serial_omap_enable_ms(struct uart_port *port)
  245. {
  246. struct uart_omap_port *up = to_uart_omap_port(port);
  247. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  248. pm_runtime_get_sync(up->dev);
  249. up->ier |= UART_IER_MSI;
  250. serial_out(up, UART_IER, up->ier);
  251. pm_runtime_mark_last_busy(up->dev);
  252. pm_runtime_put_autosuspend(up->dev);
  253. }
  254. static void serial_omap_stop_tx(struct uart_port *port)
  255. {
  256. struct uart_omap_port *up = to_uart_omap_port(port);
  257. int res;
  258. pm_runtime_get_sync(up->dev);
  259. /* Handle RS-485 */
  260. if (port->rs485.flags & SER_RS485_ENABLED) {
  261. if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
  262. /* THR interrupt is fired when both TX FIFO and TX
  263. * shift register are empty. This means there's nothing
  264. * left to transmit now, so make sure the THR interrupt
  265. * is fired when TX FIFO is below the trigger level,
  266. * disable THR interrupts and toggle the RS-485 GPIO
  267. * data direction pin if needed.
  268. */
  269. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  270. serial_out(up, UART_OMAP_SCR, up->scr);
  271. res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
  272. 1 : 0;
  273. if (gpio_get_value(up->rts_gpio) != res) {
  274. if (port->rs485.delay_rts_after_send > 0)
  275. mdelay(
  276. port->rs485.delay_rts_after_send);
  277. gpio_set_value(up->rts_gpio, res);
  278. }
  279. } else {
  280. /* We're asked to stop, but there's still stuff in the
  281. * UART FIFO, so make sure the THR interrupt is fired
  282. * when both TX FIFO and TX shift register are empty.
  283. * The next THR interrupt (if no transmission is started
  284. * in the meantime) will indicate the end of a
  285. * transmission. Therefore we _don't_ disable THR
  286. * interrupts in this situation.
  287. */
  288. up->scr |= OMAP_UART_SCR_TX_EMPTY;
  289. serial_out(up, UART_OMAP_SCR, up->scr);
  290. return;
  291. }
  292. }
  293. if (up->ier & UART_IER_THRI) {
  294. up->ier &= ~UART_IER_THRI;
  295. serial_out(up, UART_IER, up->ier);
  296. }
  297. if ((port->rs485.flags & SER_RS485_ENABLED) &&
  298. !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
  299. /*
  300. * Empty the RX FIFO, we are not interested in anything
  301. * received during the half-duplex transmission.
  302. */
  303. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
  304. /* Re-enable RX interrupts */
  305. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  306. up->port.read_status_mask |= UART_LSR_DR;
  307. serial_out(up, UART_IER, up->ier);
  308. }
  309. pm_runtime_mark_last_busy(up->dev);
  310. pm_runtime_put_autosuspend(up->dev);
  311. }
  312. static void serial_omap_stop_rx(struct uart_port *port)
  313. {
  314. struct uart_omap_port *up = to_uart_omap_port(port);
  315. pm_runtime_get_sync(up->dev);
  316. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  317. up->port.read_status_mask &= ~UART_LSR_DR;
  318. serial_out(up, UART_IER, up->ier);
  319. pm_runtime_mark_last_busy(up->dev);
  320. pm_runtime_put_autosuspend(up->dev);
  321. }
  322. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  323. {
  324. struct circ_buf *xmit = &up->port.state->xmit;
  325. int count;
  326. if (up->port.x_char) {
  327. serial_out(up, UART_TX, up->port.x_char);
  328. up->port.icount.tx++;
  329. up->port.x_char = 0;
  330. return;
  331. }
  332. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  333. serial_omap_stop_tx(&up->port);
  334. return;
  335. }
  336. count = up->port.fifosize / 4;
  337. do {
  338. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  339. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  340. up->port.icount.tx++;
  341. if (uart_circ_empty(xmit))
  342. break;
  343. } while (--count > 0);
  344. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  345. uart_write_wakeup(&up->port);
  346. if (uart_circ_empty(xmit))
  347. serial_omap_stop_tx(&up->port);
  348. }
  349. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  350. {
  351. if (!(up->ier & UART_IER_THRI)) {
  352. up->ier |= UART_IER_THRI;
  353. serial_out(up, UART_IER, up->ier);
  354. }
  355. }
  356. static void serial_omap_start_tx(struct uart_port *port)
  357. {
  358. struct uart_omap_port *up = to_uart_omap_port(port);
  359. int res;
  360. pm_runtime_get_sync(up->dev);
  361. /* Handle RS-485 */
  362. if (port->rs485.flags & SER_RS485_ENABLED) {
  363. /* Fire THR interrupts when FIFO is below trigger level */
  364. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  365. serial_out(up, UART_OMAP_SCR, up->scr);
  366. /* if rts not already enabled */
  367. res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  368. if (gpio_get_value(up->rts_gpio) != res) {
  369. gpio_set_value(up->rts_gpio, res);
  370. if (port->rs485.delay_rts_before_send > 0)
  371. mdelay(port->rs485.delay_rts_before_send);
  372. }
  373. }
  374. if ((port->rs485.flags & SER_RS485_ENABLED) &&
  375. !(port->rs485.flags & SER_RS485_RX_DURING_TX))
  376. serial_omap_stop_rx(port);
  377. serial_omap_enable_ier_thri(up);
  378. pm_runtime_mark_last_busy(up->dev);
  379. pm_runtime_put_autosuspend(up->dev);
  380. }
  381. static void serial_omap_throttle(struct uart_port *port)
  382. {
  383. struct uart_omap_port *up = to_uart_omap_port(port);
  384. unsigned long flags;
  385. pm_runtime_get_sync(up->dev);
  386. spin_lock_irqsave(&up->port.lock, flags);
  387. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  388. serial_out(up, UART_IER, up->ier);
  389. spin_unlock_irqrestore(&up->port.lock, flags);
  390. pm_runtime_mark_last_busy(up->dev);
  391. pm_runtime_put_autosuspend(up->dev);
  392. }
  393. static void serial_omap_unthrottle(struct uart_port *port)
  394. {
  395. struct uart_omap_port *up = to_uart_omap_port(port);
  396. unsigned long flags;
  397. pm_runtime_get_sync(up->dev);
  398. spin_lock_irqsave(&up->port.lock, flags);
  399. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  400. serial_out(up, UART_IER, up->ier);
  401. spin_unlock_irqrestore(&up->port.lock, flags);
  402. pm_runtime_mark_last_busy(up->dev);
  403. pm_runtime_put_autosuspend(up->dev);
  404. }
  405. static unsigned int check_modem_status(struct uart_omap_port *up)
  406. {
  407. unsigned int status;
  408. status = serial_in(up, UART_MSR);
  409. status |= up->msr_saved_flags;
  410. up->msr_saved_flags = 0;
  411. if ((status & UART_MSR_ANY_DELTA) == 0)
  412. return status;
  413. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  414. up->port.state != NULL) {
  415. if (status & UART_MSR_TERI)
  416. up->port.icount.rng++;
  417. if (status & UART_MSR_DDSR)
  418. up->port.icount.dsr++;
  419. if (status & UART_MSR_DDCD)
  420. uart_handle_dcd_change
  421. (&up->port, status & UART_MSR_DCD);
  422. if (status & UART_MSR_DCTS)
  423. uart_handle_cts_change
  424. (&up->port, status & UART_MSR_CTS);
  425. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  426. }
  427. return status;
  428. }
  429. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  430. {
  431. unsigned int flag;
  432. unsigned char ch = 0;
  433. if (likely(lsr & UART_LSR_DR))
  434. ch = serial_in(up, UART_RX);
  435. up->port.icount.rx++;
  436. flag = TTY_NORMAL;
  437. if (lsr & UART_LSR_BI) {
  438. flag = TTY_BREAK;
  439. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  440. up->port.icount.brk++;
  441. /*
  442. * We do the SysRQ and SAK checking
  443. * here because otherwise the break
  444. * may get masked by ignore_status_mask
  445. * or read_status_mask.
  446. */
  447. if (uart_handle_break(&up->port))
  448. return;
  449. }
  450. if (lsr & UART_LSR_PE) {
  451. flag = TTY_PARITY;
  452. up->port.icount.parity++;
  453. }
  454. if (lsr & UART_LSR_FE) {
  455. flag = TTY_FRAME;
  456. up->port.icount.frame++;
  457. }
  458. if (lsr & UART_LSR_OE)
  459. up->port.icount.overrun++;
  460. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  461. if (up->port.line == up->port.cons->index) {
  462. /* Recover the break flag from console xmit */
  463. lsr |= up->lsr_break_flag;
  464. }
  465. #endif
  466. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  467. }
  468. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  469. {
  470. unsigned char ch = 0;
  471. unsigned int flag;
  472. if (!(lsr & UART_LSR_DR))
  473. return;
  474. ch = serial_in(up, UART_RX);
  475. flag = TTY_NORMAL;
  476. up->port.icount.rx++;
  477. if (uart_handle_sysrq_char(&up->port, ch))
  478. return;
  479. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  480. }
  481. /**
  482. * serial_omap_irq() - This handles the interrupt from one port
  483. * @irq: uart port irq number
  484. * @dev_id: uart port info
  485. */
  486. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  487. {
  488. struct uart_omap_port *up = dev_id;
  489. unsigned int iir, lsr;
  490. unsigned int type;
  491. irqreturn_t ret = IRQ_NONE;
  492. int max_count = 256;
  493. spin_lock(&up->port.lock);
  494. pm_runtime_get_sync(up->dev);
  495. do {
  496. iir = serial_in(up, UART_IIR);
  497. if (iir & UART_IIR_NO_INT)
  498. break;
  499. ret = IRQ_HANDLED;
  500. lsr = serial_in(up, UART_LSR);
  501. /* extract IRQ type from IIR register */
  502. type = iir & 0x3e;
  503. switch (type) {
  504. case UART_IIR_MSI:
  505. check_modem_status(up);
  506. break;
  507. case UART_IIR_THRI:
  508. transmit_chars(up, lsr);
  509. break;
  510. case UART_IIR_RX_TIMEOUT:
  511. /* FALLTHROUGH */
  512. case UART_IIR_RDI:
  513. serial_omap_rdi(up, lsr);
  514. break;
  515. case UART_IIR_RLSI:
  516. serial_omap_rlsi(up, lsr);
  517. break;
  518. case UART_IIR_CTS_RTS_DSR:
  519. /* simply try again */
  520. break;
  521. case UART_IIR_XOFF:
  522. /* FALLTHROUGH */
  523. default:
  524. break;
  525. }
  526. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  527. spin_unlock(&up->port.lock);
  528. tty_flip_buffer_push(&up->port.state->port);
  529. pm_runtime_mark_last_busy(up->dev);
  530. pm_runtime_put_autosuspend(up->dev);
  531. up->port_activity = jiffies;
  532. return ret;
  533. }
  534. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  535. {
  536. struct uart_omap_port *up = to_uart_omap_port(port);
  537. unsigned long flags = 0;
  538. unsigned int ret = 0;
  539. pm_runtime_get_sync(up->dev);
  540. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  541. spin_lock_irqsave(&up->port.lock, flags);
  542. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  543. spin_unlock_irqrestore(&up->port.lock, flags);
  544. pm_runtime_mark_last_busy(up->dev);
  545. pm_runtime_put_autosuspend(up->dev);
  546. return ret;
  547. }
  548. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  549. {
  550. struct uart_omap_port *up = to_uart_omap_port(port);
  551. unsigned int status;
  552. unsigned int ret = 0;
  553. pm_runtime_get_sync(up->dev);
  554. status = check_modem_status(up);
  555. pm_runtime_mark_last_busy(up->dev);
  556. pm_runtime_put_autosuspend(up->dev);
  557. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  558. if (status & UART_MSR_DCD)
  559. ret |= TIOCM_CAR;
  560. if (status & UART_MSR_RI)
  561. ret |= TIOCM_RNG;
  562. if (status & UART_MSR_DSR)
  563. ret |= TIOCM_DSR;
  564. if (status & UART_MSR_CTS)
  565. ret |= TIOCM_CTS;
  566. return ret;
  567. }
  568. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  569. {
  570. struct uart_omap_port *up = to_uart_omap_port(port);
  571. unsigned char mcr = 0, old_mcr;
  572. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  573. if (mctrl & TIOCM_RTS)
  574. mcr |= UART_MCR_RTS;
  575. if (mctrl & TIOCM_DTR)
  576. mcr |= UART_MCR_DTR;
  577. if (mctrl & TIOCM_OUT1)
  578. mcr |= UART_MCR_OUT1;
  579. if (mctrl & TIOCM_OUT2)
  580. mcr |= UART_MCR_OUT2;
  581. if (mctrl & TIOCM_LOOP)
  582. mcr |= UART_MCR_LOOP;
  583. pm_runtime_get_sync(up->dev);
  584. old_mcr = serial_in(up, UART_MCR);
  585. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  586. UART_MCR_DTR | UART_MCR_RTS);
  587. up->mcr = old_mcr | mcr;
  588. serial_out(up, UART_MCR, up->mcr);
  589. pm_runtime_mark_last_busy(up->dev);
  590. pm_runtime_put_autosuspend(up->dev);
  591. }
  592. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  593. {
  594. struct uart_omap_port *up = to_uart_omap_port(port);
  595. unsigned long flags = 0;
  596. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  597. pm_runtime_get_sync(up->dev);
  598. spin_lock_irqsave(&up->port.lock, flags);
  599. if (break_state == -1)
  600. up->lcr |= UART_LCR_SBC;
  601. else
  602. up->lcr &= ~UART_LCR_SBC;
  603. serial_out(up, UART_LCR, up->lcr);
  604. spin_unlock_irqrestore(&up->port.lock, flags);
  605. pm_runtime_mark_last_busy(up->dev);
  606. pm_runtime_put_autosuspend(up->dev);
  607. }
  608. static int serial_omap_startup(struct uart_port *port)
  609. {
  610. struct uart_omap_port *up = to_uart_omap_port(port);
  611. unsigned long flags = 0;
  612. int retval;
  613. /*
  614. * Allocate the IRQ
  615. */
  616. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  617. up->name, up);
  618. if (retval)
  619. return retval;
  620. /* Optional wake-up IRQ */
  621. if (up->wakeirq) {
  622. retval = request_irq(up->wakeirq, serial_omap_irq,
  623. up->port.irqflags, up->name, up);
  624. if (retval) {
  625. free_irq(up->port.irq, up);
  626. return retval;
  627. }
  628. disable_irq(up->wakeirq);
  629. }
  630. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  631. pm_runtime_get_sync(up->dev);
  632. /*
  633. * Clear the FIFO buffers and disable them.
  634. * (they will be reenabled in set_termios())
  635. */
  636. serial_omap_clear_fifos(up);
  637. /* For Hardware flow control */
  638. serial_out(up, UART_MCR, UART_MCR_RTS);
  639. /*
  640. * Clear the interrupt registers.
  641. */
  642. (void) serial_in(up, UART_LSR);
  643. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  644. (void) serial_in(up, UART_RX);
  645. (void) serial_in(up, UART_IIR);
  646. (void) serial_in(up, UART_MSR);
  647. /*
  648. * Now, initialize the UART
  649. */
  650. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  651. spin_lock_irqsave(&up->port.lock, flags);
  652. /*
  653. * Most PC uarts need OUT2 raised to enable interrupts.
  654. */
  655. up->port.mctrl |= TIOCM_OUT2;
  656. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  657. spin_unlock_irqrestore(&up->port.lock, flags);
  658. up->msr_saved_flags = 0;
  659. /*
  660. * Finally, enable interrupts. Note: Modem status interrupts
  661. * are set via set_termios(), which will be occurring imminently
  662. * anyway, so we don't enable them here.
  663. */
  664. up->ier = UART_IER_RLSI | UART_IER_RDI;
  665. serial_out(up, UART_IER, up->ier);
  666. /* Enable module level wake up */
  667. up->wer = OMAP_UART_WER_MOD_WKUP;
  668. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  669. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  670. serial_out(up, UART_OMAP_WER, up->wer);
  671. pm_runtime_mark_last_busy(up->dev);
  672. pm_runtime_put_autosuspend(up->dev);
  673. up->port_activity = jiffies;
  674. return 0;
  675. }
  676. static void serial_omap_shutdown(struct uart_port *port)
  677. {
  678. struct uart_omap_port *up = to_uart_omap_port(port);
  679. unsigned long flags = 0;
  680. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  681. pm_runtime_get_sync(up->dev);
  682. /*
  683. * Disable interrupts from this port
  684. */
  685. up->ier = 0;
  686. serial_out(up, UART_IER, 0);
  687. spin_lock_irqsave(&up->port.lock, flags);
  688. up->port.mctrl &= ~TIOCM_OUT2;
  689. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  690. spin_unlock_irqrestore(&up->port.lock, flags);
  691. /*
  692. * Disable break condition and FIFOs
  693. */
  694. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  695. serial_omap_clear_fifos(up);
  696. /*
  697. * Read data port to reset things, and then free the irq
  698. */
  699. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  700. (void) serial_in(up, UART_RX);
  701. pm_runtime_mark_last_busy(up->dev);
  702. pm_runtime_put_autosuspend(up->dev);
  703. free_irq(up->port.irq, up);
  704. if (up->wakeirq)
  705. free_irq(up->wakeirq, up);
  706. }
  707. static void serial_omap_uart_qos_work(struct work_struct *work)
  708. {
  709. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  710. qos_work);
  711. pm_qos_update_request(&up->pm_qos_request, up->latency);
  712. }
  713. static void
  714. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  715. struct ktermios *old)
  716. {
  717. struct uart_omap_port *up = to_uart_omap_port(port);
  718. unsigned char cval = 0;
  719. unsigned long flags = 0;
  720. unsigned int baud, quot;
  721. switch (termios->c_cflag & CSIZE) {
  722. case CS5:
  723. cval = UART_LCR_WLEN5;
  724. break;
  725. case CS6:
  726. cval = UART_LCR_WLEN6;
  727. break;
  728. case CS7:
  729. cval = UART_LCR_WLEN7;
  730. break;
  731. default:
  732. case CS8:
  733. cval = UART_LCR_WLEN8;
  734. break;
  735. }
  736. if (termios->c_cflag & CSTOPB)
  737. cval |= UART_LCR_STOP;
  738. if (termios->c_cflag & PARENB)
  739. cval |= UART_LCR_PARITY;
  740. if (!(termios->c_cflag & PARODD))
  741. cval |= UART_LCR_EPAR;
  742. if (termios->c_cflag & CMSPAR)
  743. cval |= UART_LCR_SPAR;
  744. /*
  745. * Ask the core to calculate the divisor for us.
  746. */
  747. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  748. quot = serial_omap_get_divisor(port, baud);
  749. /* calculate wakeup latency constraint */
  750. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  751. up->latency = up->calc_latency;
  752. schedule_work(&up->qos_work);
  753. up->dll = quot & 0xff;
  754. up->dlh = quot >> 8;
  755. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  756. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  757. UART_FCR_ENABLE_FIFO;
  758. /*
  759. * Ok, we're now changing the port state. Do it with
  760. * interrupts disabled.
  761. */
  762. pm_runtime_get_sync(up->dev);
  763. spin_lock_irqsave(&up->port.lock, flags);
  764. /*
  765. * Update the per-port timeout.
  766. */
  767. uart_update_timeout(port, termios->c_cflag, baud);
  768. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  769. if (termios->c_iflag & INPCK)
  770. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  771. if (termios->c_iflag & (BRKINT | PARMRK))
  772. up->port.read_status_mask |= UART_LSR_BI;
  773. /*
  774. * Characters to ignore
  775. */
  776. up->port.ignore_status_mask = 0;
  777. if (termios->c_iflag & IGNPAR)
  778. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  779. if (termios->c_iflag & IGNBRK) {
  780. up->port.ignore_status_mask |= UART_LSR_BI;
  781. /*
  782. * If we're ignoring parity and break indicators,
  783. * ignore overruns too (for real raw support).
  784. */
  785. if (termios->c_iflag & IGNPAR)
  786. up->port.ignore_status_mask |= UART_LSR_OE;
  787. }
  788. /*
  789. * ignore all characters if CREAD is not set
  790. */
  791. if ((termios->c_cflag & CREAD) == 0)
  792. up->port.ignore_status_mask |= UART_LSR_DR;
  793. /*
  794. * Modem status interrupts
  795. */
  796. up->ier &= ~UART_IER_MSI;
  797. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  798. up->ier |= UART_IER_MSI;
  799. serial_out(up, UART_IER, up->ier);
  800. serial_out(up, UART_LCR, cval); /* reset DLAB */
  801. up->lcr = cval;
  802. up->scr = 0;
  803. /* FIFOs and DMA Settings */
  804. /* FCR can be changed only when the
  805. * baud clock is not running
  806. * DLL_REG and DLH_REG set to 0.
  807. */
  808. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  809. serial_out(up, UART_DLL, 0);
  810. serial_out(up, UART_DLM, 0);
  811. serial_out(up, UART_LCR, 0);
  812. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  813. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  814. up->efr &= ~UART_EFR_SCD;
  815. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  816. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  817. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  818. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  819. /* FIFO ENABLE, DMA MODE */
  820. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  821. /*
  822. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  823. * sets Enables the granularity of 1 for TRIGGER RX
  824. * level. Along with setting RX FIFO trigger level
  825. * to 1 (as noted below, 16 characters) and TLR[3:0]
  826. * to zero this will result RX FIFO threshold level
  827. * to 1 character, instead of 16 as noted in comment
  828. * below.
  829. */
  830. /* Set receive FIFO threshold to 16 characters and
  831. * transmit FIFO threshold to 32 spaces
  832. */
  833. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  834. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  835. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  836. UART_FCR_ENABLE_FIFO;
  837. serial_out(up, UART_FCR, up->fcr);
  838. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  839. serial_out(up, UART_OMAP_SCR, up->scr);
  840. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  841. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  842. serial_out(up, UART_MCR, up->mcr);
  843. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  844. serial_out(up, UART_EFR, up->efr);
  845. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  846. /* Protocol, Baud Rate, and Interrupt Settings */
  847. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  848. serial_omap_mdr1_errataset(up, up->mdr1);
  849. else
  850. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  851. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  852. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  853. serial_out(up, UART_LCR, 0);
  854. serial_out(up, UART_IER, 0);
  855. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  856. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  857. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  858. serial_out(up, UART_LCR, 0);
  859. serial_out(up, UART_IER, up->ier);
  860. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  861. serial_out(up, UART_EFR, up->efr);
  862. serial_out(up, UART_LCR, cval);
  863. if (!serial_omap_baud_is_mode16(port, baud))
  864. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  865. else
  866. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  867. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  868. serial_omap_mdr1_errataset(up, up->mdr1);
  869. else
  870. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  871. /* Configure flow control */
  872. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  873. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  874. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  875. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  876. /* Enable access to TCR/TLR */
  877. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  878. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  879. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  880. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  881. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  882. /* Enable AUTORTS and AUTOCTS */
  883. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  884. /* Ensure MCR RTS is asserted */
  885. up->mcr |= UART_MCR_RTS;
  886. } else {
  887. /* Disable AUTORTS and AUTOCTS */
  888. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  889. }
  890. if (up->port.flags & UPF_SOFT_FLOW) {
  891. /* clear SW control mode bits */
  892. up->efr &= OMAP_UART_SW_CLR;
  893. /*
  894. * IXON Flag:
  895. * Enable XON/XOFF flow control on input.
  896. * Receiver compares XON1, XOFF1.
  897. */
  898. if (termios->c_iflag & IXON)
  899. up->efr |= OMAP_UART_SW_RX;
  900. /*
  901. * IXOFF Flag:
  902. * Enable XON/XOFF flow control on output.
  903. * Transmit XON1, XOFF1
  904. */
  905. if (termios->c_iflag & IXOFF)
  906. up->efr |= OMAP_UART_SW_TX;
  907. /*
  908. * IXANY Flag:
  909. * Enable any character to restart output.
  910. * Operation resumes after receiving any
  911. * character after recognition of the XOFF character
  912. */
  913. if (termios->c_iflag & IXANY)
  914. up->mcr |= UART_MCR_XONANY;
  915. else
  916. up->mcr &= ~UART_MCR_XONANY;
  917. }
  918. serial_out(up, UART_MCR, up->mcr);
  919. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  920. serial_out(up, UART_EFR, up->efr);
  921. serial_out(up, UART_LCR, up->lcr);
  922. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  923. spin_unlock_irqrestore(&up->port.lock, flags);
  924. pm_runtime_mark_last_busy(up->dev);
  925. pm_runtime_put_autosuspend(up->dev);
  926. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  927. }
  928. static void
  929. serial_omap_pm(struct uart_port *port, unsigned int state,
  930. unsigned int oldstate)
  931. {
  932. struct uart_omap_port *up = to_uart_omap_port(port);
  933. unsigned char efr;
  934. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  935. pm_runtime_get_sync(up->dev);
  936. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  937. efr = serial_in(up, UART_EFR);
  938. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  939. serial_out(up, UART_LCR, 0);
  940. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  941. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  942. serial_out(up, UART_EFR, efr);
  943. serial_out(up, UART_LCR, 0);
  944. if (!device_may_wakeup(up->dev)) {
  945. if (!state)
  946. pm_runtime_forbid(up->dev);
  947. else
  948. pm_runtime_allow(up->dev);
  949. }
  950. pm_runtime_mark_last_busy(up->dev);
  951. pm_runtime_put_autosuspend(up->dev);
  952. }
  953. static void serial_omap_release_port(struct uart_port *port)
  954. {
  955. dev_dbg(port->dev, "serial_omap_release_port+\n");
  956. }
  957. static int serial_omap_request_port(struct uart_port *port)
  958. {
  959. dev_dbg(port->dev, "serial_omap_request_port+\n");
  960. return 0;
  961. }
  962. static void serial_omap_config_port(struct uart_port *port, int flags)
  963. {
  964. struct uart_omap_port *up = to_uart_omap_port(port);
  965. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  966. up->port.line);
  967. up->port.type = PORT_OMAP;
  968. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  969. }
  970. static int
  971. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  972. {
  973. /* we don't want the core code to modify any port params */
  974. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  975. return -EINVAL;
  976. }
  977. static const char *
  978. serial_omap_type(struct uart_port *port)
  979. {
  980. struct uart_omap_port *up = to_uart_omap_port(port);
  981. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  982. return up->name;
  983. }
  984. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  985. static inline void wait_for_xmitr(struct uart_omap_port *up)
  986. {
  987. unsigned int status, tmout = 10000;
  988. /* Wait up to 10ms for the character(s) to be sent. */
  989. do {
  990. status = serial_in(up, UART_LSR);
  991. if (status & UART_LSR_BI)
  992. up->lsr_break_flag = UART_LSR_BI;
  993. if (--tmout == 0)
  994. break;
  995. udelay(1);
  996. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  997. /* Wait up to 1s for flow control if necessary */
  998. if (up->port.flags & UPF_CONS_FLOW) {
  999. tmout = 1000000;
  1000. for (tmout = 1000000; tmout; tmout--) {
  1001. unsigned int msr = serial_in(up, UART_MSR);
  1002. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  1003. if (msr & UART_MSR_CTS)
  1004. break;
  1005. udelay(1);
  1006. }
  1007. }
  1008. }
  1009. #ifdef CONFIG_CONSOLE_POLL
  1010. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  1011. {
  1012. struct uart_omap_port *up = to_uart_omap_port(port);
  1013. pm_runtime_get_sync(up->dev);
  1014. wait_for_xmitr(up);
  1015. serial_out(up, UART_TX, ch);
  1016. pm_runtime_mark_last_busy(up->dev);
  1017. pm_runtime_put_autosuspend(up->dev);
  1018. }
  1019. static int serial_omap_poll_get_char(struct uart_port *port)
  1020. {
  1021. struct uart_omap_port *up = to_uart_omap_port(port);
  1022. unsigned int status;
  1023. pm_runtime_get_sync(up->dev);
  1024. status = serial_in(up, UART_LSR);
  1025. if (!(status & UART_LSR_DR)) {
  1026. status = NO_POLL_CHAR;
  1027. goto out;
  1028. }
  1029. status = serial_in(up, UART_RX);
  1030. out:
  1031. pm_runtime_mark_last_busy(up->dev);
  1032. pm_runtime_put_autosuspend(up->dev);
  1033. return status;
  1034. }
  1035. #endif /* CONFIG_CONSOLE_POLL */
  1036. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1037. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1038. static struct uart_driver serial_omap_reg;
  1039. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1040. {
  1041. struct uart_omap_port *up = to_uart_omap_port(port);
  1042. wait_for_xmitr(up);
  1043. serial_out(up, UART_TX, ch);
  1044. }
  1045. static void
  1046. serial_omap_console_write(struct console *co, const char *s,
  1047. unsigned int count)
  1048. {
  1049. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1050. unsigned long flags;
  1051. unsigned int ier;
  1052. int locked = 1;
  1053. pm_runtime_get_sync(up->dev);
  1054. local_irq_save(flags);
  1055. if (up->port.sysrq)
  1056. locked = 0;
  1057. else if (oops_in_progress)
  1058. locked = spin_trylock(&up->port.lock);
  1059. else
  1060. spin_lock(&up->port.lock);
  1061. /*
  1062. * First save the IER then disable the interrupts
  1063. */
  1064. ier = serial_in(up, UART_IER);
  1065. serial_out(up, UART_IER, 0);
  1066. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1067. /*
  1068. * Finally, wait for transmitter to become empty
  1069. * and restore the IER
  1070. */
  1071. wait_for_xmitr(up);
  1072. serial_out(up, UART_IER, ier);
  1073. /*
  1074. * The receive handling will happen properly because the
  1075. * receive ready bit will still be set; it is not cleared
  1076. * on read. However, modem control will not, we must
  1077. * call it if we have saved something in the saved flags
  1078. * while processing with interrupts off.
  1079. */
  1080. if (up->msr_saved_flags)
  1081. check_modem_status(up);
  1082. pm_runtime_mark_last_busy(up->dev);
  1083. pm_runtime_put_autosuspend(up->dev);
  1084. if (locked)
  1085. spin_unlock(&up->port.lock);
  1086. local_irq_restore(flags);
  1087. }
  1088. static int __init
  1089. serial_omap_console_setup(struct console *co, char *options)
  1090. {
  1091. struct uart_omap_port *up;
  1092. int baud = 115200;
  1093. int bits = 8;
  1094. int parity = 'n';
  1095. int flow = 'n';
  1096. if (serial_omap_console_ports[co->index] == NULL)
  1097. return -ENODEV;
  1098. up = serial_omap_console_ports[co->index];
  1099. if (options)
  1100. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1101. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1102. }
  1103. static struct console serial_omap_console = {
  1104. .name = OMAP_SERIAL_NAME,
  1105. .write = serial_omap_console_write,
  1106. .device = uart_console_device,
  1107. .setup = serial_omap_console_setup,
  1108. .flags = CON_PRINTBUFFER,
  1109. .index = -1,
  1110. .data = &serial_omap_reg,
  1111. };
  1112. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1113. {
  1114. serial_omap_console_ports[up->port.line] = up;
  1115. }
  1116. #define OMAP_CONSOLE (&serial_omap_console)
  1117. #else
  1118. #define OMAP_CONSOLE NULL
  1119. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1120. {}
  1121. #endif
  1122. /* Enable or disable the rs485 support */
  1123. static int
  1124. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1125. {
  1126. struct uart_omap_port *up = to_uart_omap_port(port);
  1127. unsigned int mode;
  1128. int val;
  1129. pm_runtime_get_sync(up->dev);
  1130. /* Disable interrupts from this port */
  1131. mode = up->ier;
  1132. up->ier = 0;
  1133. serial_out(up, UART_IER, 0);
  1134. /* store new config */
  1135. port->rs485 = *rs485conf;
  1136. /*
  1137. * Just as a precaution, only allow rs485
  1138. * to be enabled if the gpio pin is valid
  1139. */
  1140. if (gpio_is_valid(up->rts_gpio)) {
  1141. /* enable / disable rts */
  1142. val = (port->rs485.flags & SER_RS485_ENABLED) ?
  1143. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1144. val = (port->rs485.flags & val) ? 1 : 0;
  1145. gpio_set_value(up->rts_gpio, val);
  1146. } else
  1147. port->rs485.flags &= ~SER_RS485_ENABLED;
  1148. /* Enable interrupts */
  1149. up->ier = mode;
  1150. serial_out(up, UART_IER, up->ier);
  1151. /* If RS-485 is disabled, make sure the THR interrupt is fired when
  1152. * TX FIFO is below the trigger level.
  1153. */
  1154. if (!(port->rs485.flags & SER_RS485_ENABLED) &&
  1155. (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
  1156. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  1157. serial_out(up, UART_OMAP_SCR, up->scr);
  1158. }
  1159. pm_runtime_mark_last_busy(up->dev);
  1160. pm_runtime_put_autosuspend(up->dev);
  1161. return 0;
  1162. }
  1163. static struct uart_ops serial_omap_pops = {
  1164. .tx_empty = serial_omap_tx_empty,
  1165. .set_mctrl = serial_omap_set_mctrl,
  1166. .get_mctrl = serial_omap_get_mctrl,
  1167. .stop_tx = serial_omap_stop_tx,
  1168. .start_tx = serial_omap_start_tx,
  1169. .throttle = serial_omap_throttle,
  1170. .unthrottle = serial_omap_unthrottle,
  1171. .stop_rx = serial_omap_stop_rx,
  1172. .enable_ms = serial_omap_enable_ms,
  1173. .break_ctl = serial_omap_break_ctl,
  1174. .startup = serial_omap_startup,
  1175. .shutdown = serial_omap_shutdown,
  1176. .set_termios = serial_omap_set_termios,
  1177. .pm = serial_omap_pm,
  1178. .type = serial_omap_type,
  1179. .release_port = serial_omap_release_port,
  1180. .request_port = serial_omap_request_port,
  1181. .config_port = serial_omap_config_port,
  1182. .verify_port = serial_omap_verify_port,
  1183. #ifdef CONFIG_CONSOLE_POLL
  1184. .poll_put_char = serial_omap_poll_put_char,
  1185. .poll_get_char = serial_omap_poll_get_char,
  1186. #endif
  1187. };
  1188. static struct uart_driver serial_omap_reg = {
  1189. .owner = THIS_MODULE,
  1190. .driver_name = "OMAP-SERIAL",
  1191. .dev_name = OMAP_SERIAL_NAME,
  1192. .nr = OMAP_MAX_HSUART_PORTS,
  1193. .cons = OMAP_CONSOLE,
  1194. };
  1195. #ifdef CONFIG_PM_SLEEP
  1196. static int serial_omap_prepare(struct device *dev)
  1197. {
  1198. struct uart_omap_port *up = dev_get_drvdata(dev);
  1199. up->is_suspending = true;
  1200. return 0;
  1201. }
  1202. static void serial_omap_complete(struct device *dev)
  1203. {
  1204. struct uart_omap_port *up = dev_get_drvdata(dev);
  1205. up->is_suspending = false;
  1206. }
  1207. static int serial_omap_suspend(struct device *dev)
  1208. {
  1209. struct uart_omap_port *up = dev_get_drvdata(dev);
  1210. uart_suspend_port(&serial_omap_reg, &up->port);
  1211. flush_work(&up->qos_work);
  1212. if (device_may_wakeup(dev))
  1213. serial_omap_enable_wakeup(up, true);
  1214. else
  1215. serial_omap_enable_wakeup(up, false);
  1216. return 0;
  1217. }
  1218. static int serial_omap_resume(struct device *dev)
  1219. {
  1220. struct uart_omap_port *up = dev_get_drvdata(dev);
  1221. if (device_may_wakeup(dev))
  1222. serial_omap_enable_wakeup(up, false);
  1223. uart_resume_port(&serial_omap_reg, &up->port);
  1224. return 0;
  1225. }
  1226. #else
  1227. #define serial_omap_prepare NULL
  1228. #define serial_omap_complete NULL
  1229. #endif /* CONFIG_PM_SLEEP */
  1230. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1231. {
  1232. u32 mvr, scheme;
  1233. u16 revision, major, minor;
  1234. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1235. /* Check revision register scheme */
  1236. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1237. switch (scheme) {
  1238. case 0: /* Legacy Scheme: OMAP2/3 */
  1239. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1240. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1241. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1242. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1243. break;
  1244. case 1:
  1245. /* New Scheme: OMAP4+ */
  1246. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1247. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1248. OMAP_UART_MVR_MAJ_SHIFT;
  1249. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1250. break;
  1251. default:
  1252. dev_warn(up->dev,
  1253. "Unknown %s revision, defaulting to highest\n",
  1254. up->name);
  1255. /* highest possible revision */
  1256. major = 0xff;
  1257. minor = 0xff;
  1258. }
  1259. /* normalize revision for the driver */
  1260. revision = UART_BUILD_REVISION(major, minor);
  1261. switch (revision) {
  1262. case OMAP_UART_REV_46:
  1263. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1264. UART_ERRATA_i291_DMA_FORCEIDLE);
  1265. break;
  1266. case OMAP_UART_REV_52:
  1267. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1268. UART_ERRATA_i291_DMA_FORCEIDLE);
  1269. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1270. break;
  1271. case OMAP_UART_REV_63:
  1272. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1273. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1274. break;
  1275. default:
  1276. break;
  1277. }
  1278. }
  1279. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1280. {
  1281. struct omap_uart_port_info *omap_up_info;
  1282. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1283. if (!omap_up_info)
  1284. return NULL; /* out of memory */
  1285. of_property_read_u32(dev->of_node, "clock-frequency",
  1286. &omap_up_info->uartclk);
  1287. return omap_up_info;
  1288. }
  1289. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1290. struct device_node *np)
  1291. {
  1292. struct serial_rs485 *rs485conf = &up->port.rs485;
  1293. u32 rs485_delay[2];
  1294. enum of_gpio_flags flags;
  1295. int ret;
  1296. rs485conf->flags = 0;
  1297. up->rts_gpio = -EINVAL;
  1298. if (!np)
  1299. return 0;
  1300. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1301. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1302. else
  1303. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1304. /* check for tx enable gpio */
  1305. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1306. if (gpio_is_valid(up->rts_gpio)) {
  1307. ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
  1308. if (ret < 0)
  1309. return ret;
  1310. ret = gpio_direction_output(up->rts_gpio,
  1311. flags & SER_RS485_RTS_AFTER_SEND);
  1312. if (ret < 0)
  1313. return ret;
  1314. } else if (up->rts_gpio == -EPROBE_DEFER) {
  1315. return -EPROBE_DEFER;
  1316. } else {
  1317. up->rts_gpio = -EINVAL;
  1318. }
  1319. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1320. rs485_delay, 2) == 0) {
  1321. rs485conf->delay_rts_before_send = rs485_delay[0];
  1322. rs485conf->delay_rts_after_send = rs485_delay[1];
  1323. }
  1324. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1325. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1326. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1327. rs485conf->flags |= SER_RS485_ENABLED;
  1328. return 0;
  1329. }
  1330. static int serial_omap_probe(struct platform_device *pdev)
  1331. {
  1332. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1333. struct uart_omap_port *up;
  1334. struct resource *mem;
  1335. void __iomem *base;
  1336. int uartirq = 0;
  1337. int wakeirq = 0;
  1338. int ret;
  1339. /* The optional wakeirq may be specified in the board dts file */
  1340. if (pdev->dev.of_node) {
  1341. uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1342. if (!uartirq)
  1343. return -EPROBE_DEFER;
  1344. wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1345. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1346. pdev->dev.platform_data = omap_up_info;
  1347. } else {
  1348. uartirq = platform_get_irq(pdev, 0);
  1349. if (uartirq < 0)
  1350. return -EPROBE_DEFER;
  1351. }
  1352. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1353. if (!up)
  1354. return -ENOMEM;
  1355. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1356. base = devm_ioremap_resource(&pdev->dev, mem);
  1357. if (IS_ERR(base))
  1358. return PTR_ERR(base);
  1359. up->dev = &pdev->dev;
  1360. up->port.dev = &pdev->dev;
  1361. up->port.type = PORT_OMAP;
  1362. up->port.iotype = UPIO_MEM;
  1363. up->port.irq = uartirq;
  1364. up->wakeirq = wakeirq;
  1365. if (!up->wakeirq)
  1366. dev_info(up->port.dev, "no wakeirq for uart%d\n",
  1367. up->port.line);
  1368. up->port.regshift = 2;
  1369. up->port.fifosize = 64;
  1370. up->port.ops = &serial_omap_pops;
  1371. if (pdev->dev.of_node)
  1372. ret = of_alias_get_id(pdev->dev.of_node, "serial");
  1373. else
  1374. ret = pdev->id;
  1375. if (ret < 0) {
  1376. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1377. ret);
  1378. goto err_port_line;
  1379. }
  1380. up->port.line = ret;
  1381. if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
  1382. dev_err(&pdev->dev, "uart ID %d > MAX %d.\n", up->port.line,
  1383. OMAP_MAX_HSUART_PORTS);
  1384. ret = -ENXIO;
  1385. goto err_port_line;
  1386. }
  1387. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1388. if (ret < 0)
  1389. goto err_rs485;
  1390. sprintf(up->name, "OMAP UART%d", up->port.line);
  1391. up->port.mapbase = mem->start;
  1392. up->port.membase = base;
  1393. up->port.flags = omap_up_info->flags;
  1394. up->port.uartclk = omap_up_info->uartclk;
  1395. up->port.rs485_config = serial_omap_config_rs485;
  1396. if (!up->port.uartclk) {
  1397. up->port.uartclk = DEFAULT_CLK_SPEED;
  1398. dev_warn(&pdev->dev,
  1399. "No clock speed specified: using default: %d\n",
  1400. DEFAULT_CLK_SPEED);
  1401. }
  1402. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1403. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1404. pm_qos_add_request(&up->pm_qos_request,
  1405. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1406. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1407. platform_set_drvdata(pdev, up);
  1408. if (omap_up_info->autosuspend_timeout == 0)
  1409. omap_up_info->autosuspend_timeout = -1;
  1410. device_init_wakeup(up->dev, true);
  1411. pm_runtime_use_autosuspend(&pdev->dev);
  1412. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1413. omap_up_info->autosuspend_timeout);
  1414. pm_runtime_irq_safe(&pdev->dev);
  1415. pm_runtime_enable(&pdev->dev);
  1416. pm_runtime_get_sync(&pdev->dev);
  1417. omap_serial_fill_features_erratas(up);
  1418. ui[up->port.line] = up;
  1419. serial_omap_add_console_port(up);
  1420. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1421. if (ret != 0)
  1422. goto err_add_port;
  1423. pm_runtime_mark_last_busy(up->dev);
  1424. pm_runtime_put_autosuspend(up->dev);
  1425. return 0;
  1426. err_add_port:
  1427. pm_runtime_put(&pdev->dev);
  1428. pm_runtime_disable(&pdev->dev);
  1429. err_rs485:
  1430. err_port_line:
  1431. return ret;
  1432. }
  1433. static int serial_omap_remove(struct platform_device *dev)
  1434. {
  1435. struct uart_omap_port *up = platform_get_drvdata(dev);
  1436. pm_runtime_put_sync(up->dev);
  1437. pm_runtime_disable(up->dev);
  1438. uart_remove_one_port(&serial_omap_reg, &up->port);
  1439. pm_qos_remove_request(&up->pm_qos_request);
  1440. device_init_wakeup(&dev->dev, false);
  1441. return 0;
  1442. }
  1443. /*
  1444. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1445. * The access to uart register after MDR1 Access
  1446. * causes UART to corrupt data.
  1447. *
  1448. * Need a delay =
  1449. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1450. * give 10 times as much
  1451. */
  1452. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1453. {
  1454. u8 timeout = 255;
  1455. serial_out(up, UART_OMAP_MDR1, mdr1);
  1456. udelay(2);
  1457. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1458. UART_FCR_CLEAR_RCVR);
  1459. /*
  1460. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1461. * TX_FIFO_E bit is 1.
  1462. */
  1463. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1464. (UART_LSR_THRE | UART_LSR_DR))) {
  1465. timeout--;
  1466. if (!timeout) {
  1467. /* Should *never* happen. we warn and carry on */
  1468. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1469. serial_in(up, UART_LSR));
  1470. break;
  1471. }
  1472. udelay(1);
  1473. }
  1474. }
  1475. #ifdef CONFIG_PM
  1476. static void serial_omap_restore_context(struct uart_omap_port *up)
  1477. {
  1478. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1479. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1480. else
  1481. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1482. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1483. serial_out(up, UART_EFR, UART_EFR_ECB);
  1484. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1485. serial_out(up, UART_IER, 0x0);
  1486. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1487. serial_out(up, UART_DLL, up->dll);
  1488. serial_out(up, UART_DLM, up->dlh);
  1489. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1490. serial_out(up, UART_IER, up->ier);
  1491. serial_out(up, UART_FCR, up->fcr);
  1492. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1493. serial_out(up, UART_MCR, up->mcr);
  1494. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1495. serial_out(up, UART_OMAP_SCR, up->scr);
  1496. serial_out(up, UART_EFR, up->efr);
  1497. serial_out(up, UART_LCR, up->lcr);
  1498. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1499. serial_omap_mdr1_errataset(up, up->mdr1);
  1500. else
  1501. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1502. serial_out(up, UART_OMAP_WER, up->wer);
  1503. }
  1504. static int serial_omap_runtime_suspend(struct device *dev)
  1505. {
  1506. struct uart_omap_port *up = dev_get_drvdata(dev);
  1507. if (!up)
  1508. return -EINVAL;
  1509. /*
  1510. * When using 'no_console_suspend', the console UART must not be
  1511. * suspended. Since driver suspend is managed by runtime suspend,
  1512. * preventing runtime suspend (by returning error) will keep device
  1513. * active during suspend.
  1514. */
  1515. if (up->is_suspending && !console_suspend_enabled &&
  1516. uart_console(&up->port))
  1517. return -EBUSY;
  1518. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1519. serial_omap_enable_wakeup(up, true);
  1520. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1521. schedule_work(&up->qos_work);
  1522. return 0;
  1523. }
  1524. static int serial_omap_runtime_resume(struct device *dev)
  1525. {
  1526. struct uart_omap_port *up = dev_get_drvdata(dev);
  1527. int loss_cnt = serial_omap_get_context_loss_count(up);
  1528. serial_omap_enable_wakeup(up, false);
  1529. if (loss_cnt < 0) {
  1530. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1531. loss_cnt);
  1532. serial_omap_restore_context(up);
  1533. } else if (up->context_loss_cnt != loss_cnt) {
  1534. serial_omap_restore_context(up);
  1535. }
  1536. up->latency = up->calc_latency;
  1537. schedule_work(&up->qos_work);
  1538. return 0;
  1539. }
  1540. #endif
  1541. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1542. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1543. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1544. serial_omap_runtime_resume, NULL)
  1545. .prepare = serial_omap_prepare,
  1546. .complete = serial_omap_complete,
  1547. };
  1548. #if defined(CONFIG_OF)
  1549. static const struct of_device_id omap_serial_of_match[] = {
  1550. { .compatible = "ti,omap2-uart" },
  1551. { .compatible = "ti,omap3-uart" },
  1552. { .compatible = "ti,omap4-uart" },
  1553. {},
  1554. };
  1555. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1556. #endif
  1557. static struct platform_driver serial_omap_driver = {
  1558. .probe = serial_omap_probe,
  1559. .remove = serial_omap_remove,
  1560. .driver = {
  1561. .name = DRIVER_NAME,
  1562. .pm = &serial_omap_dev_pm_ops,
  1563. .of_match_table = of_match_ptr(omap_serial_of_match),
  1564. },
  1565. };
  1566. static int __init serial_omap_init(void)
  1567. {
  1568. int ret;
  1569. ret = uart_register_driver(&serial_omap_reg);
  1570. if (ret != 0)
  1571. return ret;
  1572. ret = platform_driver_register(&serial_omap_driver);
  1573. if (ret != 0)
  1574. uart_unregister_driver(&serial_omap_reg);
  1575. return ret;
  1576. }
  1577. static void __exit serial_omap_exit(void)
  1578. {
  1579. platform_driver_unregister(&serial_omap_driver);
  1580. uart_unregister_driver(&serial_omap_reg);
  1581. }
  1582. module_init(serial_omap_init);
  1583. module_exit(serial_omap_exit);
  1584. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1585. MODULE_LICENSE("GPL");
  1586. MODULE_AUTHOR("Texas Instruments Inc");