intel_overlay.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. #include "intel_frontbuffer.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. struct intel_overlay {
  163. struct drm_i915_private *i915;
  164. struct intel_crtc *crtc;
  165. struct i915_vma *vma;
  166. struct i915_vma *old_vma;
  167. bool active;
  168. bool pfit_active;
  169. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  170. u32 color_key:24;
  171. u32 color_key_enabled:1;
  172. u32 brightness, contrast, saturation;
  173. u32 old_xscale, old_yscale;
  174. /* register access */
  175. u32 flip_addr;
  176. struct drm_i915_gem_object *reg_bo;
  177. /* flip handling */
  178. struct i915_gem_active last_flip;
  179. };
  180. static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv,
  181. bool enable)
  182. {
  183. struct pci_dev *pdev = dev_priv->drm.pdev;
  184. u8 val;
  185. /* WA_OVERLAY_CLKGATE:alm */
  186. if (enable)
  187. I915_WRITE(DSPCLK_GATE_D, 0);
  188. else
  189. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  190. /* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */
  191. pci_bus_read_config_byte(pdev->bus,
  192. PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val);
  193. if (enable)
  194. val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE;
  195. else
  196. val |= I830_L2_CACHE_CLOCK_GATE_DISABLE;
  197. pci_bus_write_config_byte(pdev->bus,
  198. PCI_DEVFN(0, 0), I830_CLOCK_GATE, val);
  199. }
  200. static struct overlay_registers __iomem *
  201. intel_overlay_map_regs(struct intel_overlay *overlay)
  202. {
  203. struct drm_i915_private *dev_priv = overlay->i915;
  204. struct overlay_registers __iomem *regs;
  205. if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
  206. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
  207. else
  208. regs = io_mapping_map_wc(&dev_priv->ggtt.mappable,
  209. overlay->flip_addr,
  210. PAGE_SIZE);
  211. return regs;
  212. }
  213. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  214. struct overlay_registers __iomem *regs)
  215. {
  216. if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
  217. io_mapping_unmap(regs);
  218. }
  219. static void intel_overlay_submit_request(struct intel_overlay *overlay,
  220. struct drm_i915_gem_request *req,
  221. i915_gem_retire_fn retire)
  222. {
  223. GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
  224. &overlay->i915->drm.struct_mutex));
  225. i915_gem_active_set_retire_fn(&overlay->last_flip, retire,
  226. &overlay->i915->drm.struct_mutex);
  227. i915_gem_active_set(&overlay->last_flip, req);
  228. i915_add_request(req);
  229. }
  230. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  231. struct drm_i915_gem_request *req,
  232. i915_gem_retire_fn retire)
  233. {
  234. intel_overlay_submit_request(overlay, req, retire);
  235. return i915_gem_active_retire(&overlay->last_flip,
  236. &overlay->i915->drm.struct_mutex);
  237. }
  238. static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
  239. {
  240. struct drm_i915_private *dev_priv = overlay->i915;
  241. struct intel_engine_cs *engine = dev_priv->engine[RCS];
  242. return i915_gem_request_alloc(engine, dev_priv->kernel_context);
  243. }
  244. /* overlay needs to be disable in OCMD reg */
  245. static int intel_overlay_on(struct intel_overlay *overlay)
  246. {
  247. struct drm_i915_private *dev_priv = overlay->i915;
  248. struct drm_i915_gem_request *req;
  249. u32 *cs;
  250. WARN_ON(overlay->active);
  251. req = alloc_request(overlay);
  252. if (IS_ERR(req))
  253. return PTR_ERR(req);
  254. cs = intel_ring_begin(req, 4);
  255. if (IS_ERR(cs)) {
  256. i915_add_request(req);
  257. return PTR_ERR(cs);
  258. }
  259. overlay->active = true;
  260. if (IS_I830(dev_priv))
  261. i830_overlay_clock_gating(dev_priv, false);
  262. *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON;
  263. *cs++ = overlay->flip_addr | OFC_UPDATE;
  264. *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
  265. *cs++ = MI_NOOP;
  266. intel_ring_advance(req, cs);
  267. return intel_overlay_do_wait_request(overlay, req, NULL);
  268. }
  269. static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
  270. struct i915_vma *vma)
  271. {
  272. enum pipe pipe = overlay->crtc->pipe;
  273. WARN_ON(overlay->old_vma);
  274. i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL,
  275. vma ? vma->obj : NULL,
  276. INTEL_FRONTBUFFER_OVERLAY(pipe));
  277. intel_frontbuffer_flip_prepare(overlay->i915,
  278. INTEL_FRONTBUFFER_OVERLAY(pipe));
  279. overlay->old_vma = overlay->vma;
  280. if (vma)
  281. overlay->vma = i915_vma_get(vma);
  282. else
  283. overlay->vma = NULL;
  284. }
  285. /* overlay needs to be enabled in OCMD reg */
  286. static int intel_overlay_continue(struct intel_overlay *overlay,
  287. struct i915_vma *vma,
  288. bool load_polyphase_filter)
  289. {
  290. struct drm_i915_private *dev_priv = overlay->i915;
  291. struct drm_i915_gem_request *req;
  292. u32 flip_addr = overlay->flip_addr;
  293. u32 tmp, *cs;
  294. WARN_ON(!overlay->active);
  295. if (load_polyphase_filter)
  296. flip_addr |= OFC_UPDATE;
  297. /* check for underruns */
  298. tmp = I915_READ(DOVSTA);
  299. if (tmp & (1 << 17))
  300. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  301. req = alloc_request(overlay);
  302. if (IS_ERR(req))
  303. return PTR_ERR(req);
  304. cs = intel_ring_begin(req, 2);
  305. if (IS_ERR(cs)) {
  306. i915_add_request(req);
  307. return PTR_ERR(cs);
  308. }
  309. *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
  310. *cs++ = flip_addr;
  311. intel_ring_advance(req, cs);
  312. intel_overlay_flip_prepare(overlay, vma);
  313. intel_overlay_submit_request(overlay, req, NULL);
  314. return 0;
  315. }
  316. static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
  317. {
  318. struct i915_vma *vma;
  319. vma = fetch_and_zero(&overlay->old_vma);
  320. if (WARN_ON(!vma))
  321. return;
  322. intel_frontbuffer_flip_complete(overlay->i915,
  323. INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
  324. i915_gem_object_unpin_from_display_plane(vma);
  325. i915_vma_put(vma);
  326. }
  327. static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
  328. struct drm_i915_gem_request *req)
  329. {
  330. struct intel_overlay *overlay =
  331. container_of(active, typeof(*overlay), last_flip);
  332. intel_overlay_release_old_vma(overlay);
  333. }
  334. static void intel_overlay_off_tail(struct i915_gem_active *active,
  335. struct drm_i915_gem_request *req)
  336. {
  337. struct intel_overlay *overlay =
  338. container_of(active, typeof(*overlay), last_flip);
  339. struct drm_i915_private *dev_priv = overlay->i915;
  340. intel_overlay_release_old_vma(overlay);
  341. overlay->crtc->overlay = NULL;
  342. overlay->crtc = NULL;
  343. overlay->active = false;
  344. if (IS_I830(dev_priv))
  345. i830_overlay_clock_gating(dev_priv, true);
  346. }
  347. /* overlay needs to be disabled in OCMD reg */
  348. static int intel_overlay_off(struct intel_overlay *overlay)
  349. {
  350. struct drm_i915_gem_request *req;
  351. u32 *cs, flip_addr = overlay->flip_addr;
  352. WARN_ON(!overlay->active);
  353. /* According to intel docs the overlay hw may hang (when switching
  354. * off) without loading the filter coeffs. It is however unclear whether
  355. * this applies to the disabling of the overlay or to the switching off
  356. * of the hw. Do it in both cases */
  357. flip_addr |= OFC_UPDATE;
  358. req = alloc_request(overlay);
  359. if (IS_ERR(req))
  360. return PTR_ERR(req);
  361. cs = intel_ring_begin(req, 6);
  362. if (IS_ERR(cs)) {
  363. i915_add_request(req);
  364. return PTR_ERR(cs);
  365. }
  366. /* wait for overlay to go idle */
  367. *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
  368. *cs++ = flip_addr;
  369. *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
  370. /* turn overlay off */
  371. *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF;
  372. *cs++ = flip_addr;
  373. *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
  374. intel_ring_advance(req, cs);
  375. intel_overlay_flip_prepare(overlay, NULL);
  376. return intel_overlay_do_wait_request(overlay, req,
  377. intel_overlay_off_tail);
  378. }
  379. /* recover from an interruption due to a signal
  380. * We have to be careful not to repeat work forever an make forward progess. */
  381. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  382. {
  383. return i915_gem_active_retire(&overlay->last_flip,
  384. &overlay->i915->drm.struct_mutex);
  385. }
  386. /* Wait for pending overlay flip and release old frame.
  387. * Needs to be called before the overlay register are changed
  388. * via intel_overlay_(un)map_regs
  389. */
  390. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  391. {
  392. struct drm_i915_private *dev_priv = overlay->i915;
  393. u32 *cs;
  394. int ret;
  395. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  396. /* Only wait if there is actually an old frame to release to
  397. * guarantee forward progress.
  398. */
  399. if (!overlay->old_vma)
  400. return 0;
  401. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  402. /* synchronous slowpath */
  403. struct drm_i915_gem_request *req;
  404. req = alloc_request(overlay);
  405. if (IS_ERR(req))
  406. return PTR_ERR(req);
  407. cs = intel_ring_begin(req, 2);
  408. if (IS_ERR(cs)) {
  409. i915_add_request(req);
  410. return PTR_ERR(cs);
  411. }
  412. *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
  413. *cs++ = MI_NOOP;
  414. intel_ring_advance(req, cs);
  415. ret = intel_overlay_do_wait_request(overlay, req,
  416. intel_overlay_release_old_vid_tail);
  417. if (ret)
  418. return ret;
  419. } else
  420. intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
  421. return 0;
  422. }
  423. void intel_overlay_reset(struct drm_i915_private *dev_priv)
  424. {
  425. struct intel_overlay *overlay = dev_priv->overlay;
  426. if (!overlay)
  427. return;
  428. intel_overlay_release_old_vid(overlay);
  429. overlay->old_xscale = 0;
  430. overlay->old_yscale = 0;
  431. overlay->crtc = NULL;
  432. overlay->active = false;
  433. }
  434. struct put_image_params {
  435. int format;
  436. short dst_x;
  437. short dst_y;
  438. short dst_w;
  439. short dst_h;
  440. short src_w;
  441. short src_scan_h;
  442. short src_scan_w;
  443. short src_h;
  444. short stride_Y;
  445. short stride_UV;
  446. int offset_Y;
  447. int offset_U;
  448. int offset_V;
  449. };
  450. static int packed_depth_bytes(u32 format)
  451. {
  452. switch (format & I915_OVERLAY_DEPTH_MASK) {
  453. case I915_OVERLAY_YUV422:
  454. return 4;
  455. case I915_OVERLAY_YUV411:
  456. /* return 6; not implemented */
  457. default:
  458. return -EINVAL;
  459. }
  460. }
  461. static int packed_width_bytes(u32 format, short width)
  462. {
  463. switch (format & I915_OVERLAY_DEPTH_MASK) {
  464. case I915_OVERLAY_YUV422:
  465. return width << 1;
  466. default:
  467. return -EINVAL;
  468. }
  469. }
  470. static int uv_hsubsampling(u32 format)
  471. {
  472. switch (format & I915_OVERLAY_DEPTH_MASK) {
  473. case I915_OVERLAY_YUV422:
  474. case I915_OVERLAY_YUV420:
  475. return 2;
  476. case I915_OVERLAY_YUV411:
  477. case I915_OVERLAY_YUV410:
  478. return 4;
  479. default:
  480. return -EINVAL;
  481. }
  482. }
  483. static int uv_vsubsampling(u32 format)
  484. {
  485. switch (format & I915_OVERLAY_DEPTH_MASK) {
  486. case I915_OVERLAY_YUV420:
  487. case I915_OVERLAY_YUV410:
  488. return 2;
  489. case I915_OVERLAY_YUV422:
  490. case I915_OVERLAY_YUV411:
  491. return 1;
  492. default:
  493. return -EINVAL;
  494. }
  495. }
  496. static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
  497. {
  498. u32 sw;
  499. if (IS_GEN2(dev_priv))
  500. sw = ALIGN((offset & 31) + width, 32);
  501. else
  502. sw = ALIGN((offset & 63) + width, 64);
  503. if (sw == 0)
  504. return 0;
  505. return (sw - 32) >> 3;
  506. }
  507. static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = {
  508. [ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, },
  509. [ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, },
  510. [ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, },
  511. [ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, },
  512. [ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, },
  513. [ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, },
  514. [ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, },
  515. [ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, },
  516. [ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, },
  517. [ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, },
  518. [10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, },
  519. [11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, },
  520. [12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, },
  521. [13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, },
  522. [14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, },
  523. [15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, },
  524. [16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, },
  525. };
  526. static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = {
  527. [ 0] = { 0x3000, 0x1800, 0x1800, },
  528. [ 1] = { 0xb000, 0x18d0, 0x2e60, },
  529. [ 2] = { 0xb000, 0x1990, 0x2ce0, },
  530. [ 3] = { 0xb020, 0x1a68, 0x2b40, },
  531. [ 4] = { 0xb040, 0x1b20, 0x29e0, },
  532. [ 5] = { 0xb060, 0x1bd8, 0x2880, },
  533. [ 6] = { 0xb080, 0x1c88, 0x3e60, },
  534. [ 7] = { 0xb0a0, 0x1d28, 0x3c00, },
  535. [ 8] = { 0xb0c0, 0x1db8, 0x39e0, },
  536. [ 9] = { 0xb0e0, 0x1e40, 0x37e0, },
  537. [10] = { 0xb100, 0x1eb8, 0x3620, },
  538. [11] = { 0xb100, 0x1f18, 0x34a0, },
  539. [12] = { 0xb100, 0x1f68, 0x3360, },
  540. [13] = { 0xb0e0, 0x1fa8, 0x3240, },
  541. [14] = { 0xb0c0, 0x1fe0, 0x3140, },
  542. [15] = { 0xb060, 0x1ff0, 0x30a0, },
  543. [16] = { 0x3000, 0x0800, 0x3000, },
  544. };
  545. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  546. {
  547. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  548. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  549. sizeof(uv_static_hcoeffs));
  550. }
  551. static bool update_scaling_factors(struct intel_overlay *overlay,
  552. struct overlay_registers __iomem *regs,
  553. struct put_image_params *params)
  554. {
  555. /* fixed point with a 12 bit shift */
  556. u32 xscale, yscale, xscale_UV, yscale_UV;
  557. #define FP_SHIFT 12
  558. #define FRACT_MASK 0xfff
  559. bool scale_changed = false;
  560. int uv_hscale = uv_hsubsampling(params->format);
  561. int uv_vscale = uv_vsubsampling(params->format);
  562. if (params->dst_w > 1)
  563. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  564. /(params->dst_w);
  565. else
  566. xscale = 1 << FP_SHIFT;
  567. if (params->dst_h > 1)
  568. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  569. /(params->dst_h);
  570. else
  571. yscale = 1 << FP_SHIFT;
  572. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  573. xscale_UV = xscale/uv_hscale;
  574. yscale_UV = yscale/uv_vscale;
  575. /* make the Y scale to UV scale ratio an exact multiply */
  576. xscale = xscale_UV * uv_hscale;
  577. yscale = yscale_UV * uv_vscale;
  578. /*} else {
  579. xscale_UV = 0;
  580. yscale_UV = 0;
  581. }*/
  582. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  583. scale_changed = true;
  584. overlay->old_xscale = xscale;
  585. overlay->old_yscale = yscale;
  586. iowrite32(((yscale & FRACT_MASK) << 20) |
  587. ((xscale >> FP_SHIFT) << 16) |
  588. ((xscale & FRACT_MASK) << 3),
  589. &regs->YRGBSCALE);
  590. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  591. ((xscale_UV >> FP_SHIFT) << 16) |
  592. ((xscale_UV & FRACT_MASK) << 3),
  593. &regs->UVSCALE);
  594. iowrite32((((yscale >> FP_SHIFT) << 16) |
  595. ((yscale_UV >> FP_SHIFT) << 0)),
  596. &regs->UVSCALEV);
  597. if (scale_changed)
  598. update_polyphase_filter(regs);
  599. return scale_changed;
  600. }
  601. static void update_colorkey(struct intel_overlay *overlay,
  602. struct overlay_registers __iomem *regs)
  603. {
  604. const struct intel_plane_state *state =
  605. to_intel_plane_state(overlay->crtc->base.primary->state);
  606. u32 key = overlay->color_key;
  607. u32 format = 0;
  608. u32 flags = 0;
  609. if (overlay->color_key_enabled)
  610. flags |= DST_KEY_ENABLE;
  611. if (state->base.visible)
  612. format = state->base.fb->format->format;
  613. switch (format) {
  614. case DRM_FORMAT_C8:
  615. key = 0;
  616. flags |= CLK_RGB8I_MASK;
  617. break;
  618. case DRM_FORMAT_XRGB1555:
  619. key = RGB15_TO_COLORKEY(key);
  620. flags |= CLK_RGB15_MASK;
  621. break;
  622. case DRM_FORMAT_RGB565:
  623. key = RGB16_TO_COLORKEY(key);
  624. flags |= CLK_RGB16_MASK;
  625. break;
  626. default:
  627. flags |= CLK_RGB24_MASK;
  628. break;
  629. }
  630. iowrite32(key, &regs->DCLRKV);
  631. iowrite32(flags, &regs->DCLRKM);
  632. }
  633. static u32 overlay_cmd_reg(struct put_image_params *params)
  634. {
  635. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  636. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  637. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  638. case I915_OVERLAY_YUV422:
  639. cmd |= OCMD_YUV_422_PLANAR;
  640. break;
  641. case I915_OVERLAY_YUV420:
  642. cmd |= OCMD_YUV_420_PLANAR;
  643. break;
  644. case I915_OVERLAY_YUV411:
  645. case I915_OVERLAY_YUV410:
  646. cmd |= OCMD_YUV_410_PLANAR;
  647. break;
  648. }
  649. } else { /* YUV packed */
  650. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  651. case I915_OVERLAY_YUV422:
  652. cmd |= OCMD_YUV_422_PACKED;
  653. break;
  654. case I915_OVERLAY_YUV411:
  655. cmd |= OCMD_YUV_411_PACKED;
  656. break;
  657. }
  658. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  659. case I915_OVERLAY_NO_SWAP:
  660. break;
  661. case I915_OVERLAY_UV_SWAP:
  662. cmd |= OCMD_UV_SWAP;
  663. break;
  664. case I915_OVERLAY_Y_SWAP:
  665. cmd |= OCMD_Y_SWAP;
  666. break;
  667. case I915_OVERLAY_Y_AND_UV_SWAP:
  668. cmd |= OCMD_Y_AND_UV_SWAP;
  669. break;
  670. }
  671. }
  672. return cmd;
  673. }
  674. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  675. struct drm_i915_gem_object *new_bo,
  676. struct put_image_params *params)
  677. {
  678. int ret, tmp_width;
  679. struct overlay_registers __iomem *regs;
  680. bool scale_changed = false;
  681. struct drm_i915_private *dev_priv = overlay->i915;
  682. u32 swidth, swidthsw, sheight, ostride;
  683. enum pipe pipe = overlay->crtc->pipe;
  684. struct i915_vma *vma;
  685. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  686. WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
  687. ret = intel_overlay_release_old_vid(overlay);
  688. if (ret != 0)
  689. return ret;
  690. atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
  691. vma = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  692. if (IS_ERR(vma)) {
  693. ret = PTR_ERR(vma);
  694. goto out_pin_section;
  695. }
  696. ret = i915_vma_put_fence(vma);
  697. if (ret)
  698. goto out_unpin;
  699. if (!overlay->active) {
  700. u32 oconfig;
  701. regs = intel_overlay_map_regs(overlay);
  702. if (!regs) {
  703. ret = -ENOMEM;
  704. goto out_unpin;
  705. }
  706. oconfig = OCONF_CC_OUT_8BIT;
  707. if (IS_GEN4(dev_priv))
  708. oconfig |= OCONF_CSC_MODE_BT709;
  709. oconfig |= pipe == 0 ?
  710. OCONF_PIPE_A : OCONF_PIPE_B;
  711. iowrite32(oconfig, &regs->OCONFIG);
  712. intel_overlay_unmap_regs(overlay, regs);
  713. ret = intel_overlay_on(overlay);
  714. if (ret != 0)
  715. goto out_unpin;
  716. }
  717. regs = intel_overlay_map_regs(overlay);
  718. if (!regs) {
  719. ret = -ENOMEM;
  720. goto out_unpin;
  721. }
  722. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  723. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  724. if (params->format & I915_OVERLAY_YUV_PACKED)
  725. tmp_width = packed_width_bytes(params->format, params->src_w);
  726. else
  727. tmp_width = params->src_w;
  728. swidth = params->src_w;
  729. swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
  730. sheight = params->src_h;
  731. iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
  732. ostride = params->stride_Y;
  733. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  734. int uv_hscale = uv_hsubsampling(params->format);
  735. int uv_vscale = uv_vsubsampling(params->format);
  736. u32 tmp_U, tmp_V;
  737. swidth |= (params->src_w/uv_hscale) << 16;
  738. tmp_U = calc_swidthsw(dev_priv, params->offset_U,
  739. params->src_w/uv_hscale);
  740. tmp_V = calc_swidthsw(dev_priv, params->offset_V,
  741. params->src_w/uv_hscale);
  742. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  743. sheight |= (params->src_h/uv_vscale) << 16;
  744. iowrite32(i915_ggtt_offset(vma) + params->offset_U,
  745. &regs->OBUF_0U);
  746. iowrite32(i915_ggtt_offset(vma) + params->offset_V,
  747. &regs->OBUF_0V);
  748. ostride |= params->stride_UV << 16;
  749. }
  750. iowrite32(swidth, &regs->SWIDTH);
  751. iowrite32(swidthsw, &regs->SWIDTHSW);
  752. iowrite32(sheight, &regs->SHEIGHT);
  753. iowrite32(ostride, &regs->OSTRIDE);
  754. scale_changed = update_scaling_factors(overlay, regs, params);
  755. update_colorkey(overlay, regs);
  756. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  757. intel_overlay_unmap_regs(overlay, regs);
  758. ret = intel_overlay_continue(overlay, vma, scale_changed);
  759. if (ret)
  760. goto out_unpin;
  761. return 0;
  762. out_unpin:
  763. i915_gem_object_unpin_from_display_plane(vma);
  764. out_pin_section:
  765. atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
  766. return ret;
  767. }
  768. int intel_overlay_switch_off(struct intel_overlay *overlay)
  769. {
  770. struct drm_i915_private *dev_priv = overlay->i915;
  771. struct overlay_registers __iomem *regs;
  772. int ret;
  773. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  774. WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
  775. ret = intel_overlay_recover_from_interrupt(overlay);
  776. if (ret != 0)
  777. return ret;
  778. if (!overlay->active)
  779. return 0;
  780. ret = intel_overlay_release_old_vid(overlay);
  781. if (ret != 0)
  782. return ret;
  783. regs = intel_overlay_map_regs(overlay);
  784. iowrite32(0, &regs->OCMD);
  785. intel_overlay_unmap_regs(overlay, regs);
  786. return intel_overlay_off(overlay);
  787. }
  788. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  789. struct intel_crtc *crtc)
  790. {
  791. if (!crtc->active)
  792. return -EINVAL;
  793. /* can't use the overlay with double wide pipe */
  794. if (crtc->config->double_wide)
  795. return -EINVAL;
  796. return 0;
  797. }
  798. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  799. {
  800. struct drm_i915_private *dev_priv = overlay->i915;
  801. u32 pfit_control = I915_READ(PFIT_CONTROL);
  802. u32 ratio;
  803. /* XXX: This is not the same logic as in the xorg driver, but more in
  804. * line with the intel documentation for the i965
  805. */
  806. if (INTEL_GEN(dev_priv) >= 4) {
  807. /* on i965 use the PGM reg to read out the autoscaler values */
  808. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  809. } else {
  810. if (pfit_control & VERT_AUTO_SCALE)
  811. ratio = I915_READ(PFIT_AUTO_RATIOS);
  812. else
  813. ratio = I915_READ(PFIT_PGM_RATIOS);
  814. ratio >>= PFIT_VERT_SCALE_SHIFT;
  815. }
  816. overlay->pfit_vscale_ratio = ratio;
  817. }
  818. static int check_overlay_dst(struct intel_overlay *overlay,
  819. struct drm_intel_overlay_put_image *rec)
  820. {
  821. const struct intel_crtc_state *pipe_config =
  822. overlay->crtc->config;
  823. if (rec->dst_x < pipe_config->pipe_src_w &&
  824. rec->dst_x + rec->dst_width <= pipe_config->pipe_src_w &&
  825. rec->dst_y < pipe_config->pipe_src_h &&
  826. rec->dst_y + rec->dst_height <= pipe_config->pipe_src_h)
  827. return 0;
  828. else
  829. return -EINVAL;
  830. }
  831. static int check_overlay_scaling(struct put_image_params *rec)
  832. {
  833. u32 tmp;
  834. /* downscaling limit is 8.0 */
  835. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  836. if (tmp > 7)
  837. return -EINVAL;
  838. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  839. if (tmp > 7)
  840. return -EINVAL;
  841. return 0;
  842. }
  843. static int check_overlay_src(struct drm_i915_private *dev_priv,
  844. struct drm_intel_overlay_put_image *rec,
  845. struct drm_i915_gem_object *new_bo)
  846. {
  847. int uv_hscale = uv_hsubsampling(rec->flags);
  848. int uv_vscale = uv_vsubsampling(rec->flags);
  849. u32 stride_mask;
  850. int depth;
  851. u32 tmp;
  852. /* check src dimensions */
  853. if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
  854. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  855. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  856. return -EINVAL;
  857. } else {
  858. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  859. rec->src_width > IMAGE_MAX_WIDTH)
  860. return -EINVAL;
  861. }
  862. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  863. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  864. rec->src_width < N_HORIZ_Y_TAPS*4)
  865. return -EINVAL;
  866. /* check alignment constraints */
  867. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  868. case I915_OVERLAY_RGB:
  869. /* not implemented */
  870. return -EINVAL;
  871. case I915_OVERLAY_YUV_PACKED:
  872. if (uv_vscale != 1)
  873. return -EINVAL;
  874. depth = packed_depth_bytes(rec->flags);
  875. if (depth < 0)
  876. return depth;
  877. /* ignore UV planes */
  878. rec->stride_UV = 0;
  879. rec->offset_U = 0;
  880. rec->offset_V = 0;
  881. /* check pixel alignment */
  882. if (rec->offset_Y % depth)
  883. return -EINVAL;
  884. break;
  885. case I915_OVERLAY_YUV_PLANAR:
  886. if (uv_vscale < 0 || uv_hscale < 0)
  887. return -EINVAL;
  888. /* no offset restrictions for planar formats */
  889. break;
  890. default:
  891. return -EINVAL;
  892. }
  893. if (rec->src_width % uv_hscale)
  894. return -EINVAL;
  895. /* stride checking */
  896. if (IS_I830(dev_priv) || IS_I845G(dev_priv))
  897. stride_mask = 255;
  898. else
  899. stride_mask = 63;
  900. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  901. return -EINVAL;
  902. if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
  903. return -EINVAL;
  904. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  905. 4096 : 8192;
  906. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  907. return -EINVAL;
  908. /* check buffer dimensions */
  909. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  910. case I915_OVERLAY_RGB:
  911. case I915_OVERLAY_YUV_PACKED:
  912. /* always 4 Y values per depth pixels */
  913. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  914. return -EINVAL;
  915. tmp = rec->stride_Y*rec->src_height;
  916. if (rec->offset_Y + tmp > new_bo->base.size)
  917. return -EINVAL;
  918. break;
  919. case I915_OVERLAY_YUV_PLANAR:
  920. if (rec->src_width > rec->stride_Y)
  921. return -EINVAL;
  922. if (rec->src_width/uv_hscale > rec->stride_UV)
  923. return -EINVAL;
  924. tmp = rec->stride_Y * rec->src_height;
  925. if (rec->offset_Y + tmp > new_bo->base.size)
  926. return -EINVAL;
  927. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  928. if (rec->offset_U + tmp > new_bo->base.size ||
  929. rec->offset_V + tmp > new_bo->base.size)
  930. return -EINVAL;
  931. break;
  932. }
  933. return 0;
  934. }
  935. int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
  936. struct drm_file *file_priv)
  937. {
  938. struct drm_intel_overlay_put_image *put_image_rec = data;
  939. struct drm_i915_private *dev_priv = to_i915(dev);
  940. struct intel_overlay *overlay;
  941. struct drm_crtc *drmmode_crtc;
  942. struct intel_crtc *crtc;
  943. struct drm_i915_gem_object *new_bo;
  944. struct put_image_params *params;
  945. int ret;
  946. overlay = dev_priv->overlay;
  947. if (!overlay) {
  948. DRM_DEBUG("userspace bug: no overlay\n");
  949. return -ENODEV;
  950. }
  951. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  952. drm_modeset_lock_all(dev);
  953. mutex_lock(&dev->struct_mutex);
  954. ret = intel_overlay_switch_off(overlay);
  955. mutex_unlock(&dev->struct_mutex);
  956. drm_modeset_unlock_all(dev);
  957. return ret;
  958. }
  959. params = kmalloc(sizeof(*params), GFP_KERNEL);
  960. if (!params)
  961. return -ENOMEM;
  962. drmmode_crtc = drm_crtc_find(dev, file_priv, put_image_rec->crtc_id);
  963. if (!drmmode_crtc) {
  964. ret = -ENOENT;
  965. goto out_free;
  966. }
  967. crtc = to_intel_crtc(drmmode_crtc);
  968. new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
  969. if (!new_bo) {
  970. ret = -ENOENT;
  971. goto out_free;
  972. }
  973. drm_modeset_lock_all(dev);
  974. mutex_lock(&dev->struct_mutex);
  975. if (i915_gem_object_is_tiled(new_bo)) {
  976. DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
  977. ret = -EINVAL;
  978. goto out_unlock;
  979. }
  980. ret = intel_overlay_recover_from_interrupt(overlay);
  981. if (ret != 0)
  982. goto out_unlock;
  983. if (overlay->crtc != crtc) {
  984. ret = intel_overlay_switch_off(overlay);
  985. if (ret != 0)
  986. goto out_unlock;
  987. ret = check_overlay_possible_on_crtc(overlay, crtc);
  988. if (ret != 0)
  989. goto out_unlock;
  990. overlay->crtc = crtc;
  991. crtc->overlay = overlay;
  992. /* line too wide, i.e. one-line-mode */
  993. if (crtc->config->pipe_src_w > 1024 &&
  994. crtc->config->gmch_pfit.control & PFIT_ENABLE) {
  995. overlay->pfit_active = true;
  996. update_pfit_vscale_ratio(overlay);
  997. } else
  998. overlay->pfit_active = false;
  999. }
  1000. ret = check_overlay_dst(overlay, put_image_rec);
  1001. if (ret != 0)
  1002. goto out_unlock;
  1003. if (overlay->pfit_active) {
  1004. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  1005. overlay->pfit_vscale_ratio);
  1006. /* shifting right rounds downwards, so add 1 */
  1007. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  1008. overlay->pfit_vscale_ratio) + 1;
  1009. } else {
  1010. params->dst_y = put_image_rec->dst_y;
  1011. params->dst_h = put_image_rec->dst_height;
  1012. }
  1013. params->dst_x = put_image_rec->dst_x;
  1014. params->dst_w = put_image_rec->dst_width;
  1015. params->src_w = put_image_rec->src_width;
  1016. params->src_h = put_image_rec->src_height;
  1017. params->src_scan_w = put_image_rec->src_scan_width;
  1018. params->src_scan_h = put_image_rec->src_scan_height;
  1019. if (params->src_scan_h > params->src_h ||
  1020. params->src_scan_w > params->src_w) {
  1021. ret = -EINVAL;
  1022. goto out_unlock;
  1023. }
  1024. ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
  1025. if (ret != 0)
  1026. goto out_unlock;
  1027. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1028. params->stride_Y = put_image_rec->stride_Y;
  1029. params->stride_UV = put_image_rec->stride_UV;
  1030. params->offset_Y = put_image_rec->offset_Y;
  1031. params->offset_U = put_image_rec->offset_U;
  1032. params->offset_V = put_image_rec->offset_V;
  1033. /* Check scaling after src size to prevent a divide-by-zero. */
  1034. ret = check_overlay_scaling(params);
  1035. if (ret != 0)
  1036. goto out_unlock;
  1037. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1038. if (ret != 0)
  1039. goto out_unlock;
  1040. mutex_unlock(&dev->struct_mutex);
  1041. drm_modeset_unlock_all(dev);
  1042. i915_gem_object_put(new_bo);
  1043. kfree(params);
  1044. return 0;
  1045. out_unlock:
  1046. mutex_unlock(&dev->struct_mutex);
  1047. drm_modeset_unlock_all(dev);
  1048. i915_gem_object_put(new_bo);
  1049. out_free:
  1050. kfree(params);
  1051. return ret;
  1052. }
  1053. static void update_reg_attrs(struct intel_overlay *overlay,
  1054. struct overlay_registers __iomem *regs)
  1055. {
  1056. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1057. &regs->OCLRC0);
  1058. iowrite32(overlay->saturation, &regs->OCLRC1);
  1059. }
  1060. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1061. {
  1062. int i;
  1063. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1064. return false;
  1065. for (i = 0; i < 3; i++) {
  1066. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1067. return false;
  1068. }
  1069. return true;
  1070. }
  1071. static bool check_gamma5_errata(u32 gamma5)
  1072. {
  1073. int i;
  1074. for (i = 0; i < 3; i++) {
  1075. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1076. return false;
  1077. }
  1078. return true;
  1079. }
  1080. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1081. {
  1082. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1083. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1084. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1085. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1086. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1087. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1088. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1089. return -EINVAL;
  1090. if (!check_gamma5_errata(attrs->gamma5))
  1091. return -EINVAL;
  1092. return 0;
  1093. }
  1094. int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
  1095. struct drm_file *file_priv)
  1096. {
  1097. struct drm_intel_overlay_attrs *attrs = data;
  1098. struct drm_i915_private *dev_priv = to_i915(dev);
  1099. struct intel_overlay *overlay;
  1100. struct overlay_registers __iomem *regs;
  1101. int ret;
  1102. overlay = dev_priv->overlay;
  1103. if (!overlay) {
  1104. DRM_DEBUG("userspace bug: no overlay\n");
  1105. return -ENODEV;
  1106. }
  1107. drm_modeset_lock_all(dev);
  1108. mutex_lock(&dev->struct_mutex);
  1109. ret = -EINVAL;
  1110. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1111. attrs->color_key = overlay->color_key;
  1112. attrs->brightness = overlay->brightness;
  1113. attrs->contrast = overlay->contrast;
  1114. attrs->saturation = overlay->saturation;
  1115. if (!IS_GEN2(dev_priv)) {
  1116. attrs->gamma0 = I915_READ(OGAMC0);
  1117. attrs->gamma1 = I915_READ(OGAMC1);
  1118. attrs->gamma2 = I915_READ(OGAMC2);
  1119. attrs->gamma3 = I915_READ(OGAMC3);
  1120. attrs->gamma4 = I915_READ(OGAMC4);
  1121. attrs->gamma5 = I915_READ(OGAMC5);
  1122. }
  1123. } else {
  1124. if (attrs->brightness < -128 || attrs->brightness > 127)
  1125. goto out_unlock;
  1126. if (attrs->contrast > 255)
  1127. goto out_unlock;
  1128. if (attrs->saturation > 1023)
  1129. goto out_unlock;
  1130. overlay->color_key = attrs->color_key;
  1131. overlay->brightness = attrs->brightness;
  1132. overlay->contrast = attrs->contrast;
  1133. overlay->saturation = attrs->saturation;
  1134. regs = intel_overlay_map_regs(overlay);
  1135. if (!regs) {
  1136. ret = -ENOMEM;
  1137. goto out_unlock;
  1138. }
  1139. update_reg_attrs(overlay, regs);
  1140. intel_overlay_unmap_regs(overlay, regs);
  1141. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1142. if (IS_GEN2(dev_priv))
  1143. goto out_unlock;
  1144. if (overlay->active) {
  1145. ret = -EBUSY;
  1146. goto out_unlock;
  1147. }
  1148. ret = check_gamma(attrs);
  1149. if (ret)
  1150. goto out_unlock;
  1151. I915_WRITE(OGAMC0, attrs->gamma0);
  1152. I915_WRITE(OGAMC1, attrs->gamma1);
  1153. I915_WRITE(OGAMC2, attrs->gamma2);
  1154. I915_WRITE(OGAMC3, attrs->gamma3);
  1155. I915_WRITE(OGAMC4, attrs->gamma4);
  1156. I915_WRITE(OGAMC5, attrs->gamma5);
  1157. }
  1158. }
  1159. overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
  1160. ret = 0;
  1161. out_unlock:
  1162. mutex_unlock(&dev->struct_mutex);
  1163. drm_modeset_unlock_all(dev);
  1164. return ret;
  1165. }
  1166. void intel_setup_overlay(struct drm_i915_private *dev_priv)
  1167. {
  1168. struct intel_overlay *overlay;
  1169. struct drm_i915_gem_object *reg_bo;
  1170. struct overlay_registers __iomem *regs;
  1171. struct i915_vma *vma = NULL;
  1172. int ret;
  1173. if (!HAS_OVERLAY(dev_priv))
  1174. return;
  1175. overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
  1176. if (!overlay)
  1177. return;
  1178. mutex_lock(&dev_priv->drm.struct_mutex);
  1179. if (WARN_ON(dev_priv->overlay))
  1180. goto out_free;
  1181. overlay->i915 = dev_priv;
  1182. reg_bo = NULL;
  1183. if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
  1184. reg_bo = i915_gem_object_create_stolen(dev_priv, PAGE_SIZE);
  1185. if (reg_bo == NULL)
  1186. reg_bo = i915_gem_object_create(dev_priv, PAGE_SIZE);
  1187. if (IS_ERR(reg_bo))
  1188. goto out_free;
  1189. overlay->reg_bo = reg_bo;
  1190. if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
  1191. ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
  1192. if (ret) {
  1193. DRM_ERROR("failed to attach phys overlay regs\n");
  1194. goto out_free_bo;
  1195. }
  1196. overlay->flip_addr = reg_bo->phys_handle->busaddr;
  1197. } else {
  1198. vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
  1199. 0, PAGE_SIZE, PIN_MAPPABLE);
  1200. if (IS_ERR(vma)) {
  1201. DRM_ERROR("failed to pin overlay register bo\n");
  1202. ret = PTR_ERR(vma);
  1203. goto out_free_bo;
  1204. }
  1205. overlay->flip_addr = i915_ggtt_offset(vma);
  1206. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1207. if (ret) {
  1208. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1209. goto out_unpin_bo;
  1210. }
  1211. }
  1212. /* init all values */
  1213. overlay->color_key = 0x0101fe;
  1214. overlay->color_key_enabled = true;
  1215. overlay->brightness = -19;
  1216. overlay->contrast = 75;
  1217. overlay->saturation = 146;
  1218. init_request_active(&overlay->last_flip, NULL);
  1219. regs = intel_overlay_map_regs(overlay);
  1220. if (!regs)
  1221. goto out_unpin_bo;
  1222. memset_io(regs, 0, sizeof(struct overlay_registers));
  1223. update_polyphase_filter(regs);
  1224. update_reg_attrs(overlay, regs);
  1225. intel_overlay_unmap_regs(overlay, regs);
  1226. dev_priv->overlay = overlay;
  1227. mutex_unlock(&dev_priv->drm.struct_mutex);
  1228. DRM_INFO("initialized overlay support\n");
  1229. return;
  1230. out_unpin_bo:
  1231. if (vma)
  1232. i915_vma_unpin(vma);
  1233. out_free_bo:
  1234. i915_gem_object_put(reg_bo);
  1235. out_free:
  1236. mutex_unlock(&dev_priv->drm.struct_mutex);
  1237. kfree(overlay);
  1238. return;
  1239. }
  1240. void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
  1241. {
  1242. if (!dev_priv->overlay)
  1243. return;
  1244. /* The bo's should be free'd by the generic code already.
  1245. * Furthermore modesetting teardown happens beforehand so the
  1246. * hardware should be off already */
  1247. WARN_ON(dev_priv->overlay->active);
  1248. i915_gem_object_put(dev_priv->overlay->reg_bo);
  1249. kfree(dev_priv->overlay);
  1250. }
  1251. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  1252. struct intel_overlay_error_state {
  1253. struct overlay_registers regs;
  1254. unsigned long base;
  1255. u32 dovsta;
  1256. u32 isr;
  1257. };
  1258. static struct overlay_registers __iomem *
  1259. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1260. {
  1261. struct drm_i915_private *dev_priv = overlay->i915;
  1262. struct overlay_registers __iomem *regs;
  1263. if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
  1264. /* Cast to make sparse happy, but it's wc memory anyway, so
  1265. * equivalent to the wc io mapping on X86. */
  1266. regs = (struct overlay_registers __iomem *)
  1267. overlay->reg_bo->phys_handle->vaddr;
  1268. else
  1269. regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable,
  1270. overlay->flip_addr);
  1271. return regs;
  1272. }
  1273. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1274. struct overlay_registers __iomem *regs)
  1275. {
  1276. if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
  1277. io_mapping_unmap_atomic(regs);
  1278. }
  1279. struct intel_overlay_error_state *
  1280. intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
  1281. {
  1282. struct intel_overlay *overlay = dev_priv->overlay;
  1283. struct intel_overlay_error_state *error;
  1284. struct overlay_registers __iomem *regs;
  1285. if (!overlay || !overlay->active)
  1286. return NULL;
  1287. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1288. if (error == NULL)
  1289. return NULL;
  1290. error->dovsta = I915_READ(DOVSTA);
  1291. error->isr = I915_READ(ISR);
  1292. error->base = overlay->flip_addr;
  1293. regs = intel_overlay_map_regs_atomic(overlay);
  1294. if (!regs)
  1295. goto err;
  1296. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1297. intel_overlay_unmap_regs_atomic(overlay, regs);
  1298. return error;
  1299. err:
  1300. kfree(error);
  1301. return NULL;
  1302. }
  1303. void
  1304. intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
  1305. struct intel_overlay_error_state *error)
  1306. {
  1307. i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1308. error->dovsta, error->isr);
  1309. i915_error_printf(m, " Register file at 0x%08lx:\n",
  1310. error->base);
  1311. #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1312. P(OBUF_0Y);
  1313. P(OBUF_1Y);
  1314. P(OBUF_0U);
  1315. P(OBUF_0V);
  1316. P(OBUF_1U);
  1317. P(OBUF_1V);
  1318. P(OSTRIDE);
  1319. P(YRGB_VPH);
  1320. P(UV_VPH);
  1321. P(HORZ_PH);
  1322. P(INIT_PHS);
  1323. P(DWINPOS);
  1324. P(DWINSZ);
  1325. P(SWIDTH);
  1326. P(SWIDTHSW);
  1327. P(SHEIGHT);
  1328. P(YRGBSCALE);
  1329. P(UVSCALE);
  1330. P(OCLRC0);
  1331. P(OCLRC1);
  1332. P(DCLRKV);
  1333. P(DCLRKM);
  1334. P(SCLRKVH);
  1335. P(SCLRKVL);
  1336. P(SCLRKEN);
  1337. P(OCONFIG);
  1338. P(OCMD);
  1339. P(OSTART_0Y);
  1340. P(OSTART_1Y);
  1341. P(OSTART_0U);
  1342. P(OSTART_0V);
  1343. P(OSTART_1U);
  1344. P(OSTART_1V);
  1345. P(OTILEOFF_0Y);
  1346. P(OTILEOFF_1Y);
  1347. P(OTILEOFF_0U);
  1348. P(OTILEOFF_0V);
  1349. P(OTILEOFF_1U);
  1350. P(OTILEOFF_1V);
  1351. P(FASTHSCALE);
  1352. P(UVSCALEV);
  1353. #undef P
  1354. }
  1355. #endif