main.c 140 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #if defined(CONFIG_X86)
  41. #include <asm/pat.h>
  42. #endif
  43. #include <linux/sched.h>
  44. #include <linux/sched/mm.h>
  45. #include <linux/sched/task.h>
  46. #include <linux/delay.h>
  47. #include <rdma/ib_user_verbs.h>
  48. #include <rdma/ib_addr.h>
  49. #include <rdma/ib_cache.h>
  50. #include <linux/mlx5/port.h>
  51. #include <linux/mlx5/vport.h>
  52. #include <linux/mlx5/fs.h>
  53. #include <linux/list.h>
  54. #include <rdma/ib_smi.h>
  55. #include <rdma/ib_umem.h>
  56. #include <linux/in.h>
  57. #include <linux/etherdevice.h>
  58. #include "mlx5_ib.h"
  59. #include "ib_rep.h"
  60. #include "cmd.h"
  61. #include <linux/mlx5/fs_helpers.h>
  62. #define DRIVER_NAME "mlx5_ib"
  63. #define DRIVER_VERSION "5.0-0"
  64. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  65. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. static char mlx5_version[] =
  68. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  69. DRIVER_VERSION "\n";
  70. struct mlx5_ib_event_work {
  71. struct work_struct work;
  72. struct mlx5_core_dev *dev;
  73. void *context;
  74. enum mlx5_dev_event event;
  75. unsigned long param;
  76. };
  77. enum {
  78. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  79. };
  80. static struct workqueue_struct *mlx5_ib_event_wq;
  81. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  82. static LIST_HEAD(mlx5_ib_dev_list);
  83. /*
  84. * This mutex should be held when accessing either of the above lists
  85. */
  86. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  87. /* We can't use an array for xlt_emergency_page because dma_map_single
  88. * doesn't work on kernel modules memory
  89. */
  90. static unsigned long xlt_emergency_page;
  91. static struct mutex xlt_emergency_page_mutex;
  92. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  93. {
  94. struct mlx5_ib_dev *dev;
  95. mutex_lock(&mlx5_ib_multiport_mutex);
  96. dev = mpi->ibdev;
  97. mutex_unlock(&mlx5_ib_multiport_mutex);
  98. return dev;
  99. }
  100. static enum rdma_link_layer
  101. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  102. {
  103. switch (port_type_cap) {
  104. case MLX5_CAP_PORT_TYPE_IB:
  105. return IB_LINK_LAYER_INFINIBAND;
  106. case MLX5_CAP_PORT_TYPE_ETH:
  107. return IB_LINK_LAYER_ETHERNET;
  108. default:
  109. return IB_LINK_LAYER_UNSPECIFIED;
  110. }
  111. }
  112. static enum rdma_link_layer
  113. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  114. {
  115. struct mlx5_ib_dev *dev = to_mdev(device);
  116. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  117. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  118. }
  119. static int get_port_state(struct ib_device *ibdev,
  120. u8 port_num,
  121. enum ib_port_state *state)
  122. {
  123. struct ib_port_attr attr;
  124. int ret;
  125. memset(&attr, 0, sizeof(attr));
  126. ret = ibdev->query_port(ibdev, port_num, &attr);
  127. if (!ret)
  128. *state = attr.state;
  129. return ret;
  130. }
  131. static int mlx5_netdev_event(struct notifier_block *this,
  132. unsigned long event, void *ptr)
  133. {
  134. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  135. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  136. u8 port_num = roce->native_port_num;
  137. struct mlx5_core_dev *mdev;
  138. struct mlx5_ib_dev *ibdev;
  139. ibdev = roce->dev;
  140. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  141. if (!mdev)
  142. return NOTIFY_DONE;
  143. switch (event) {
  144. case NETDEV_REGISTER:
  145. case NETDEV_UNREGISTER:
  146. write_lock(&roce->netdev_lock);
  147. if (ibdev->rep) {
  148. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  149. struct net_device *rep_ndev;
  150. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  151. ibdev->rep->vport);
  152. if (rep_ndev == ndev)
  153. roce->netdev = (event == NETDEV_UNREGISTER) ?
  154. NULL : ndev;
  155. } else if (ndev->dev.parent == &ibdev->mdev->pdev->dev) {
  156. roce->netdev = (event == NETDEV_UNREGISTER) ?
  157. NULL : ndev;
  158. }
  159. write_unlock(&roce->netdev_lock);
  160. break;
  161. case NETDEV_CHANGE:
  162. case NETDEV_UP:
  163. case NETDEV_DOWN: {
  164. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  165. struct net_device *upper = NULL;
  166. if (lag_ndev) {
  167. upper = netdev_master_upper_dev_get(lag_ndev);
  168. dev_put(lag_ndev);
  169. }
  170. if ((upper == ndev || (!upper && ndev == roce->netdev))
  171. && ibdev->ib_active) {
  172. struct ib_event ibev = { };
  173. enum ib_port_state port_state;
  174. if (get_port_state(&ibdev->ib_dev, port_num,
  175. &port_state))
  176. goto done;
  177. if (roce->last_port_state == port_state)
  178. goto done;
  179. roce->last_port_state = port_state;
  180. ibev.device = &ibdev->ib_dev;
  181. if (port_state == IB_PORT_DOWN)
  182. ibev.event = IB_EVENT_PORT_ERR;
  183. else if (port_state == IB_PORT_ACTIVE)
  184. ibev.event = IB_EVENT_PORT_ACTIVE;
  185. else
  186. goto done;
  187. ibev.element.port_num = port_num;
  188. ib_dispatch_event(&ibev);
  189. }
  190. break;
  191. }
  192. default:
  193. break;
  194. }
  195. done:
  196. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  197. return NOTIFY_DONE;
  198. }
  199. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  200. u8 port_num)
  201. {
  202. struct mlx5_ib_dev *ibdev = to_mdev(device);
  203. struct net_device *ndev;
  204. struct mlx5_core_dev *mdev;
  205. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  206. if (!mdev)
  207. return NULL;
  208. ndev = mlx5_lag_get_roce_netdev(mdev);
  209. if (ndev)
  210. goto out;
  211. /* Ensure ndev does not disappear before we invoke dev_hold()
  212. */
  213. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  214. ndev = ibdev->roce[port_num - 1].netdev;
  215. if (ndev)
  216. dev_hold(ndev);
  217. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  218. out:
  219. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  220. return ndev;
  221. }
  222. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  223. u8 ib_port_num,
  224. u8 *native_port_num)
  225. {
  226. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  227. ib_port_num);
  228. struct mlx5_core_dev *mdev = NULL;
  229. struct mlx5_ib_multiport_info *mpi;
  230. struct mlx5_ib_port *port;
  231. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  232. ll != IB_LINK_LAYER_ETHERNET) {
  233. if (native_port_num)
  234. *native_port_num = ib_port_num;
  235. return ibdev->mdev;
  236. }
  237. if (native_port_num)
  238. *native_port_num = 1;
  239. port = &ibdev->port[ib_port_num - 1];
  240. if (!port)
  241. return NULL;
  242. spin_lock(&port->mp.mpi_lock);
  243. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  244. if (mpi && !mpi->unaffiliate) {
  245. mdev = mpi->mdev;
  246. /* If it's the master no need to refcount, it'll exist
  247. * as long as the ib_dev exists.
  248. */
  249. if (!mpi->is_master)
  250. mpi->mdev_refcnt++;
  251. }
  252. spin_unlock(&port->mp.mpi_lock);
  253. return mdev;
  254. }
  255. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  256. {
  257. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  258. port_num);
  259. struct mlx5_ib_multiport_info *mpi;
  260. struct mlx5_ib_port *port;
  261. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  262. return;
  263. port = &ibdev->port[port_num - 1];
  264. spin_lock(&port->mp.mpi_lock);
  265. mpi = ibdev->port[port_num - 1].mp.mpi;
  266. if (mpi->is_master)
  267. goto out;
  268. mpi->mdev_refcnt--;
  269. if (mpi->unaffiliate)
  270. complete(&mpi->unref_comp);
  271. out:
  272. spin_unlock(&port->mp.mpi_lock);
  273. }
  274. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  275. u8 *active_width)
  276. {
  277. switch (eth_proto_oper) {
  278. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  279. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  280. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  281. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  282. *active_width = IB_WIDTH_1X;
  283. *active_speed = IB_SPEED_SDR;
  284. break;
  285. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  286. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  287. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  288. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  289. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  290. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  291. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  292. *active_width = IB_WIDTH_1X;
  293. *active_speed = IB_SPEED_QDR;
  294. break;
  295. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  296. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  297. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  298. *active_width = IB_WIDTH_1X;
  299. *active_speed = IB_SPEED_EDR;
  300. break;
  301. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  302. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  303. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  304. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  305. *active_width = IB_WIDTH_4X;
  306. *active_speed = IB_SPEED_QDR;
  307. break;
  308. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  309. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  310. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  311. *active_width = IB_WIDTH_1X;
  312. *active_speed = IB_SPEED_HDR;
  313. break;
  314. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  315. *active_width = IB_WIDTH_4X;
  316. *active_speed = IB_SPEED_FDR;
  317. break;
  318. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  319. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  320. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  321. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  322. *active_width = IB_WIDTH_4X;
  323. *active_speed = IB_SPEED_EDR;
  324. break;
  325. default:
  326. return -EINVAL;
  327. }
  328. return 0;
  329. }
  330. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  331. struct ib_port_attr *props)
  332. {
  333. struct mlx5_ib_dev *dev = to_mdev(device);
  334. struct mlx5_core_dev *mdev;
  335. struct net_device *ndev, *upper;
  336. enum ib_mtu ndev_ib_mtu;
  337. bool put_mdev = true;
  338. u16 qkey_viol_cntr;
  339. u32 eth_prot_oper;
  340. u8 mdev_port_num;
  341. int err;
  342. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  343. if (!mdev) {
  344. /* This means the port isn't affiliated yet. Get the
  345. * info for the master port instead.
  346. */
  347. put_mdev = false;
  348. mdev = dev->mdev;
  349. mdev_port_num = 1;
  350. port_num = 1;
  351. }
  352. /* Possible bad flows are checked before filling out props so in case
  353. * of an error it will still be zeroed out.
  354. */
  355. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  356. mdev_port_num);
  357. if (err)
  358. goto out;
  359. props->active_width = IB_WIDTH_4X;
  360. props->active_speed = IB_SPEED_QDR;
  361. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  362. &props->active_width);
  363. props->port_cap_flags |= IB_PORT_CM_SUP;
  364. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  365. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  366. roce_address_table_size);
  367. props->max_mtu = IB_MTU_4096;
  368. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  369. props->pkey_tbl_len = 1;
  370. props->state = IB_PORT_DOWN;
  371. props->phys_state = 3;
  372. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  373. props->qkey_viol_cntr = qkey_viol_cntr;
  374. /* If this is a stub query for an unaffiliated port stop here */
  375. if (!put_mdev)
  376. goto out;
  377. ndev = mlx5_ib_get_netdev(device, port_num);
  378. if (!ndev)
  379. goto out;
  380. if (mlx5_lag_is_active(dev->mdev)) {
  381. rcu_read_lock();
  382. upper = netdev_master_upper_dev_get_rcu(ndev);
  383. if (upper) {
  384. dev_put(ndev);
  385. ndev = upper;
  386. dev_hold(ndev);
  387. }
  388. rcu_read_unlock();
  389. }
  390. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  391. props->state = IB_PORT_ACTIVE;
  392. props->phys_state = 5;
  393. }
  394. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  395. dev_put(ndev);
  396. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  397. out:
  398. if (put_mdev)
  399. mlx5_ib_put_native_port_mdev(dev, port_num);
  400. return err;
  401. }
  402. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  403. unsigned int index, const union ib_gid *gid,
  404. const struct ib_gid_attr *attr)
  405. {
  406. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  407. u8 roce_version = 0;
  408. u8 roce_l3_type = 0;
  409. bool vlan = false;
  410. u8 mac[ETH_ALEN];
  411. u16 vlan_id = 0;
  412. if (gid) {
  413. gid_type = attr->gid_type;
  414. ether_addr_copy(mac, attr->ndev->dev_addr);
  415. if (is_vlan_dev(attr->ndev)) {
  416. vlan = true;
  417. vlan_id = vlan_dev_vlan_id(attr->ndev);
  418. }
  419. }
  420. switch (gid_type) {
  421. case IB_GID_TYPE_IB:
  422. roce_version = MLX5_ROCE_VERSION_1;
  423. break;
  424. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  425. roce_version = MLX5_ROCE_VERSION_2;
  426. if (ipv6_addr_v4mapped((void *)gid))
  427. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  428. else
  429. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  430. break;
  431. default:
  432. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  433. }
  434. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  435. roce_l3_type, gid->raw, mac, vlan,
  436. vlan_id, port_num);
  437. }
  438. static int mlx5_ib_add_gid(const union ib_gid *gid,
  439. const struct ib_gid_attr *attr,
  440. __always_unused void **context)
  441. {
  442. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  443. attr->index, gid, attr);
  444. }
  445. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  446. __always_unused void **context)
  447. {
  448. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  449. attr->index, NULL, NULL);
  450. }
  451. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  452. int index)
  453. {
  454. struct ib_gid_attr attr;
  455. union ib_gid gid;
  456. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  457. return 0;
  458. dev_put(attr.ndev);
  459. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  460. return 0;
  461. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  462. }
  463. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  464. int index, enum ib_gid_type *gid_type)
  465. {
  466. struct ib_gid_attr attr;
  467. union ib_gid gid;
  468. int ret;
  469. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  470. if (ret)
  471. return ret;
  472. dev_put(attr.ndev);
  473. *gid_type = attr.gid_type;
  474. return 0;
  475. }
  476. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  477. {
  478. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  479. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  480. return 0;
  481. }
  482. enum {
  483. MLX5_VPORT_ACCESS_METHOD_MAD,
  484. MLX5_VPORT_ACCESS_METHOD_HCA,
  485. MLX5_VPORT_ACCESS_METHOD_NIC,
  486. };
  487. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  488. {
  489. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  490. return MLX5_VPORT_ACCESS_METHOD_MAD;
  491. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  492. IB_LINK_LAYER_ETHERNET)
  493. return MLX5_VPORT_ACCESS_METHOD_NIC;
  494. return MLX5_VPORT_ACCESS_METHOD_HCA;
  495. }
  496. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  497. u8 atomic_size_qp,
  498. struct ib_device_attr *props)
  499. {
  500. u8 tmp;
  501. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  502. u8 atomic_req_8B_endianness_mode =
  503. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  504. /* Check if HW supports 8 bytes standard atomic operations and capable
  505. * of host endianness respond
  506. */
  507. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  508. if (((atomic_operations & tmp) == tmp) &&
  509. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  510. (atomic_req_8B_endianness_mode)) {
  511. props->atomic_cap = IB_ATOMIC_HCA;
  512. } else {
  513. props->atomic_cap = IB_ATOMIC_NONE;
  514. }
  515. }
  516. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  517. struct ib_device_attr *props)
  518. {
  519. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  520. get_atomic_caps(dev, atomic_size_qp, props);
  521. }
  522. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  523. struct ib_device_attr *props)
  524. {
  525. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  526. get_atomic_caps(dev, atomic_size_qp, props);
  527. }
  528. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  529. {
  530. struct ib_device_attr props = {};
  531. get_atomic_caps_dc(dev, &props);
  532. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  533. }
  534. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  535. __be64 *sys_image_guid)
  536. {
  537. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  538. struct mlx5_core_dev *mdev = dev->mdev;
  539. u64 tmp;
  540. int err;
  541. switch (mlx5_get_vport_access_method(ibdev)) {
  542. case MLX5_VPORT_ACCESS_METHOD_MAD:
  543. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  544. sys_image_guid);
  545. case MLX5_VPORT_ACCESS_METHOD_HCA:
  546. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  547. break;
  548. case MLX5_VPORT_ACCESS_METHOD_NIC:
  549. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  550. break;
  551. default:
  552. return -EINVAL;
  553. }
  554. if (!err)
  555. *sys_image_guid = cpu_to_be64(tmp);
  556. return err;
  557. }
  558. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  559. u16 *max_pkeys)
  560. {
  561. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  562. struct mlx5_core_dev *mdev = dev->mdev;
  563. switch (mlx5_get_vport_access_method(ibdev)) {
  564. case MLX5_VPORT_ACCESS_METHOD_MAD:
  565. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  566. case MLX5_VPORT_ACCESS_METHOD_HCA:
  567. case MLX5_VPORT_ACCESS_METHOD_NIC:
  568. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  569. pkey_table_size));
  570. return 0;
  571. default:
  572. return -EINVAL;
  573. }
  574. }
  575. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  576. u32 *vendor_id)
  577. {
  578. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  579. switch (mlx5_get_vport_access_method(ibdev)) {
  580. case MLX5_VPORT_ACCESS_METHOD_MAD:
  581. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  582. case MLX5_VPORT_ACCESS_METHOD_HCA:
  583. case MLX5_VPORT_ACCESS_METHOD_NIC:
  584. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  585. default:
  586. return -EINVAL;
  587. }
  588. }
  589. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  590. __be64 *node_guid)
  591. {
  592. u64 tmp;
  593. int err;
  594. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  595. case MLX5_VPORT_ACCESS_METHOD_MAD:
  596. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  597. case MLX5_VPORT_ACCESS_METHOD_HCA:
  598. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  599. break;
  600. case MLX5_VPORT_ACCESS_METHOD_NIC:
  601. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  602. break;
  603. default:
  604. return -EINVAL;
  605. }
  606. if (!err)
  607. *node_guid = cpu_to_be64(tmp);
  608. return err;
  609. }
  610. struct mlx5_reg_node_desc {
  611. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  612. };
  613. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  614. {
  615. struct mlx5_reg_node_desc in;
  616. if (mlx5_use_mad_ifc(dev))
  617. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  618. memset(&in, 0, sizeof(in));
  619. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  620. sizeof(struct mlx5_reg_node_desc),
  621. MLX5_REG_NODE_DESC, 0, 0);
  622. }
  623. static int mlx5_ib_query_device(struct ib_device *ibdev,
  624. struct ib_device_attr *props,
  625. struct ib_udata *uhw)
  626. {
  627. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  628. struct mlx5_core_dev *mdev = dev->mdev;
  629. int err = -ENOMEM;
  630. int max_sq_desc;
  631. int max_rq_sg;
  632. int max_sq_sg;
  633. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  634. bool raw_support = !mlx5_core_mp_enabled(mdev);
  635. struct mlx5_ib_query_device_resp resp = {};
  636. size_t resp_len;
  637. u64 max_tso;
  638. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  639. if (uhw->outlen && uhw->outlen < resp_len)
  640. return -EINVAL;
  641. else
  642. resp.response_length = resp_len;
  643. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  644. return -EINVAL;
  645. memset(props, 0, sizeof(*props));
  646. err = mlx5_query_system_image_guid(ibdev,
  647. &props->sys_image_guid);
  648. if (err)
  649. return err;
  650. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  651. if (err)
  652. return err;
  653. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  654. if (err)
  655. return err;
  656. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  657. (fw_rev_min(dev->mdev) << 16) |
  658. fw_rev_sub(dev->mdev);
  659. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  660. IB_DEVICE_PORT_ACTIVE_EVENT |
  661. IB_DEVICE_SYS_IMAGE_GUID |
  662. IB_DEVICE_RC_RNR_NAK_GEN;
  663. if (MLX5_CAP_GEN(mdev, pkv))
  664. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  665. if (MLX5_CAP_GEN(mdev, qkv))
  666. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  667. if (MLX5_CAP_GEN(mdev, apm))
  668. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  669. if (MLX5_CAP_GEN(mdev, xrc))
  670. props->device_cap_flags |= IB_DEVICE_XRC;
  671. if (MLX5_CAP_GEN(mdev, imaicl)) {
  672. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  673. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  674. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  675. /* We support 'Gappy' memory registration too */
  676. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  677. }
  678. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  679. if (MLX5_CAP_GEN(mdev, sho)) {
  680. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  681. /* At this stage no support for signature handover */
  682. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  683. IB_PROT_T10DIF_TYPE_2 |
  684. IB_PROT_T10DIF_TYPE_3;
  685. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  686. IB_GUARD_T10DIF_CSUM;
  687. }
  688. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  689. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  690. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  691. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  692. /* Legacy bit to support old userspace libraries */
  693. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  694. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  695. }
  696. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  697. props->raw_packet_caps |=
  698. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  699. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  700. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  701. if (max_tso) {
  702. resp.tso_caps.max_tso = 1 << max_tso;
  703. resp.tso_caps.supported_qpts |=
  704. 1 << IB_QPT_RAW_PACKET;
  705. resp.response_length += sizeof(resp.tso_caps);
  706. }
  707. }
  708. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  709. resp.rss_caps.rx_hash_function =
  710. MLX5_RX_HASH_FUNC_TOEPLITZ;
  711. resp.rss_caps.rx_hash_fields_mask =
  712. MLX5_RX_HASH_SRC_IPV4 |
  713. MLX5_RX_HASH_DST_IPV4 |
  714. MLX5_RX_HASH_SRC_IPV6 |
  715. MLX5_RX_HASH_DST_IPV6 |
  716. MLX5_RX_HASH_SRC_PORT_TCP |
  717. MLX5_RX_HASH_DST_PORT_TCP |
  718. MLX5_RX_HASH_SRC_PORT_UDP |
  719. MLX5_RX_HASH_DST_PORT_UDP |
  720. MLX5_RX_HASH_INNER;
  721. resp.response_length += sizeof(resp.rss_caps);
  722. }
  723. } else {
  724. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  725. resp.response_length += sizeof(resp.tso_caps);
  726. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  727. resp.response_length += sizeof(resp.rss_caps);
  728. }
  729. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  730. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  731. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  732. }
  733. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  734. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  735. raw_support)
  736. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  737. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  738. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  739. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  740. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  741. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  742. raw_support) {
  743. /* Legacy bit to support old userspace libraries */
  744. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  745. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  746. }
  747. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  748. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  749. if (MLX5_CAP_GEN(mdev, end_pad))
  750. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  751. props->vendor_part_id = mdev->pdev->device;
  752. props->hw_ver = mdev->pdev->revision;
  753. props->max_mr_size = ~0ull;
  754. props->page_size_cap = ~(min_page_size - 1);
  755. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  756. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  757. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  758. sizeof(struct mlx5_wqe_data_seg);
  759. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  760. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  761. sizeof(struct mlx5_wqe_raddr_seg)) /
  762. sizeof(struct mlx5_wqe_data_seg);
  763. props->max_sge = min(max_rq_sg, max_sq_sg);
  764. props->max_sge_rd = MLX5_MAX_SGE_RD;
  765. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  766. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  767. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  768. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  769. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  770. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  771. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  772. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  773. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  774. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  775. props->max_srq_sge = max_rq_sg - 1;
  776. props->max_fast_reg_page_list_len =
  777. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  778. get_atomic_caps_qp(dev, props);
  779. props->masked_atomic_cap = IB_ATOMIC_NONE;
  780. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  781. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  782. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  783. props->max_mcast_grp;
  784. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  785. props->max_ah = INT_MAX;
  786. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  787. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  788. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  789. if (MLX5_CAP_GEN(mdev, pg))
  790. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  791. props->odp_caps = dev->odp_caps;
  792. #endif
  793. if (MLX5_CAP_GEN(mdev, cd))
  794. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  795. if (!mlx5_core_is_pf(mdev))
  796. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  797. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  798. IB_LINK_LAYER_ETHERNET && raw_support) {
  799. props->rss_caps.max_rwq_indirection_tables =
  800. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  801. props->rss_caps.max_rwq_indirection_table_size =
  802. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  803. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  804. props->max_wq_type_rq =
  805. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  806. }
  807. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  808. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  809. props->tm_caps.max_num_tags =
  810. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  811. props->tm_caps.flags = IB_TM_CAP_RC;
  812. props->tm_caps.max_ops =
  813. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  814. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  815. }
  816. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  817. props->cq_caps.max_cq_moderation_count =
  818. MLX5_MAX_CQ_COUNT;
  819. props->cq_caps.max_cq_moderation_period =
  820. MLX5_MAX_CQ_PERIOD;
  821. }
  822. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  823. resp.cqe_comp_caps.max_num =
  824. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  825. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  826. resp.cqe_comp_caps.supported_format =
  827. MLX5_IB_CQE_RES_FORMAT_HASH |
  828. MLX5_IB_CQE_RES_FORMAT_CSUM;
  829. resp.response_length += sizeof(resp.cqe_comp_caps);
  830. }
  831. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  832. raw_support) {
  833. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  834. MLX5_CAP_GEN(mdev, qos)) {
  835. resp.packet_pacing_caps.qp_rate_limit_max =
  836. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  837. resp.packet_pacing_caps.qp_rate_limit_min =
  838. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  839. resp.packet_pacing_caps.supported_qpts |=
  840. 1 << IB_QPT_RAW_PACKET;
  841. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  842. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  843. resp.packet_pacing_caps.cap_flags |=
  844. MLX5_IB_PP_SUPPORT_BURST;
  845. }
  846. resp.response_length += sizeof(resp.packet_pacing_caps);
  847. }
  848. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  849. uhw->outlen)) {
  850. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  851. resp.mlx5_ib_support_multi_pkt_send_wqes =
  852. MLX5_IB_ALLOW_MPW;
  853. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  854. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  855. MLX5_IB_SUPPORT_EMPW;
  856. resp.response_length +=
  857. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  858. }
  859. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  860. resp.response_length += sizeof(resp.flags);
  861. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  862. resp.flags |=
  863. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  864. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  865. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  866. }
  867. if (field_avail(typeof(resp), sw_parsing_caps,
  868. uhw->outlen)) {
  869. resp.response_length += sizeof(resp.sw_parsing_caps);
  870. if (MLX5_CAP_ETH(mdev, swp)) {
  871. resp.sw_parsing_caps.sw_parsing_offloads |=
  872. MLX5_IB_SW_PARSING;
  873. if (MLX5_CAP_ETH(mdev, swp_csum))
  874. resp.sw_parsing_caps.sw_parsing_offloads |=
  875. MLX5_IB_SW_PARSING_CSUM;
  876. if (MLX5_CAP_ETH(mdev, swp_lso))
  877. resp.sw_parsing_caps.sw_parsing_offloads |=
  878. MLX5_IB_SW_PARSING_LSO;
  879. if (resp.sw_parsing_caps.sw_parsing_offloads)
  880. resp.sw_parsing_caps.supported_qpts =
  881. BIT(IB_QPT_RAW_PACKET);
  882. }
  883. }
  884. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  885. raw_support) {
  886. resp.response_length += sizeof(resp.striding_rq_caps);
  887. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  888. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  889. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  890. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  891. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  892. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  893. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  894. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  895. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  896. resp.striding_rq_caps.supported_qpts =
  897. BIT(IB_QPT_RAW_PACKET);
  898. }
  899. }
  900. if (field_avail(typeof(resp), tunnel_offloads_caps,
  901. uhw->outlen)) {
  902. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  903. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  904. resp.tunnel_offloads_caps |=
  905. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  906. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  907. resp.tunnel_offloads_caps |=
  908. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  909. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  910. resp.tunnel_offloads_caps |=
  911. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  912. }
  913. if (uhw->outlen) {
  914. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  915. if (err)
  916. return err;
  917. }
  918. return 0;
  919. }
  920. enum mlx5_ib_width {
  921. MLX5_IB_WIDTH_1X = 1 << 0,
  922. MLX5_IB_WIDTH_2X = 1 << 1,
  923. MLX5_IB_WIDTH_4X = 1 << 2,
  924. MLX5_IB_WIDTH_8X = 1 << 3,
  925. MLX5_IB_WIDTH_12X = 1 << 4
  926. };
  927. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  928. u8 *ib_width)
  929. {
  930. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  931. int err = 0;
  932. if (active_width & MLX5_IB_WIDTH_1X) {
  933. *ib_width = IB_WIDTH_1X;
  934. } else if (active_width & MLX5_IB_WIDTH_2X) {
  935. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  936. (int)active_width);
  937. err = -EINVAL;
  938. } else if (active_width & MLX5_IB_WIDTH_4X) {
  939. *ib_width = IB_WIDTH_4X;
  940. } else if (active_width & MLX5_IB_WIDTH_8X) {
  941. *ib_width = IB_WIDTH_8X;
  942. } else if (active_width & MLX5_IB_WIDTH_12X) {
  943. *ib_width = IB_WIDTH_12X;
  944. } else {
  945. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  946. (int)active_width);
  947. err = -EINVAL;
  948. }
  949. return err;
  950. }
  951. static int mlx5_mtu_to_ib_mtu(int mtu)
  952. {
  953. switch (mtu) {
  954. case 256: return 1;
  955. case 512: return 2;
  956. case 1024: return 3;
  957. case 2048: return 4;
  958. case 4096: return 5;
  959. default:
  960. pr_warn("invalid mtu\n");
  961. return -1;
  962. }
  963. }
  964. enum ib_max_vl_num {
  965. __IB_MAX_VL_0 = 1,
  966. __IB_MAX_VL_0_1 = 2,
  967. __IB_MAX_VL_0_3 = 3,
  968. __IB_MAX_VL_0_7 = 4,
  969. __IB_MAX_VL_0_14 = 5,
  970. };
  971. enum mlx5_vl_hw_cap {
  972. MLX5_VL_HW_0 = 1,
  973. MLX5_VL_HW_0_1 = 2,
  974. MLX5_VL_HW_0_2 = 3,
  975. MLX5_VL_HW_0_3 = 4,
  976. MLX5_VL_HW_0_4 = 5,
  977. MLX5_VL_HW_0_5 = 6,
  978. MLX5_VL_HW_0_6 = 7,
  979. MLX5_VL_HW_0_7 = 8,
  980. MLX5_VL_HW_0_14 = 15
  981. };
  982. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  983. u8 *max_vl_num)
  984. {
  985. switch (vl_hw_cap) {
  986. case MLX5_VL_HW_0:
  987. *max_vl_num = __IB_MAX_VL_0;
  988. break;
  989. case MLX5_VL_HW_0_1:
  990. *max_vl_num = __IB_MAX_VL_0_1;
  991. break;
  992. case MLX5_VL_HW_0_3:
  993. *max_vl_num = __IB_MAX_VL_0_3;
  994. break;
  995. case MLX5_VL_HW_0_7:
  996. *max_vl_num = __IB_MAX_VL_0_7;
  997. break;
  998. case MLX5_VL_HW_0_14:
  999. *max_vl_num = __IB_MAX_VL_0_14;
  1000. break;
  1001. default:
  1002. return -EINVAL;
  1003. }
  1004. return 0;
  1005. }
  1006. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1007. struct ib_port_attr *props)
  1008. {
  1009. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1010. struct mlx5_core_dev *mdev = dev->mdev;
  1011. struct mlx5_hca_vport_context *rep;
  1012. u16 max_mtu;
  1013. u16 oper_mtu;
  1014. int err;
  1015. u8 ib_link_width_oper;
  1016. u8 vl_hw_cap;
  1017. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1018. if (!rep) {
  1019. err = -ENOMEM;
  1020. goto out;
  1021. }
  1022. /* props being zeroed by the caller, avoid zeroing it here */
  1023. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1024. if (err)
  1025. goto out;
  1026. props->lid = rep->lid;
  1027. props->lmc = rep->lmc;
  1028. props->sm_lid = rep->sm_lid;
  1029. props->sm_sl = rep->sm_sl;
  1030. props->state = rep->vport_state;
  1031. props->phys_state = rep->port_physical_state;
  1032. props->port_cap_flags = rep->cap_mask1;
  1033. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1034. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1035. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1036. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1037. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1038. props->subnet_timeout = rep->subnet_timeout;
  1039. props->init_type_reply = rep->init_type_reply;
  1040. props->grh_required = rep->grh_required;
  1041. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1042. if (err)
  1043. goto out;
  1044. err = translate_active_width(ibdev, ib_link_width_oper,
  1045. &props->active_width);
  1046. if (err)
  1047. goto out;
  1048. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1049. if (err)
  1050. goto out;
  1051. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1052. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1053. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1054. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1055. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1056. if (err)
  1057. goto out;
  1058. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1059. &props->max_vl_num);
  1060. out:
  1061. kfree(rep);
  1062. return err;
  1063. }
  1064. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1065. struct ib_port_attr *props)
  1066. {
  1067. unsigned int count;
  1068. int ret;
  1069. switch (mlx5_get_vport_access_method(ibdev)) {
  1070. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1071. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1072. break;
  1073. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1074. ret = mlx5_query_hca_port(ibdev, port, props);
  1075. break;
  1076. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1077. ret = mlx5_query_port_roce(ibdev, port, props);
  1078. break;
  1079. default:
  1080. ret = -EINVAL;
  1081. }
  1082. if (!ret && props) {
  1083. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1084. struct mlx5_core_dev *mdev;
  1085. bool put_mdev = true;
  1086. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1087. if (!mdev) {
  1088. /* If the port isn't affiliated yet query the master.
  1089. * The master and slave will have the same values.
  1090. */
  1091. mdev = dev->mdev;
  1092. port = 1;
  1093. put_mdev = false;
  1094. }
  1095. count = mlx5_core_reserved_gids_count(mdev);
  1096. if (put_mdev)
  1097. mlx5_ib_put_native_port_mdev(dev, port);
  1098. props->gid_tbl_len -= count;
  1099. }
  1100. return ret;
  1101. }
  1102. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1103. struct ib_port_attr *props)
  1104. {
  1105. int ret;
  1106. /* Only link layer == ethernet is valid for representors */
  1107. ret = mlx5_query_port_roce(ibdev, port, props);
  1108. if (ret || !props)
  1109. return ret;
  1110. /* We don't support GIDS */
  1111. props->gid_tbl_len = 0;
  1112. return ret;
  1113. }
  1114. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1115. union ib_gid *gid)
  1116. {
  1117. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1118. struct mlx5_core_dev *mdev = dev->mdev;
  1119. switch (mlx5_get_vport_access_method(ibdev)) {
  1120. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1121. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1122. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1123. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1124. default:
  1125. return -EINVAL;
  1126. }
  1127. }
  1128. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1129. u16 index, u16 *pkey)
  1130. {
  1131. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1132. struct mlx5_core_dev *mdev;
  1133. bool put_mdev = true;
  1134. u8 mdev_port_num;
  1135. int err;
  1136. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1137. if (!mdev) {
  1138. /* The port isn't affiliated yet, get the PKey from the master
  1139. * port. For RoCE the PKey tables will be the same.
  1140. */
  1141. put_mdev = false;
  1142. mdev = dev->mdev;
  1143. mdev_port_num = 1;
  1144. }
  1145. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1146. index, pkey);
  1147. if (put_mdev)
  1148. mlx5_ib_put_native_port_mdev(dev, port);
  1149. return err;
  1150. }
  1151. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1152. u16 *pkey)
  1153. {
  1154. switch (mlx5_get_vport_access_method(ibdev)) {
  1155. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1156. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1157. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1158. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1159. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1160. default:
  1161. return -EINVAL;
  1162. }
  1163. }
  1164. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1165. struct ib_device_modify *props)
  1166. {
  1167. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1168. struct mlx5_reg_node_desc in;
  1169. struct mlx5_reg_node_desc out;
  1170. int err;
  1171. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1172. return -EOPNOTSUPP;
  1173. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1174. return 0;
  1175. /*
  1176. * If possible, pass node desc to FW, so it can generate
  1177. * a 144 trap. If cmd fails, just ignore.
  1178. */
  1179. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1180. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1181. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1182. if (err)
  1183. return err;
  1184. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1185. return err;
  1186. }
  1187. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1188. u32 value)
  1189. {
  1190. struct mlx5_hca_vport_context ctx = {};
  1191. struct mlx5_core_dev *mdev;
  1192. u8 mdev_port_num;
  1193. int err;
  1194. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1195. if (!mdev)
  1196. return -ENODEV;
  1197. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1198. if (err)
  1199. goto out;
  1200. if (~ctx.cap_mask1_perm & mask) {
  1201. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1202. mask, ctx.cap_mask1_perm);
  1203. err = -EINVAL;
  1204. goto out;
  1205. }
  1206. ctx.cap_mask1 = value;
  1207. ctx.cap_mask1_perm = mask;
  1208. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1209. 0, &ctx);
  1210. out:
  1211. mlx5_ib_put_native_port_mdev(dev, port_num);
  1212. return err;
  1213. }
  1214. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1215. struct ib_port_modify *props)
  1216. {
  1217. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1218. struct ib_port_attr attr;
  1219. u32 tmp;
  1220. int err;
  1221. u32 change_mask;
  1222. u32 value;
  1223. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1224. IB_LINK_LAYER_INFINIBAND);
  1225. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1226. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1227. */
  1228. if (!is_ib)
  1229. return 0;
  1230. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1231. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1232. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1233. return set_port_caps_atomic(dev, port, change_mask, value);
  1234. }
  1235. mutex_lock(&dev->cap_mask_mutex);
  1236. err = ib_query_port(ibdev, port, &attr);
  1237. if (err)
  1238. goto out;
  1239. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1240. ~props->clr_port_cap_mask;
  1241. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1242. out:
  1243. mutex_unlock(&dev->cap_mask_mutex);
  1244. return err;
  1245. }
  1246. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1247. {
  1248. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1249. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1250. }
  1251. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1252. {
  1253. /* Large page with non 4k uar support might limit the dynamic size */
  1254. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1255. return MLX5_MIN_DYN_BFREGS;
  1256. return MLX5_MAX_DYN_BFREGS;
  1257. }
  1258. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1259. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1260. struct mlx5_bfreg_info *bfregi)
  1261. {
  1262. int uars_per_sys_page;
  1263. int bfregs_per_sys_page;
  1264. int ref_bfregs = req->total_num_bfregs;
  1265. if (req->total_num_bfregs == 0)
  1266. return -EINVAL;
  1267. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1268. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1269. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1270. return -ENOMEM;
  1271. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1272. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1273. /* This holds the required static allocation asked by the user */
  1274. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1275. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1276. return -EINVAL;
  1277. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1278. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1279. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1280. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1281. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1282. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1283. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1284. req->total_num_bfregs, bfregi->total_num_bfregs,
  1285. bfregi->num_sys_pages);
  1286. return 0;
  1287. }
  1288. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1289. {
  1290. struct mlx5_bfreg_info *bfregi;
  1291. int err;
  1292. int i;
  1293. bfregi = &context->bfregi;
  1294. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1295. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1296. if (err)
  1297. goto error;
  1298. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1299. }
  1300. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1301. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1302. return 0;
  1303. error:
  1304. for (--i; i >= 0; i--)
  1305. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1306. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1307. return err;
  1308. }
  1309. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1310. {
  1311. struct mlx5_bfreg_info *bfregi;
  1312. int err;
  1313. int i;
  1314. bfregi = &context->bfregi;
  1315. for (i = 0; i < bfregi->num_sys_pages; i++) {
  1316. if (i < bfregi->num_static_sys_pages ||
  1317. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
  1318. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1319. if (err) {
  1320. mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
  1321. return err;
  1322. }
  1323. }
  1324. }
  1325. return 0;
  1326. }
  1327. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1328. {
  1329. int err;
  1330. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1331. if (err)
  1332. return err;
  1333. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1334. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1335. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1336. return err;
  1337. mutex_lock(&dev->lb_mutex);
  1338. dev->user_td++;
  1339. if (dev->user_td == 2)
  1340. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1341. mutex_unlock(&dev->lb_mutex);
  1342. return err;
  1343. }
  1344. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1345. {
  1346. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1347. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1348. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1349. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1350. return;
  1351. mutex_lock(&dev->lb_mutex);
  1352. dev->user_td--;
  1353. if (dev->user_td < 2)
  1354. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1355. mutex_unlock(&dev->lb_mutex);
  1356. }
  1357. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1358. struct ib_udata *udata)
  1359. {
  1360. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1361. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1362. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1363. struct mlx5_core_dev *mdev = dev->mdev;
  1364. struct mlx5_ib_ucontext *context;
  1365. struct mlx5_bfreg_info *bfregi;
  1366. int ver;
  1367. int err;
  1368. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1369. max_cqe_version);
  1370. bool lib_uar_4k;
  1371. if (!dev->ib_active)
  1372. return ERR_PTR(-EAGAIN);
  1373. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1374. ver = 0;
  1375. else if (udata->inlen >= min_req_v2)
  1376. ver = 2;
  1377. else
  1378. return ERR_PTR(-EINVAL);
  1379. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1380. if (err)
  1381. return ERR_PTR(err);
  1382. if (req.flags)
  1383. return ERR_PTR(-EINVAL);
  1384. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1385. return ERR_PTR(-EOPNOTSUPP);
  1386. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1387. MLX5_NON_FP_BFREGS_PER_UAR);
  1388. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1389. return ERR_PTR(-EINVAL);
  1390. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1391. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1392. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1393. resp.cache_line_size = cache_line_size();
  1394. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1395. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1396. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1397. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1398. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1399. resp.cqe_version = min_t(__u8,
  1400. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1401. req.max_cqe_version);
  1402. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1403. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1404. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1405. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1406. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1407. sizeof(resp.response_length), udata->outlen);
  1408. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1409. if (!context)
  1410. return ERR_PTR(-ENOMEM);
  1411. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1412. bfregi = &context->bfregi;
  1413. /* updates req->total_num_bfregs */
  1414. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1415. if (err)
  1416. goto out_ctx;
  1417. mutex_init(&bfregi->lock);
  1418. bfregi->lib_uar_4k = lib_uar_4k;
  1419. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1420. GFP_KERNEL);
  1421. if (!bfregi->count) {
  1422. err = -ENOMEM;
  1423. goto out_ctx;
  1424. }
  1425. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1426. sizeof(*bfregi->sys_pages),
  1427. GFP_KERNEL);
  1428. if (!bfregi->sys_pages) {
  1429. err = -ENOMEM;
  1430. goto out_count;
  1431. }
  1432. err = allocate_uars(dev, context);
  1433. if (err)
  1434. goto out_sys_pages;
  1435. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1436. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1437. #endif
  1438. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1439. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1440. if (err)
  1441. goto out_uars;
  1442. }
  1443. INIT_LIST_HEAD(&context->vma_private_list);
  1444. mutex_init(&context->vma_private_list_mutex);
  1445. INIT_LIST_HEAD(&context->db_page_list);
  1446. mutex_init(&context->db_page_mutex);
  1447. resp.tot_bfregs = req.total_num_bfregs;
  1448. resp.num_ports = dev->num_ports;
  1449. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1450. resp.response_length += sizeof(resp.cqe_version);
  1451. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1452. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1453. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1454. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1455. }
  1456. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1457. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1458. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1459. resp.eth_min_inline++;
  1460. }
  1461. resp.response_length += sizeof(resp.eth_min_inline);
  1462. }
  1463. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1464. if (mdev->clock_info)
  1465. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1466. resp.response_length += sizeof(resp.clock_info_versions);
  1467. }
  1468. /*
  1469. * We don't want to expose information from the PCI bar that is located
  1470. * after 4096 bytes, so if the arch only supports larger pages, let's
  1471. * pretend we don't support reading the HCA's core clock. This is also
  1472. * forced by mmap function.
  1473. */
  1474. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1475. if (PAGE_SIZE <= 4096) {
  1476. resp.comp_mask |=
  1477. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1478. resp.hca_core_clock_offset =
  1479. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1480. }
  1481. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1482. }
  1483. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1484. resp.response_length += sizeof(resp.log_uar_size);
  1485. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1486. resp.response_length += sizeof(resp.num_uars_per_page);
  1487. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1488. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1489. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1490. }
  1491. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1492. if (err)
  1493. goto out_td;
  1494. bfregi->ver = ver;
  1495. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1496. context->cqe_version = resp.cqe_version;
  1497. context->lib_caps = req.lib_caps;
  1498. print_lib_caps(dev, context->lib_caps);
  1499. return &context->ibucontext;
  1500. out_td:
  1501. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1502. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1503. out_uars:
  1504. deallocate_uars(dev, context);
  1505. out_sys_pages:
  1506. kfree(bfregi->sys_pages);
  1507. out_count:
  1508. kfree(bfregi->count);
  1509. out_ctx:
  1510. kfree(context);
  1511. return ERR_PTR(err);
  1512. }
  1513. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1514. {
  1515. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1516. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1517. struct mlx5_bfreg_info *bfregi;
  1518. bfregi = &context->bfregi;
  1519. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1520. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1521. deallocate_uars(dev, context);
  1522. kfree(bfregi->sys_pages);
  1523. kfree(bfregi->count);
  1524. kfree(context);
  1525. return 0;
  1526. }
  1527. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1528. int uar_idx)
  1529. {
  1530. int fw_uars_per_page;
  1531. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1532. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1533. }
  1534. static int get_command(unsigned long offset)
  1535. {
  1536. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1537. }
  1538. static int get_arg(unsigned long offset)
  1539. {
  1540. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1541. }
  1542. static int get_index(unsigned long offset)
  1543. {
  1544. return get_arg(offset);
  1545. }
  1546. /* Index resides in an extra byte to enable larger values than 255 */
  1547. static int get_extended_index(unsigned long offset)
  1548. {
  1549. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1550. }
  1551. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1552. {
  1553. /* vma_open is called when a new VMA is created on top of our VMA. This
  1554. * is done through either mremap flow or split_vma (usually due to
  1555. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1556. * as this VMA is strongly hardware related. Therefore we set the
  1557. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1558. * calling us again and trying to do incorrect actions. We assume that
  1559. * the original VMA size is exactly a single page, and therefore all
  1560. * "splitting" operation will not happen to it.
  1561. */
  1562. area->vm_ops = NULL;
  1563. }
  1564. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1565. {
  1566. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1567. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1568. * file itself is closed, therefore no sync is needed with the regular
  1569. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1570. * However need a sync with accessing the vma as part of
  1571. * mlx5_ib_disassociate_ucontext.
  1572. * The close operation is usually called under mm->mmap_sem except when
  1573. * process is exiting.
  1574. * The exiting case is handled explicitly as part of
  1575. * mlx5_ib_disassociate_ucontext.
  1576. */
  1577. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1578. /* setting the vma context pointer to null in the mlx5_ib driver's
  1579. * private data, to protect a race condition in
  1580. * mlx5_ib_disassociate_ucontext().
  1581. */
  1582. mlx5_ib_vma_priv_data->vma = NULL;
  1583. mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1584. list_del(&mlx5_ib_vma_priv_data->list);
  1585. mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1586. kfree(mlx5_ib_vma_priv_data);
  1587. }
  1588. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1589. .open = mlx5_ib_vma_open,
  1590. .close = mlx5_ib_vma_close
  1591. };
  1592. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1593. struct mlx5_ib_ucontext *ctx)
  1594. {
  1595. struct mlx5_ib_vma_private_data *vma_prv;
  1596. struct list_head *vma_head = &ctx->vma_private_list;
  1597. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1598. if (!vma_prv)
  1599. return -ENOMEM;
  1600. vma_prv->vma = vma;
  1601. vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
  1602. vma->vm_private_data = vma_prv;
  1603. vma->vm_ops = &mlx5_ib_vm_ops;
  1604. mutex_lock(&ctx->vma_private_list_mutex);
  1605. list_add(&vma_prv->list, vma_head);
  1606. mutex_unlock(&ctx->vma_private_list_mutex);
  1607. return 0;
  1608. }
  1609. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1610. {
  1611. int ret;
  1612. struct vm_area_struct *vma;
  1613. struct mlx5_ib_vma_private_data *vma_private, *n;
  1614. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1615. struct task_struct *owning_process = NULL;
  1616. struct mm_struct *owning_mm = NULL;
  1617. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1618. if (!owning_process)
  1619. return;
  1620. owning_mm = get_task_mm(owning_process);
  1621. if (!owning_mm) {
  1622. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1623. while (1) {
  1624. put_task_struct(owning_process);
  1625. usleep_range(1000, 2000);
  1626. owning_process = get_pid_task(ibcontext->tgid,
  1627. PIDTYPE_PID);
  1628. if (!owning_process ||
  1629. owning_process->state == TASK_DEAD) {
  1630. pr_info("disassociate ucontext done, task was terminated\n");
  1631. /* in case task was dead need to release the
  1632. * task struct.
  1633. */
  1634. if (owning_process)
  1635. put_task_struct(owning_process);
  1636. return;
  1637. }
  1638. }
  1639. }
  1640. /* need to protect from a race on closing the vma as part of
  1641. * mlx5_ib_vma_close.
  1642. */
  1643. down_write(&owning_mm->mmap_sem);
  1644. mutex_lock(&context->vma_private_list_mutex);
  1645. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1646. list) {
  1647. vma = vma_private->vma;
  1648. ret = zap_vma_ptes(vma, vma->vm_start,
  1649. PAGE_SIZE);
  1650. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1651. /* context going to be destroyed, should
  1652. * not access ops any more.
  1653. */
  1654. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1655. vma->vm_ops = NULL;
  1656. list_del(&vma_private->list);
  1657. kfree(vma_private);
  1658. }
  1659. mutex_unlock(&context->vma_private_list_mutex);
  1660. up_write(&owning_mm->mmap_sem);
  1661. mmput(owning_mm);
  1662. put_task_struct(owning_process);
  1663. }
  1664. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1665. {
  1666. switch (cmd) {
  1667. case MLX5_IB_MMAP_WC_PAGE:
  1668. return "WC";
  1669. case MLX5_IB_MMAP_REGULAR_PAGE:
  1670. return "best effort WC";
  1671. case MLX5_IB_MMAP_NC_PAGE:
  1672. return "NC";
  1673. default:
  1674. return NULL;
  1675. }
  1676. }
  1677. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1678. struct vm_area_struct *vma,
  1679. struct mlx5_ib_ucontext *context)
  1680. {
  1681. phys_addr_t pfn;
  1682. int err;
  1683. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1684. return -EINVAL;
  1685. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1686. return -EOPNOTSUPP;
  1687. if (vma->vm_flags & VM_WRITE)
  1688. return -EPERM;
  1689. if (!dev->mdev->clock_info_page)
  1690. return -EOPNOTSUPP;
  1691. pfn = page_to_pfn(dev->mdev->clock_info_page);
  1692. err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
  1693. vma->vm_page_prot);
  1694. if (err)
  1695. return err;
  1696. mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
  1697. vma->vm_start,
  1698. (unsigned long long)pfn << PAGE_SHIFT);
  1699. return mlx5_ib_set_vma_data(vma, context);
  1700. }
  1701. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1702. struct vm_area_struct *vma,
  1703. struct mlx5_ib_ucontext *context)
  1704. {
  1705. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1706. int err;
  1707. unsigned long idx;
  1708. phys_addr_t pfn, pa;
  1709. pgprot_t prot;
  1710. u32 bfreg_dyn_idx = 0;
  1711. u32 uar_index;
  1712. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1713. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1714. bfregi->num_static_sys_pages;
  1715. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1716. return -EINVAL;
  1717. if (dyn_uar)
  1718. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1719. else
  1720. idx = get_index(vma->vm_pgoff);
  1721. if (idx >= max_valid_idx) {
  1722. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1723. idx, max_valid_idx);
  1724. return -EINVAL;
  1725. }
  1726. switch (cmd) {
  1727. case MLX5_IB_MMAP_WC_PAGE:
  1728. case MLX5_IB_MMAP_ALLOC_WC:
  1729. /* Some architectures don't support WC memory */
  1730. #if defined(CONFIG_X86)
  1731. if (!pat_enabled())
  1732. return -EPERM;
  1733. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1734. return -EPERM;
  1735. #endif
  1736. /* fall through */
  1737. case MLX5_IB_MMAP_REGULAR_PAGE:
  1738. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1739. prot = pgprot_writecombine(vma->vm_page_prot);
  1740. break;
  1741. case MLX5_IB_MMAP_NC_PAGE:
  1742. prot = pgprot_noncached(vma->vm_page_prot);
  1743. break;
  1744. default:
  1745. return -EINVAL;
  1746. }
  1747. if (dyn_uar) {
  1748. int uars_per_page;
  1749. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1750. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1751. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1752. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1753. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1754. return -EINVAL;
  1755. }
  1756. mutex_lock(&bfregi->lock);
  1757. /* Fail if uar already allocated, first bfreg index of each
  1758. * page holds its count.
  1759. */
  1760. if (bfregi->count[bfreg_dyn_idx]) {
  1761. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1762. mutex_unlock(&bfregi->lock);
  1763. return -EINVAL;
  1764. }
  1765. bfregi->count[bfreg_dyn_idx]++;
  1766. mutex_unlock(&bfregi->lock);
  1767. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1768. if (err) {
  1769. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1770. goto free_bfreg;
  1771. }
  1772. } else {
  1773. uar_index = bfregi->sys_pages[idx];
  1774. }
  1775. pfn = uar_index2pfn(dev, uar_index);
  1776. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1777. vma->vm_page_prot = prot;
  1778. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1779. PAGE_SIZE, vma->vm_page_prot);
  1780. if (err) {
  1781. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1782. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1783. err = -EAGAIN;
  1784. goto err;
  1785. }
  1786. pa = pfn << PAGE_SHIFT;
  1787. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1788. vma->vm_start, &pa);
  1789. err = mlx5_ib_set_vma_data(vma, context);
  1790. if (err)
  1791. goto err;
  1792. if (dyn_uar)
  1793. bfregi->sys_pages[idx] = uar_index;
  1794. return 0;
  1795. err:
  1796. if (!dyn_uar)
  1797. return err;
  1798. mlx5_cmd_free_uar(dev->mdev, idx);
  1799. free_bfreg:
  1800. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1801. return err;
  1802. }
  1803. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1804. {
  1805. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1806. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1807. unsigned long command;
  1808. phys_addr_t pfn;
  1809. command = get_command(vma->vm_pgoff);
  1810. switch (command) {
  1811. case MLX5_IB_MMAP_WC_PAGE:
  1812. case MLX5_IB_MMAP_NC_PAGE:
  1813. case MLX5_IB_MMAP_REGULAR_PAGE:
  1814. case MLX5_IB_MMAP_ALLOC_WC:
  1815. return uar_mmap(dev, command, vma, context);
  1816. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1817. return -ENOSYS;
  1818. case MLX5_IB_MMAP_CORE_CLOCK:
  1819. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1820. return -EINVAL;
  1821. if (vma->vm_flags & VM_WRITE)
  1822. return -EPERM;
  1823. /* Don't expose to user-space information it shouldn't have */
  1824. if (PAGE_SIZE > 4096)
  1825. return -EOPNOTSUPP;
  1826. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1827. pfn = (dev->mdev->iseg_base +
  1828. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1829. PAGE_SHIFT;
  1830. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1831. PAGE_SIZE, vma->vm_page_prot))
  1832. return -EAGAIN;
  1833. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1834. vma->vm_start,
  1835. (unsigned long long)pfn << PAGE_SHIFT);
  1836. break;
  1837. case MLX5_IB_MMAP_CLOCK_INFO:
  1838. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1839. default:
  1840. return -EINVAL;
  1841. }
  1842. return 0;
  1843. }
  1844. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1845. struct ib_ucontext *context,
  1846. struct ib_udata *udata)
  1847. {
  1848. struct mlx5_ib_alloc_pd_resp resp;
  1849. struct mlx5_ib_pd *pd;
  1850. int err;
  1851. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1852. if (!pd)
  1853. return ERR_PTR(-ENOMEM);
  1854. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1855. if (err) {
  1856. kfree(pd);
  1857. return ERR_PTR(err);
  1858. }
  1859. if (context) {
  1860. resp.pdn = pd->pdn;
  1861. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1862. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1863. kfree(pd);
  1864. return ERR_PTR(-EFAULT);
  1865. }
  1866. }
  1867. return &pd->ibpd;
  1868. }
  1869. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1870. {
  1871. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1872. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1873. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1874. kfree(mpd);
  1875. return 0;
  1876. }
  1877. enum {
  1878. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1879. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1880. MATCH_CRITERIA_ENABLE_INNER_BIT
  1881. };
  1882. #define HEADER_IS_ZERO(match_criteria, headers) \
  1883. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1884. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1885. static u8 get_match_criteria_enable(u32 *match_criteria)
  1886. {
  1887. u8 match_criteria_enable;
  1888. match_criteria_enable =
  1889. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1890. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1891. match_criteria_enable |=
  1892. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1893. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1894. match_criteria_enable |=
  1895. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1896. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1897. return match_criteria_enable;
  1898. }
  1899. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1900. {
  1901. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1902. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1903. }
  1904. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1905. bool inner)
  1906. {
  1907. if (inner) {
  1908. MLX5_SET(fte_match_set_misc,
  1909. misc_c, inner_ipv6_flow_label, mask);
  1910. MLX5_SET(fte_match_set_misc,
  1911. misc_v, inner_ipv6_flow_label, val);
  1912. } else {
  1913. MLX5_SET(fte_match_set_misc,
  1914. misc_c, outer_ipv6_flow_label, mask);
  1915. MLX5_SET(fte_match_set_misc,
  1916. misc_v, outer_ipv6_flow_label, val);
  1917. }
  1918. }
  1919. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1920. {
  1921. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1922. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1923. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1924. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1925. }
  1926. #define LAST_ETH_FIELD vlan_tag
  1927. #define LAST_IB_FIELD sl
  1928. #define LAST_IPV4_FIELD tos
  1929. #define LAST_IPV6_FIELD traffic_class
  1930. #define LAST_TCP_UDP_FIELD src_port
  1931. #define LAST_TUNNEL_FIELD tunnel_id
  1932. #define LAST_FLOW_TAG_FIELD tag_id
  1933. #define LAST_DROP_FIELD size
  1934. /* Field is the last supported field */
  1935. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1936. memchr_inv((void *)&filter.field +\
  1937. sizeof(filter.field), 0,\
  1938. sizeof(filter) -\
  1939. offsetof(typeof(filter), field) -\
  1940. sizeof(filter.field))
  1941. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  1942. u32 *match_v, const union ib_flow_spec *ib_spec,
  1943. struct mlx5_flow_act *action)
  1944. {
  1945. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1946. misc_parameters);
  1947. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1948. misc_parameters);
  1949. void *headers_c;
  1950. void *headers_v;
  1951. int match_ipv;
  1952. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1953. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1954. inner_headers);
  1955. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1956. inner_headers);
  1957. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1958. ft_field_support.inner_ip_version);
  1959. } else {
  1960. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1961. outer_headers);
  1962. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1963. outer_headers);
  1964. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1965. ft_field_support.outer_ip_version);
  1966. }
  1967. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1968. case IB_FLOW_SPEC_ETH:
  1969. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1970. return -EOPNOTSUPP;
  1971. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1972. dmac_47_16),
  1973. ib_spec->eth.mask.dst_mac);
  1974. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1975. dmac_47_16),
  1976. ib_spec->eth.val.dst_mac);
  1977. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1978. smac_47_16),
  1979. ib_spec->eth.mask.src_mac);
  1980. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1981. smac_47_16),
  1982. ib_spec->eth.val.src_mac);
  1983. if (ib_spec->eth.mask.vlan_tag) {
  1984. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1985. cvlan_tag, 1);
  1986. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1987. cvlan_tag, 1);
  1988. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1989. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1990. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1991. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1992. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1993. first_cfi,
  1994. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1995. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1996. first_cfi,
  1997. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1998. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1999. first_prio,
  2000. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2001. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2002. first_prio,
  2003. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2004. }
  2005. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2006. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2007. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2008. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2009. break;
  2010. case IB_FLOW_SPEC_IPV4:
  2011. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2012. return -EOPNOTSUPP;
  2013. if (match_ipv) {
  2014. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2015. ip_version, 0xf);
  2016. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2017. ip_version, MLX5_FS_IPV4_VERSION);
  2018. } else {
  2019. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2020. ethertype, 0xffff);
  2021. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2022. ethertype, ETH_P_IP);
  2023. }
  2024. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2025. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2026. &ib_spec->ipv4.mask.src_ip,
  2027. sizeof(ib_spec->ipv4.mask.src_ip));
  2028. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2029. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2030. &ib_spec->ipv4.val.src_ip,
  2031. sizeof(ib_spec->ipv4.val.src_ip));
  2032. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2033. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2034. &ib_spec->ipv4.mask.dst_ip,
  2035. sizeof(ib_spec->ipv4.mask.dst_ip));
  2036. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2037. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2038. &ib_spec->ipv4.val.dst_ip,
  2039. sizeof(ib_spec->ipv4.val.dst_ip));
  2040. set_tos(headers_c, headers_v,
  2041. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2042. set_proto(headers_c, headers_v,
  2043. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2044. break;
  2045. case IB_FLOW_SPEC_IPV6:
  2046. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2047. return -EOPNOTSUPP;
  2048. if (match_ipv) {
  2049. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2050. ip_version, 0xf);
  2051. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2052. ip_version, MLX5_FS_IPV6_VERSION);
  2053. } else {
  2054. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2055. ethertype, 0xffff);
  2056. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2057. ethertype, ETH_P_IPV6);
  2058. }
  2059. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2060. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2061. &ib_spec->ipv6.mask.src_ip,
  2062. sizeof(ib_spec->ipv6.mask.src_ip));
  2063. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2064. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2065. &ib_spec->ipv6.val.src_ip,
  2066. sizeof(ib_spec->ipv6.val.src_ip));
  2067. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2068. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2069. &ib_spec->ipv6.mask.dst_ip,
  2070. sizeof(ib_spec->ipv6.mask.dst_ip));
  2071. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2072. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2073. &ib_spec->ipv6.val.dst_ip,
  2074. sizeof(ib_spec->ipv6.val.dst_ip));
  2075. set_tos(headers_c, headers_v,
  2076. ib_spec->ipv6.mask.traffic_class,
  2077. ib_spec->ipv6.val.traffic_class);
  2078. set_proto(headers_c, headers_v,
  2079. ib_spec->ipv6.mask.next_hdr,
  2080. ib_spec->ipv6.val.next_hdr);
  2081. set_flow_label(misc_params_c, misc_params_v,
  2082. ntohl(ib_spec->ipv6.mask.flow_label),
  2083. ntohl(ib_spec->ipv6.val.flow_label),
  2084. ib_spec->type & IB_FLOW_SPEC_INNER);
  2085. break;
  2086. case IB_FLOW_SPEC_TCP:
  2087. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2088. LAST_TCP_UDP_FIELD))
  2089. return -EOPNOTSUPP;
  2090. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2091. 0xff);
  2092. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2093. IPPROTO_TCP);
  2094. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2095. ntohs(ib_spec->tcp_udp.mask.src_port));
  2096. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2097. ntohs(ib_spec->tcp_udp.val.src_port));
  2098. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2099. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2100. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2101. ntohs(ib_spec->tcp_udp.val.dst_port));
  2102. break;
  2103. case IB_FLOW_SPEC_UDP:
  2104. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2105. LAST_TCP_UDP_FIELD))
  2106. return -EOPNOTSUPP;
  2107. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2108. 0xff);
  2109. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2110. IPPROTO_UDP);
  2111. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2112. ntohs(ib_spec->tcp_udp.mask.src_port));
  2113. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2114. ntohs(ib_spec->tcp_udp.val.src_port));
  2115. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2116. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2117. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2118. ntohs(ib_spec->tcp_udp.val.dst_port));
  2119. break;
  2120. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2121. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2122. LAST_TUNNEL_FIELD))
  2123. return -EOPNOTSUPP;
  2124. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2125. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2126. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2127. ntohl(ib_spec->tunnel.val.tunnel_id));
  2128. break;
  2129. case IB_FLOW_SPEC_ACTION_TAG:
  2130. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2131. LAST_FLOW_TAG_FIELD))
  2132. return -EOPNOTSUPP;
  2133. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2134. return -EINVAL;
  2135. action->flow_tag = ib_spec->flow_tag.tag_id;
  2136. action->has_flow_tag = true;
  2137. break;
  2138. case IB_FLOW_SPEC_ACTION_DROP:
  2139. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2140. LAST_DROP_FIELD))
  2141. return -EOPNOTSUPP;
  2142. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2143. break;
  2144. default:
  2145. return -EINVAL;
  2146. }
  2147. return 0;
  2148. }
  2149. /* If a flow could catch both multicast and unicast packets,
  2150. * it won't fall into the multicast flow steering table and this rule
  2151. * could steal other multicast packets.
  2152. */
  2153. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2154. {
  2155. union ib_flow_spec *flow_spec;
  2156. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2157. ib_attr->num_of_specs < 1)
  2158. return false;
  2159. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2160. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2161. struct ib_flow_spec_ipv4 *ipv4_spec;
  2162. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2163. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2164. return true;
  2165. return false;
  2166. }
  2167. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2168. struct ib_flow_spec_eth *eth_spec;
  2169. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2170. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2171. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2172. }
  2173. return false;
  2174. }
  2175. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2176. const struct ib_flow_attr *flow_attr,
  2177. bool check_inner)
  2178. {
  2179. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2180. int match_ipv = check_inner ?
  2181. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2182. ft_field_support.inner_ip_version) :
  2183. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2184. ft_field_support.outer_ip_version);
  2185. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2186. bool ipv4_spec_valid, ipv6_spec_valid;
  2187. unsigned int ip_spec_type = 0;
  2188. bool has_ethertype = false;
  2189. unsigned int spec_index;
  2190. bool mask_valid = true;
  2191. u16 eth_type = 0;
  2192. bool type_valid;
  2193. /* Validate that ethertype is correct */
  2194. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2195. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2196. ib_spec->eth.mask.ether_type) {
  2197. mask_valid = (ib_spec->eth.mask.ether_type ==
  2198. htons(0xffff));
  2199. has_ethertype = true;
  2200. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2201. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2202. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2203. ip_spec_type = ib_spec->type;
  2204. }
  2205. ib_spec = (void *)ib_spec + ib_spec->size;
  2206. }
  2207. type_valid = (!has_ethertype) || (!ip_spec_type);
  2208. if (!type_valid && mask_valid) {
  2209. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2210. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2211. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2212. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2213. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2214. (((eth_type == ETH_P_MPLS_UC) ||
  2215. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2216. }
  2217. return type_valid;
  2218. }
  2219. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2220. const struct ib_flow_attr *flow_attr)
  2221. {
  2222. return is_valid_ethertype(mdev, flow_attr, false) &&
  2223. is_valid_ethertype(mdev, flow_attr, true);
  2224. }
  2225. static void put_flow_table(struct mlx5_ib_dev *dev,
  2226. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2227. {
  2228. prio->refcount -= !!ft_added;
  2229. if (!prio->refcount) {
  2230. mlx5_destroy_flow_table(prio->flow_table);
  2231. prio->flow_table = NULL;
  2232. }
  2233. }
  2234. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2235. {
  2236. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  2237. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2238. struct mlx5_ib_flow_handler,
  2239. ibflow);
  2240. struct mlx5_ib_flow_handler *iter, *tmp;
  2241. mutex_lock(&dev->flow_db->lock);
  2242. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2243. mlx5_del_flow_rules(iter->rule);
  2244. put_flow_table(dev, iter->prio, true);
  2245. list_del(&iter->list);
  2246. kfree(iter);
  2247. }
  2248. mlx5_del_flow_rules(handler->rule);
  2249. put_flow_table(dev, handler->prio, true);
  2250. mutex_unlock(&dev->flow_db->lock);
  2251. kfree(handler);
  2252. return 0;
  2253. }
  2254. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2255. {
  2256. priority *= 2;
  2257. if (!dont_trap)
  2258. priority++;
  2259. return priority;
  2260. }
  2261. enum flow_table_type {
  2262. MLX5_IB_FT_RX,
  2263. MLX5_IB_FT_TX
  2264. };
  2265. #define MLX5_FS_MAX_TYPES 6
  2266. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2267. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2268. struct ib_flow_attr *flow_attr,
  2269. enum flow_table_type ft_type)
  2270. {
  2271. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2272. struct mlx5_flow_namespace *ns = NULL;
  2273. struct mlx5_ib_flow_prio *prio;
  2274. struct mlx5_flow_table *ft;
  2275. int max_table_size;
  2276. int num_entries;
  2277. int num_groups;
  2278. int priority;
  2279. int err = 0;
  2280. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2281. log_max_ft_size));
  2282. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2283. if (flow_is_multicast_only(flow_attr) &&
  2284. !dont_trap)
  2285. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2286. else
  2287. priority = ib_prio_to_core_prio(flow_attr->priority,
  2288. dont_trap);
  2289. ns = mlx5_get_flow_namespace(dev->mdev,
  2290. MLX5_FLOW_NAMESPACE_BYPASS);
  2291. num_entries = MLX5_FS_MAX_ENTRIES;
  2292. num_groups = MLX5_FS_MAX_TYPES;
  2293. prio = &dev->flow_db->prios[priority];
  2294. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2295. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2296. ns = mlx5_get_flow_namespace(dev->mdev,
  2297. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2298. build_leftovers_ft_param(&priority,
  2299. &num_entries,
  2300. &num_groups);
  2301. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2302. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2303. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2304. allow_sniffer_and_nic_rx_shared_tir))
  2305. return ERR_PTR(-ENOTSUPP);
  2306. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2307. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2308. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2309. prio = &dev->flow_db->sniffer[ft_type];
  2310. priority = 0;
  2311. num_entries = 1;
  2312. num_groups = 1;
  2313. }
  2314. if (!ns)
  2315. return ERR_PTR(-ENOTSUPP);
  2316. if (num_entries > max_table_size)
  2317. return ERR_PTR(-ENOMEM);
  2318. ft = prio->flow_table;
  2319. if (!ft) {
  2320. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2321. num_entries,
  2322. num_groups,
  2323. 0, 0);
  2324. if (!IS_ERR(ft)) {
  2325. prio->refcount = 0;
  2326. prio->flow_table = ft;
  2327. } else {
  2328. err = PTR_ERR(ft);
  2329. }
  2330. }
  2331. return err ? ERR_PTR(err) : prio;
  2332. }
  2333. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2334. struct mlx5_flow_spec *spec,
  2335. u32 underlay_qpn)
  2336. {
  2337. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2338. spec->match_criteria,
  2339. misc_parameters);
  2340. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2341. misc_parameters);
  2342. if (underlay_qpn &&
  2343. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2344. ft_field_support.bth_dst_qp)) {
  2345. MLX5_SET(fte_match_set_misc,
  2346. misc_params_v, bth_dst_qp, underlay_qpn);
  2347. MLX5_SET(fte_match_set_misc,
  2348. misc_params_c, bth_dst_qp, 0xffffff);
  2349. }
  2350. }
  2351. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2352. struct mlx5_ib_flow_prio *ft_prio,
  2353. const struct ib_flow_attr *flow_attr,
  2354. struct mlx5_flow_destination *dst,
  2355. u32 underlay_qpn)
  2356. {
  2357. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2358. struct mlx5_ib_flow_handler *handler;
  2359. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2360. struct mlx5_flow_spec *spec;
  2361. struct mlx5_flow_destination *rule_dst = dst;
  2362. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2363. unsigned int spec_index;
  2364. int err = 0;
  2365. int dest_num = 1;
  2366. if (!is_valid_attr(dev->mdev, flow_attr))
  2367. return ERR_PTR(-EINVAL);
  2368. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2369. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2370. if (!handler || !spec) {
  2371. err = -ENOMEM;
  2372. goto free;
  2373. }
  2374. INIT_LIST_HEAD(&handler->list);
  2375. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2376. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2377. spec->match_value,
  2378. ib_flow, &flow_act);
  2379. if (err < 0)
  2380. goto free;
  2381. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2382. }
  2383. if (!flow_is_multicast_only(flow_attr))
  2384. set_underlay_qp(dev, spec, underlay_qpn);
  2385. if (dev->rep) {
  2386. void *misc;
  2387. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2388. misc_parameters);
  2389. MLX5_SET(fte_match_set_misc, misc, source_port,
  2390. dev->rep->vport);
  2391. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2392. misc_parameters);
  2393. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2394. }
  2395. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2396. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2397. rule_dst = NULL;
  2398. dest_num = 0;
  2399. } else {
  2400. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2401. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2402. }
  2403. if (flow_act.has_flow_tag &&
  2404. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2405. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2406. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2407. flow_act.flow_tag, flow_attr->type);
  2408. err = -EINVAL;
  2409. goto free;
  2410. }
  2411. handler->rule = mlx5_add_flow_rules(ft, spec,
  2412. &flow_act,
  2413. rule_dst, dest_num);
  2414. if (IS_ERR(handler->rule)) {
  2415. err = PTR_ERR(handler->rule);
  2416. goto free;
  2417. }
  2418. ft_prio->refcount++;
  2419. handler->prio = ft_prio;
  2420. ft_prio->flow_table = ft;
  2421. free:
  2422. if (err)
  2423. kfree(handler);
  2424. kvfree(spec);
  2425. return err ? ERR_PTR(err) : handler;
  2426. }
  2427. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2428. struct mlx5_ib_flow_prio *ft_prio,
  2429. const struct ib_flow_attr *flow_attr,
  2430. struct mlx5_flow_destination *dst)
  2431. {
  2432. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
  2433. }
  2434. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2435. struct mlx5_ib_flow_prio *ft_prio,
  2436. struct ib_flow_attr *flow_attr,
  2437. struct mlx5_flow_destination *dst)
  2438. {
  2439. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2440. struct mlx5_ib_flow_handler *handler = NULL;
  2441. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2442. if (!IS_ERR(handler)) {
  2443. handler_dst = create_flow_rule(dev, ft_prio,
  2444. flow_attr, dst);
  2445. if (IS_ERR(handler_dst)) {
  2446. mlx5_del_flow_rules(handler->rule);
  2447. ft_prio->refcount--;
  2448. kfree(handler);
  2449. handler = handler_dst;
  2450. } else {
  2451. list_add(&handler_dst->list, &handler->list);
  2452. }
  2453. }
  2454. return handler;
  2455. }
  2456. enum {
  2457. LEFTOVERS_MC,
  2458. LEFTOVERS_UC,
  2459. };
  2460. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2461. struct mlx5_ib_flow_prio *ft_prio,
  2462. struct ib_flow_attr *flow_attr,
  2463. struct mlx5_flow_destination *dst)
  2464. {
  2465. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2466. struct mlx5_ib_flow_handler *handler = NULL;
  2467. static struct {
  2468. struct ib_flow_attr flow_attr;
  2469. struct ib_flow_spec_eth eth_flow;
  2470. } leftovers_specs[] = {
  2471. [LEFTOVERS_MC] = {
  2472. .flow_attr = {
  2473. .num_of_specs = 1,
  2474. .size = sizeof(leftovers_specs[0])
  2475. },
  2476. .eth_flow = {
  2477. .type = IB_FLOW_SPEC_ETH,
  2478. .size = sizeof(struct ib_flow_spec_eth),
  2479. .mask = {.dst_mac = {0x1} },
  2480. .val = {.dst_mac = {0x1} }
  2481. }
  2482. },
  2483. [LEFTOVERS_UC] = {
  2484. .flow_attr = {
  2485. .num_of_specs = 1,
  2486. .size = sizeof(leftovers_specs[0])
  2487. },
  2488. .eth_flow = {
  2489. .type = IB_FLOW_SPEC_ETH,
  2490. .size = sizeof(struct ib_flow_spec_eth),
  2491. .mask = {.dst_mac = {0x1} },
  2492. .val = {.dst_mac = {} }
  2493. }
  2494. }
  2495. };
  2496. handler = create_flow_rule(dev, ft_prio,
  2497. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2498. dst);
  2499. if (!IS_ERR(handler) &&
  2500. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2501. handler_ucast = create_flow_rule(dev, ft_prio,
  2502. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2503. dst);
  2504. if (IS_ERR(handler_ucast)) {
  2505. mlx5_del_flow_rules(handler->rule);
  2506. ft_prio->refcount--;
  2507. kfree(handler);
  2508. handler = handler_ucast;
  2509. } else {
  2510. list_add(&handler_ucast->list, &handler->list);
  2511. }
  2512. }
  2513. return handler;
  2514. }
  2515. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2516. struct mlx5_ib_flow_prio *ft_rx,
  2517. struct mlx5_ib_flow_prio *ft_tx,
  2518. struct mlx5_flow_destination *dst)
  2519. {
  2520. struct mlx5_ib_flow_handler *handler_rx;
  2521. struct mlx5_ib_flow_handler *handler_tx;
  2522. int err;
  2523. static const struct ib_flow_attr flow_attr = {
  2524. .num_of_specs = 0,
  2525. .size = sizeof(flow_attr)
  2526. };
  2527. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2528. if (IS_ERR(handler_rx)) {
  2529. err = PTR_ERR(handler_rx);
  2530. goto err;
  2531. }
  2532. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2533. if (IS_ERR(handler_tx)) {
  2534. err = PTR_ERR(handler_tx);
  2535. goto err_tx;
  2536. }
  2537. list_add(&handler_tx->list, &handler_rx->list);
  2538. return handler_rx;
  2539. err_tx:
  2540. mlx5_del_flow_rules(handler_rx->rule);
  2541. ft_rx->refcount--;
  2542. kfree(handler_rx);
  2543. err:
  2544. return ERR_PTR(err);
  2545. }
  2546. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2547. struct ib_flow_attr *flow_attr,
  2548. int domain)
  2549. {
  2550. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2551. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2552. struct mlx5_ib_flow_handler *handler = NULL;
  2553. struct mlx5_flow_destination *dst = NULL;
  2554. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2555. struct mlx5_ib_flow_prio *ft_prio;
  2556. int err;
  2557. int underlay_qpn;
  2558. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2559. return ERR_PTR(-ENOMEM);
  2560. if (domain != IB_FLOW_DOMAIN_USER ||
  2561. flow_attr->port > dev->num_ports ||
  2562. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  2563. return ERR_PTR(-EINVAL);
  2564. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2565. if (!dst)
  2566. return ERR_PTR(-ENOMEM);
  2567. mutex_lock(&dev->flow_db->lock);
  2568. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  2569. if (IS_ERR(ft_prio)) {
  2570. err = PTR_ERR(ft_prio);
  2571. goto unlock;
  2572. }
  2573. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2574. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2575. if (IS_ERR(ft_prio_tx)) {
  2576. err = PTR_ERR(ft_prio_tx);
  2577. ft_prio_tx = NULL;
  2578. goto destroy_ft;
  2579. }
  2580. }
  2581. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2582. if (mqp->flags & MLX5_IB_QP_RSS)
  2583. dst->tir_num = mqp->rss_qp.tirn;
  2584. else
  2585. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2586. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2587. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2588. handler = create_dont_trap_rule(dev, ft_prio,
  2589. flow_attr, dst);
  2590. } else {
  2591. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  2592. mqp->underlay_qpn : 0;
  2593. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  2594. dst, underlay_qpn);
  2595. }
  2596. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2597. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2598. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2599. dst);
  2600. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2601. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2602. } else {
  2603. err = -EINVAL;
  2604. goto destroy_ft;
  2605. }
  2606. if (IS_ERR(handler)) {
  2607. err = PTR_ERR(handler);
  2608. handler = NULL;
  2609. goto destroy_ft;
  2610. }
  2611. mutex_unlock(&dev->flow_db->lock);
  2612. kfree(dst);
  2613. return &handler->ibflow;
  2614. destroy_ft:
  2615. put_flow_table(dev, ft_prio, false);
  2616. if (ft_prio_tx)
  2617. put_flow_table(dev, ft_prio_tx, false);
  2618. unlock:
  2619. mutex_unlock(&dev->flow_db->lock);
  2620. kfree(dst);
  2621. kfree(handler);
  2622. return ERR_PTR(err);
  2623. }
  2624. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2625. {
  2626. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2627. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  2628. int err;
  2629. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  2630. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  2631. return -EOPNOTSUPP;
  2632. }
  2633. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2634. if (err)
  2635. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2636. ibqp->qp_num, gid->raw);
  2637. return err;
  2638. }
  2639. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2640. {
  2641. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2642. int err;
  2643. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2644. if (err)
  2645. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2646. ibqp->qp_num, gid->raw);
  2647. return err;
  2648. }
  2649. static int init_node_data(struct mlx5_ib_dev *dev)
  2650. {
  2651. int err;
  2652. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2653. if (err)
  2654. return err;
  2655. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2656. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2657. }
  2658. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2659. char *buf)
  2660. {
  2661. struct mlx5_ib_dev *dev =
  2662. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2663. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2664. }
  2665. static ssize_t show_reg_pages(struct device *device,
  2666. struct device_attribute *attr, char *buf)
  2667. {
  2668. struct mlx5_ib_dev *dev =
  2669. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2670. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2671. }
  2672. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2673. char *buf)
  2674. {
  2675. struct mlx5_ib_dev *dev =
  2676. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2677. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2678. }
  2679. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2680. char *buf)
  2681. {
  2682. struct mlx5_ib_dev *dev =
  2683. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2684. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2685. }
  2686. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2687. char *buf)
  2688. {
  2689. struct mlx5_ib_dev *dev =
  2690. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2691. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2692. dev->mdev->board_id);
  2693. }
  2694. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2695. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2696. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2697. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2698. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2699. static struct device_attribute *mlx5_class_attributes[] = {
  2700. &dev_attr_hw_rev,
  2701. &dev_attr_hca_type,
  2702. &dev_attr_board_id,
  2703. &dev_attr_fw_pages,
  2704. &dev_attr_reg_pages,
  2705. };
  2706. static void pkey_change_handler(struct work_struct *work)
  2707. {
  2708. struct mlx5_ib_port_resources *ports =
  2709. container_of(work, struct mlx5_ib_port_resources,
  2710. pkey_change_work);
  2711. mutex_lock(&ports->devr->mutex);
  2712. mlx5_ib_gsi_pkey_change(ports->gsi);
  2713. mutex_unlock(&ports->devr->mutex);
  2714. }
  2715. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2716. {
  2717. struct mlx5_ib_qp *mqp;
  2718. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2719. struct mlx5_core_cq *mcq;
  2720. struct list_head cq_armed_list;
  2721. unsigned long flags_qp;
  2722. unsigned long flags_cq;
  2723. unsigned long flags;
  2724. INIT_LIST_HEAD(&cq_armed_list);
  2725. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2726. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2727. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2728. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2729. if (mqp->sq.tail != mqp->sq.head) {
  2730. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2731. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2732. if (send_mcq->mcq.comp &&
  2733. mqp->ibqp.send_cq->comp_handler) {
  2734. if (!send_mcq->mcq.reset_notify_added) {
  2735. send_mcq->mcq.reset_notify_added = 1;
  2736. list_add_tail(&send_mcq->mcq.reset_notify,
  2737. &cq_armed_list);
  2738. }
  2739. }
  2740. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2741. }
  2742. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2743. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2744. /* no handling is needed for SRQ */
  2745. if (!mqp->ibqp.srq) {
  2746. if (mqp->rq.tail != mqp->rq.head) {
  2747. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2748. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2749. if (recv_mcq->mcq.comp &&
  2750. mqp->ibqp.recv_cq->comp_handler) {
  2751. if (!recv_mcq->mcq.reset_notify_added) {
  2752. recv_mcq->mcq.reset_notify_added = 1;
  2753. list_add_tail(&recv_mcq->mcq.reset_notify,
  2754. &cq_armed_list);
  2755. }
  2756. }
  2757. spin_unlock_irqrestore(&recv_mcq->lock,
  2758. flags_cq);
  2759. }
  2760. }
  2761. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2762. }
  2763. /*At that point all inflight post send were put to be executed as of we
  2764. * lock/unlock above locks Now need to arm all involved CQs.
  2765. */
  2766. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2767. mcq->comp(mcq);
  2768. }
  2769. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2770. }
  2771. static void delay_drop_handler(struct work_struct *work)
  2772. {
  2773. int err;
  2774. struct mlx5_ib_delay_drop *delay_drop =
  2775. container_of(work, struct mlx5_ib_delay_drop,
  2776. delay_drop_work);
  2777. atomic_inc(&delay_drop->events_cnt);
  2778. mutex_lock(&delay_drop->lock);
  2779. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  2780. delay_drop->timeout);
  2781. if (err) {
  2782. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  2783. delay_drop->timeout);
  2784. delay_drop->activate = false;
  2785. }
  2786. mutex_unlock(&delay_drop->lock);
  2787. }
  2788. static void mlx5_ib_handle_event(struct work_struct *_work)
  2789. {
  2790. struct mlx5_ib_event_work *work =
  2791. container_of(_work, struct mlx5_ib_event_work, work);
  2792. struct mlx5_ib_dev *ibdev;
  2793. struct ib_event ibev;
  2794. bool fatal = false;
  2795. u8 port = (u8)work->param;
  2796. if (mlx5_core_is_mp_slave(work->dev)) {
  2797. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  2798. if (!ibdev)
  2799. goto out;
  2800. } else {
  2801. ibdev = work->context;
  2802. }
  2803. switch (work->event) {
  2804. case MLX5_DEV_EVENT_SYS_ERROR:
  2805. ibev.event = IB_EVENT_DEVICE_FATAL;
  2806. mlx5_ib_handle_internal_error(ibdev);
  2807. fatal = true;
  2808. break;
  2809. case MLX5_DEV_EVENT_PORT_UP:
  2810. case MLX5_DEV_EVENT_PORT_DOWN:
  2811. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2812. /* In RoCE, port up/down events are handled in
  2813. * mlx5_netdev_event().
  2814. */
  2815. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2816. IB_LINK_LAYER_ETHERNET)
  2817. goto out;
  2818. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  2819. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2820. break;
  2821. case MLX5_DEV_EVENT_LID_CHANGE:
  2822. ibev.event = IB_EVENT_LID_CHANGE;
  2823. break;
  2824. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2825. ibev.event = IB_EVENT_PKEY_CHANGE;
  2826. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2827. break;
  2828. case MLX5_DEV_EVENT_GUID_CHANGE:
  2829. ibev.event = IB_EVENT_GID_CHANGE;
  2830. break;
  2831. case MLX5_DEV_EVENT_CLIENT_REREG:
  2832. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2833. break;
  2834. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  2835. schedule_work(&ibdev->delay_drop.delay_drop_work);
  2836. goto out;
  2837. default:
  2838. goto out;
  2839. }
  2840. ibev.device = &ibdev->ib_dev;
  2841. ibev.element.port_num = port;
  2842. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  2843. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2844. goto out;
  2845. }
  2846. if (ibdev->ib_active)
  2847. ib_dispatch_event(&ibev);
  2848. if (fatal)
  2849. ibdev->ib_active = false;
  2850. out:
  2851. kfree(work);
  2852. }
  2853. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2854. enum mlx5_dev_event event, unsigned long param)
  2855. {
  2856. struct mlx5_ib_event_work *work;
  2857. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  2858. if (!work)
  2859. return;
  2860. INIT_WORK(&work->work, mlx5_ib_handle_event);
  2861. work->dev = dev;
  2862. work->param = param;
  2863. work->context = context;
  2864. work->event = event;
  2865. queue_work(mlx5_ib_event_wq, &work->work);
  2866. }
  2867. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2868. {
  2869. struct mlx5_hca_vport_context vport_ctx;
  2870. int err;
  2871. int port;
  2872. for (port = 1; port <= dev->num_ports; port++) {
  2873. dev->mdev->port_caps[port - 1].has_smi = false;
  2874. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2875. MLX5_CAP_PORT_TYPE_IB) {
  2876. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2877. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2878. port, 0,
  2879. &vport_ctx);
  2880. if (err) {
  2881. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2882. port, err);
  2883. return err;
  2884. }
  2885. dev->mdev->port_caps[port - 1].has_smi =
  2886. vport_ctx.has_smi;
  2887. } else {
  2888. dev->mdev->port_caps[port - 1].has_smi = true;
  2889. }
  2890. }
  2891. }
  2892. return 0;
  2893. }
  2894. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2895. {
  2896. int port;
  2897. for (port = 1; port <= dev->num_ports; port++)
  2898. mlx5_query_ext_port_caps(dev, port);
  2899. }
  2900. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  2901. {
  2902. struct ib_device_attr *dprops = NULL;
  2903. struct ib_port_attr *pprops = NULL;
  2904. int err = -ENOMEM;
  2905. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2906. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2907. if (!pprops)
  2908. goto out;
  2909. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2910. if (!dprops)
  2911. goto out;
  2912. err = set_has_smi_cap(dev);
  2913. if (err)
  2914. goto out;
  2915. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2916. if (err) {
  2917. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2918. goto out;
  2919. }
  2920. memset(pprops, 0, sizeof(*pprops));
  2921. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2922. if (err) {
  2923. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2924. port, err);
  2925. goto out;
  2926. }
  2927. dev->mdev->port_caps[port - 1].pkey_table_len =
  2928. dprops->max_pkeys;
  2929. dev->mdev->port_caps[port - 1].gid_table_len =
  2930. pprops->gid_tbl_len;
  2931. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  2932. port, dprops->max_pkeys, pprops->gid_tbl_len);
  2933. out:
  2934. kfree(pprops);
  2935. kfree(dprops);
  2936. return err;
  2937. }
  2938. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2939. {
  2940. int err;
  2941. err = mlx5_mr_cache_cleanup(dev);
  2942. if (err)
  2943. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2944. mlx5_ib_destroy_qp(dev->umrc.qp);
  2945. ib_free_cq(dev->umrc.cq);
  2946. ib_dealloc_pd(dev->umrc.pd);
  2947. }
  2948. enum {
  2949. MAX_UMR_WR = 128,
  2950. };
  2951. static int create_umr_res(struct mlx5_ib_dev *dev)
  2952. {
  2953. struct ib_qp_init_attr *init_attr = NULL;
  2954. struct ib_qp_attr *attr = NULL;
  2955. struct ib_pd *pd;
  2956. struct ib_cq *cq;
  2957. struct ib_qp *qp;
  2958. int ret;
  2959. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2960. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2961. if (!attr || !init_attr) {
  2962. ret = -ENOMEM;
  2963. goto error_0;
  2964. }
  2965. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2966. if (IS_ERR(pd)) {
  2967. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2968. ret = PTR_ERR(pd);
  2969. goto error_0;
  2970. }
  2971. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2972. if (IS_ERR(cq)) {
  2973. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2974. ret = PTR_ERR(cq);
  2975. goto error_2;
  2976. }
  2977. init_attr->send_cq = cq;
  2978. init_attr->recv_cq = cq;
  2979. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2980. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2981. init_attr->cap.max_send_sge = 1;
  2982. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2983. init_attr->port_num = 1;
  2984. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2985. if (IS_ERR(qp)) {
  2986. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2987. ret = PTR_ERR(qp);
  2988. goto error_3;
  2989. }
  2990. qp->device = &dev->ib_dev;
  2991. qp->real_qp = qp;
  2992. qp->uobject = NULL;
  2993. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2994. qp->send_cq = init_attr->send_cq;
  2995. qp->recv_cq = init_attr->recv_cq;
  2996. attr->qp_state = IB_QPS_INIT;
  2997. attr->port_num = 1;
  2998. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2999. IB_QP_PORT, NULL);
  3000. if (ret) {
  3001. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3002. goto error_4;
  3003. }
  3004. memset(attr, 0, sizeof(*attr));
  3005. attr->qp_state = IB_QPS_RTR;
  3006. attr->path_mtu = IB_MTU_256;
  3007. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3008. if (ret) {
  3009. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3010. goto error_4;
  3011. }
  3012. memset(attr, 0, sizeof(*attr));
  3013. attr->qp_state = IB_QPS_RTS;
  3014. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3015. if (ret) {
  3016. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3017. goto error_4;
  3018. }
  3019. dev->umrc.qp = qp;
  3020. dev->umrc.cq = cq;
  3021. dev->umrc.pd = pd;
  3022. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3023. ret = mlx5_mr_cache_init(dev);
  3024. if (ret) {
  3025. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3026. goto error_4;
  3027. }
  3028. kfree(attr);
  3029. kfree(init_attr);
  3030. return 0;
  3031. error_4:
  3032. mlx5_ib_destroy_qp(qp);
  3033. error_3:
  3034. ib_free_cq(cq);
  3035. error_2:
  3036. ib_dealloc_pd(pd);
  3037. error_0:
  3038. kfree(attr);
  3039. kfree(init_attr);
  3040. return ret;
  3041. }
  3042. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3043. {
  3044. switch (umr_fence_cap) {
  3045. case MLX5_CAP_UMR_FENCE_NONE:
  3046. return MLX5_FENCE_MODE_NONE;
  3047. case MLX5_CAP_UMR_FENCE_SMALL:
  3048. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3049. default:
  3050. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3051. }
  3052. }
  3053. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3054. {
  3055. struct ib_srq_init_attr attr;
  3056. struct mlx5_ib_dev *dev;
  3057. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3058. int port;
  3059. int ret = 0;
  3060. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3061. mutex_init(&devr->mutex);
  3062. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3063. if (IS_ERR(devr->p0)) {
  3064. ret = PTR_ERR(devr->p0);
  3065. goto error0;
  3066. }
  3067. devr->p0->device = &dev->ib_dev;
  3068. devr->p0->uobject = NULL;
  3069. atomic_set(&devr->p0->usecnt, 0);
  3070. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3071. if (IS_ERR(devr->c0)) {
  3072. ret = PTR_ERR(devr->c0);
  3073. goto error1;
  3074. }
  3075. devr->c0->device = &dev->ib_dev;
  3076. devr->c0->uobject = NULL;
  3077. devr->c0->comp_handler = NULL;
  3078. devr->c0->event_handler = NULL;
  3079. devr->c0->cq_context = NULL;
  3080. atomic_set(&devr->c0->usecnt, 0);
  3081. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3082. if (IS_ERR(devr->x0)) {
  3083. ret = PTR_ERR(devr->x0);
  3084. goto error2;
  3085. }
  3086. devr->x0->device = &dev->ib_dev;
  3087. devr->x0->inode = NULL;
  3088. atomic_set(&devr->x0->usecnt, 0);
  3089. mutex_init(&devr->x0->tgt_qp_mutex);
  3090. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3091. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3092. if (IS_ERR(devr->x1)) {
  3093. ret = PTR_ERR(devr->x1);
  3094. goto error3;
  3095. }
  3096. devr->x1->device = &dev->ib_dev;
  3097. devr->x1->inode = NULL;
  3098. atomic_set(&devr->x1->usecnt, 0);
  3099. mutex_init(&devr->x1->tgt_qp_mutex);
  3100. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3101. memset(&attr, 0, sizeof(attr));
  3102. attr.attr.max_sge = 1;
  3103. attr.attr.max_wr = 1;
  3104. attr.srq_type = IB_SRQT_XRC;
  3105. attr.ext.cq = devr->c0;
  3106. attr.ext.xrc.xrcd = devr->x0;
  3107. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3108. if (IS_ERR(devr->s0)) {
  3109. ret = PTR_ERR(devr->s0);
  3110. goto error4;
  3111. }
  3112. devr->s0->device = &dev->ib_dev;
  3113. devr->s0->pd = devr->p0;
  3114. devr->s0->uobject = NULL;
  3115. devr->s0->event_handler = NULL;
  3116. devr->s0->srq_context = NULL;
  3117. devr->s0->srq_type = IB_SRQT_XRC;
  3118. devr->s0->ext.xrc.xrcd = devr->x0;
  3119. devr->s0->ext.cq = devr->c0;
  3120. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3121. atomic_inc(&devr->s0->ext.cq->usecnt);
  3122. atomic_inc(&devr->p0->usecnt);
  3123. atomic_set(&devr->s0->usecnt, 0);
  3124. memset(&attr, 0, sizeof(attr));
  3125. attr.attr.max_sge = 1;
  3126. attr.attr.max_wr = 1;
  3127. attr.srq_type = IB_SRQT_BASIC;
  3128. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3129. if (IS_ERR(devr->s1)) {
  3130. ret = PTR_ERR(devr->s1);
  3131. goto error5;
  3132. }
  3133. devr->s1->device = &dev->ib_dev;
  3134. devr->s1->pd = devr->p0;
  3135. devr->s1->uobject = NULL;
  3136. devr->s1->event_handler = NULL;
  3137. devr->s1->srq_context = NULL;
  3138. devr->s1->srq_type = IB_SRQT_BASIC;
  3139. devr->s1->ext.cq = devr->c0;
  3140. atomic_inc(&devr->p0->usecnt);
  3141. atomic_set(&devr->s1->usecnt, 0);
  3142. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3143. INIT_WORK(&devr->ports[port].pkey_change_work,
  3144. pkey_change_handler);
  3145. devr->ports[port].devr = devr;
  3146. }
  3147. return 0;
  3148. error5:
  3149. mlx5_ib_destroy_srq(devr->s0);
  3150. error4:
  3151. mlx5_ib_dealloc_xrcd(devr->x1);
  3152. error3:
  3153. mlx5_ib_dealloc_xrcd(devr->x0);
  3154. error2:
  3155. mlx5_ib_destroy_cq(devr->c0);
  3156. error1:
  3157. mlx5_ib_dealloc_pd(devr->p0);
  3158. error0:
  3159. return ret;
  3160. }
  3161. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3162. {
  3163. struct mlx5_ib_dev *dev =
  3164. container_of(devr, struct mlx5_ib_dev, devr);
  3165. int port;
  3166. mlx5_ib_destroy_srq(devr->s1);
  3167. mlx5_ib_destroy_srq(devr->s0);
  3168. mlx5_ib_dealloc_xrcd(devr->x0);
  3169. mlx5_ib_dealloc_xrcd(devr->x1);
  3170. mlx5_ib_destroy_cq(devr->c0);
  3171. mlx5_ib_dealloc_pd(devr->p0);
  3172. /* Make sure no change P_Key work items are still executing */
  3173. for (port = 0; port < dev->num_ports; ++port)
  3174. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3175. }
  3176. static u32 get_core_cap_flags(struct ib_device *ibdev)
  3177. {
  3178. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3179. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3180. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3181. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3182. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3183. u32 ret = 0;
  3184. if (ll == IB_LINK_LAYER_INFINIBAND)
  3185. return RDMA_CORE_PORT_IBA_IB;
  3186. if (raw_support)
  3187. ret = RDMA_CORE_PORT_RAW_PACKET;
  3188. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3189. return ret;
  3190. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3191. return ret;
  3192. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3193. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3194. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3195. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3196. return ret;
  3197. }
  3198. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3199. struct ib_port_immutable *immutable)
  3200. {
  3201. struct ib_port_attr attr;
  3202. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3203. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3204. int err;
  3205. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3206. err = ib_query_port(ibdev, port_num, &attr);
  3207. if (err)
  3208. return err;
  3209. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3210. immutable->gid_tbl_len = attr.gid_tbl_len;
  3211. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3212. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  3213. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  3214. return 0;
  3215. }
  3216. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  3217. struct ib_port_immutable *immutable)
  3218. {
  3219. struct ib_port_attr attr;
  3220. int err;
  3221. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3222. err = ib_query_port(ibdev, port_num, &attr);
  3223. if (err)
  3224. return err;
  3225. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3226. immutable->gid_tbl_len = attr.gid_tbl_len;
  3227. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3228. return 0;
  3229. }
  3230. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  3231. {
  3232. struct mlx5_ib_dev *dev =
  3233. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  3234. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  3235. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  3236. fw_rev_sub(dev->mdev));
  3237. }
  3238. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  3239. {
  3240. struct mlx5_core_dev *mdev = dev->mdev;
  3241. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  3242. MLX5_FLOW_NAMESPACE_LAG);
  3243. struct mlx5_flow_table *ft;
  3244. int err;
  3245. if (!ns || !mlx5_lag_is_active(mdev))
  3246. return 0;
  3247. err = mlx5_cmd_create_vport_lag(mdev);
  3248. if (err)
  3249. return err;
  3250. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  3251. if (IS_ERR(ft)) {
  3252. err = PTR_ERR(ft);
  3253. goto err_destroy_vport_lag;
  3254. }
  3255. dev->flow_db->lag_demux_ft = ft;
  3256. return 0;
  3257. err_destroy_vport_lag:
  3258. mlx5_cmd_destroy_vport_lag(mdev);
  3259. return err;
  3260. }
  3261. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  3262. {
  3263. struct mlx5_core_dev *mdev = dev->mdev;
  3264. if (dev->flow_db->lag_demux_ft) {
  3265. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  3266. dev->flow_db->lag_demux_ft = NULL;
  3267. mlx5_cmd_destroy_vport_lag(mdev);
  3268. }
  3269. }
  3270. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3271. {
  3272. int err;
  3273. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  3274. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  3275. if (err) {
  3276. dev->roce[port_num].nb.notifier_call = NULL;
  3277. return err;
  3278. }
  3279. return 0;
  3280. }
  3281. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3282. {
  3283. if (dev->roce[port_num].nb.notifier_call) {
  3284. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  3285. dev->roce[port_num].nb.notifier_call = NULL;
  3286. }
  3287. }
  3288. static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
  3289. {
  3290. int err;
  3291. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  3292. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3293. if (err)
  3294. return err;
  3295. }
  3296. err = mlx5_eth_lag_init(dev);
  3297. if (err)
  3298. goto err_disable_roce;
  3299. return 0;
  3300. err_disable_roce:
  3301. if (MLX5_CAP_GEN(dev->mdev, roce))
  3302. mlx5_nic_vport_disable_roce(dev->mdev);
  3303. return err;
  3304. }
  3305. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  3306. {
  3307. mlx5_eth_lag_cleanup(dev);
  3308. if (MLX5_CAP_GEN(dev->mdev, roce))
  3309. mlx5_nic_vport_disable_roce(dev->mdev);
  3310. }
  3311. struct mlx5_ib_counter {
  3312. const char *name;
  3313. size_t offset;
  3314. };
  3315. #define INIT_Q_COUNTER(_name) \
  3316. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  3317. static const struct mlx5_ib_counter basic_q_cnts[] = {
  3318. INIT_Q_COUNTER(rx_write_requests),
  3319. INIT_Q_COUNTER(rx_read_requests),
  3320. INIT_Q_COUNTER(rx_atomic_requests),
  3321. INIT_Q_COUNTER(out_of_buffer),
  3322. };
  3323. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  3324. INIT_Q_COUNTER(out_of_sequence),
  3325. };
  3326. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  3327. INIT_Q_COUNTER(duplicate_request),
  3328. INIT_Q_COUNTER(rnr_nak_retry_err),
  3329. INIT_Q_COUNTER(packet_seq_err),
  3330. INIT_Q_COUNTER(implied_nak_seq_err),
  3331. INIT_Q_COUNTER(local_ack_timeout_err),
  3332. };
  3333. #define INIT_CONG_COUNTER(_name) \
  3334. { .name = #_name, .offset = \
  3335. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  3336. static const struct mlx5_ib_counter cong_cnts[] = {
  3337. INIT_CONG_COUNTER(rp_cnp_ignored),
  3338. INIT_CONG_COUNTER(rp_cnp_handled),
  3339. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  3340. INIT_CONG_COUNTER(np_cnp_sent),
  3341. };
  3342. static const struct mlx5_ib_counter extended_err_cnts[] = {
  3343. INIT_Q_COUNTER(resp_local_length_error),
  3344. INIT_Q_COUNTER(resp_cqe_error),
  3345. INIT_Q_COUNTER(req_cqe_error),
  3346. INIT_Q_COUNTER(req_remote_invalid_request),
  3347. INIT_Q_COUNTER(req_remote_access_errors),
  3348. INIT_Q_COUNTER(resp_remote_access_errors),
  3349. INIT_Q_COUNTER(resp_cqe_flush_error),
  3350. INIT_Q_COUNTER(req_cqe_flush_error),
  3351. };
  3352. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  3353. {
  3354. int i;
  3355. for (i = 0; i < dev->num_ports; i++) {
  3356. if (dev->port[i].cnts.set_id)
  3357. mlx5_core_dealloc_q_counter(dev->mdev,
  3358. dev->port[i].cnts.set_id);
  3359. kfree(dev->port[i].cnts.names);
  3360. kfree(dev->port[i].cnts.offsets);
  3361. }
  3362. }
  3363. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  3364. struct mlx5_ib_counters *cnts)
  3365. {
  3366. u32 num_counters;
  3367. num_counters = ARRAY_SIZE(basic_q_cnts);
  3368. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  3369. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  3370. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  3371. num_counters += ARRAY_SIZE(retrans_q_cnts);
  3372. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  3373. num_counters += ARRAY_SIZE(extended_err_cnts);
  3374. cnts->num_q_counters = num_counters;
  3375. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3376. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  3377. num_counters += ARRAY_SIZE(cong_cnts);
  3378. }
  3379. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  3380. if (!cnts->names)
  3381. return -ENOMEM;
  3382. cnts->offsets = kcalloc(num_counters,
  3383. sizeof(cnts->offsets), GFP_KERNEL);
  3384. if (!cnts->offsets)
  3385. goto err_names;
  3386. return 0;
  3387. err_names:
  3388. kfree(cnts->names);
  3389. cnts->names = NULL;
  3390. return -ENOMEM;
  3391. }
  3392. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  3393. const char **names,
  3394. size_t *offsets)
  3395. {
  3396. int i;
  3397. int j = 0;
  3398. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  3399. names[j] = basic_q_cnts[i].name;
  3400. offsets[j] = basic_q_cnts[i].offset;
  3401. }
  3402. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  3403. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  3404. names[j] = out_of_seq_q_cnts[i].name;
  3405. offsets[j] = out_of_seq_q_cnts[i].offset;
  3406. }
  3407. }
  3408. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  3409. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  3410. names[j] = retrans_q_cnts[i].name;
  3411. offsets[j] = retrans_q_cnts[i].offset;
  3412. }
  3413. }
  3414. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  3415. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  3416. names[j] = extended_err_cnts[i].name;
  3417. offsets[j] = extended_err_cnts[i].offset;
  3418. }
  3419. }
  3420. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3421. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  3422. names[j] = cong_cnts[i].name;
  3423. offsets[j] = cong_cnts[i].offset;
  3424. }
  3425. }
  3426. }
  3427. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  3428. {
  3429. int err = 0;
  3430. int i;
  3431. for (i = 0; i < dev->num_ports; i++) {
  3432. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  3433. if (err)
  3434. goto err_alloc;
  3435. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  3436. dev->port[i].cnts.offsets);
  3437. err = mlx5_core_alloc_q_counter(dev->mdev,
  3438. &dev->port[i].cnts.set_id);
  3439. if (err) {
  3440. mlx5_ib_warn(dev,
  3441. "couldn't allocate queue counter for port %d, err %d\n",
  3442. i + 1, err);
  3443. goto err_alloc;
  3444. }
  3445. dev->port[i].cnts.set_id_valid = true;
  3446. }
  3447. return 0;
  3448. err_alloc:
  3449. mlx5_ib_dealloc_counters(dev);
  3450. return err;
  3451. }
  3452. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  3453. u8 port_num)
  3454. {
  3455. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3456. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3457. /* We support only per port stats */
  3458. if (port_num == 0)
  3459. return NULL;
  3460. return rdma_alloc_hw_stats_struct(port->cnts.names,
  3461. port->cnts.num_q_counters +
  3462. port->cnts.num_cong_counters,
  3463. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  3464. }
  3465. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  3466. struct mlx5_ib_port *port,
  3467. struct rdma_hw_stats *stats)
  3468. {
  3469. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  3470. void *out;
  3471. __be32 val;
  3472. int ret, i;
  3473. out = kvzalloc(outlen, GFP_KERNEL);
  3474. if (!out)
  3475. return -ENOMEM;
  3476. ret = mlx5_core_query_q_counter(mdev,
  3477. port->cnts.set_id, 0,
  3478. out, outlen);
  3479. if (ret)
  3480. goto free;
  3481. for (i = 0; i < port->cnts.num_q_counters; i++) {
  3482. val = *(__be32 *)(out + port->cnts.offsets[i]);
  3483. stats->value[i] = (u64)be32_to_cpu(val);
  3484. }
  3485. free:
  3486. kvfree(out);
  3487. return ret;
  3488. }
  3489. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  3490. struct rdma_hw_stats *stats,
  3491. u8 port_num, int index)
  3492. {
  3493. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3494. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3495. struct mlx5_core_dev *mdev;
  3496. int ret, num_counters;
  3497. u8 mdev_port_num;
  3498. if (!stats)
  3499. return -EINVAL;
  3500. num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  3501. /* q_counters are per IB device, query the master mdev */
  3502. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  3503. if (ret)
  3504. return ret;
  3505. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3506. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  3507. &mdev_port_num);
  3508. if (!mdev) {
  3509. /* If port is not affiliated yet, its in down state
  3510. * which doesn't have any counters yet, so it would be
  3511. * zero. So no need to read from the HCA.
  3512. */
  3513. goto done;
  3514. }
  3515. ret = mlx5_lag_query_cong_counters(dev->mdev,
  3516. stats->value +
  3517. port->cnts.num_q_counters,
  3518. port->cnts.num_cong_counters,
  3519. port->cnts.offsets +
  3520. port->cnts.num_q_counters);
  3521. mlx5_ib_put_native_port_mdev(dev, port_num);
  3522. if (ret)
  3523. return ret;
  3524. }
  3525. done:
  3526. return num_counters;
  3527. }
  3528. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  3529. {
  3530. return mlx5_rdma_netdev_free(netdev);
  3531. }
  3532. static struct net_device*
  3533. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  3534. u8 port_num,
  3535. enum rdma_netdev_t type,
  3536. const char *name,
  3537. unsigned char name_assign_type,
  3538. void (*setup)(struct net_device *))
  3539. {
  3540. struct net_device *netdev;
  3541. struct rdma_netdev *rn;
  3542. if (type != RDMA_NETDEV_IPOIB)
  3543. return ERR_PTR(-EOPNOTSUPP);
  3544. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  3545. name, setup);
  3546. if (likely(!IS_ERR_OR_NULL(netdev))) {
  3547. rn = netdev_priv(netdev);
  3548. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  3549. }
  3550. return netdev;
  3551. }
  3552. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  3553. {
  3554. if (!dev->delay_drop.dbg)
  3555. return;
  3556. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  3557. kfree(dev->delay_drop.dbg);
  3558. dev->delay_drop.dbg = NULL;
  3559. }
  3560. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  3561. {
  3562. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  3563. return;
  3564. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  3565. delay_drop_debugfs_cleanup(dev);
  3566. }
  3567. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  3568. size_t count, loff_t *pos)
  3569. {
  3570. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3571. char lbuf[20];
  3572. int len;
  3573. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  3574. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  3575. }
  3576. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  3577. size_t count, loff_t *pos)
  3578. {
  3579. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3580. u32 timeout;
  3581. u32 var;
  3582. if (kstrtouint_from_user(buf, count, 0, &var))
  3583. return -EFAULT;
  3584. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  3585. 1000);
  3586. if (timeout != var)
  3587. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  3588. timeout);
  3589. delay_drop->timeout = timeout;
  3590. return count;
  3591. }
  3592. static const struct file_operations fops_delay_drop_timeout = {
  3593. .owner = THIS_MODULE,
  3594. .open = simple_open,
  3595. .write = delay_drop_timeout_write,
  3596. .read = delay_drop_timeout_read,
  3597. };
  3598. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  3599. {
  3600. struct mlx5_ib_dbg_delay_drop *dbg;
  3601. if (!mlx5_debugfs_root)
  3602. return 0;
  3603. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  3604. if (!dbg)
  3605. return -ENOMEM;
  3606. dev->delay_drop.dbg = dbg;
  3607. dbg->dir_debugfs =
  3608. debugfs_create_dir("delay_drop",
  3609. dev->mdev->priv.dbg_root);
  3610. if (!dbg->dir_debugfs)
  3611. goto out_debugfs;
  3612. dbg->events_cnt_debugfs =
  3613. debugfs_create_atomic_t("num_timeout_events", 0400,
  3614. dbg->dir_debugfs,
  3615. &dev->delay_drop.events_cnt);
  3616. if (!dbg->events_cnt_debugfs)
  3617. goto out_debugfs;
  3618. dbg->rqs_cnt_debugfs =
  3619. debugfs_create_atomic_t("num_rqs", 0400,
  3620. dbg->dir_debugfs,
  3621. &dev->delay_drop.rqs_cnt);
  3622. if (!dbg->rqs_cnt_debugfs)
  3623. goto out_debugfs;
  3624. dbg->timeout_debugfs =
  3625. debugfs_create_file("timeout", 0600,
  3626. dbg->dir_debugfs,
  3627. &dev->delay_drop,
  3628. &fops_delay_drop_timeout);
  3629. if (!dbg->timeout_debugfs)
  3630. goto out_debugfs;
  3631. return 0;
  3632. out_debugfs:
  3633. delay_drop_debugfs_cleanup(dev);
  3634. return -ENOMEM;
  3635. }
  3636. static void init_delay_drop(struct mlx5_ib_dev *dev)
  3637. {
  3638. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  3639. return;
  3640. mutex_init(&dev->delay_drop.lock);
  3641. dev->delay_drop.dev = dev;
  3642. dev->delay_drop.activate = false;
  3643. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  3644. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  3645. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  3646. atomic_set(&dev->delay_drop.events_cnt, 0);
  3647. if (delay_drop_debugfs_init(dev))
  3648. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  3649. }
  3650. static const struct cpumask *
  3651. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  3652. {
  3653. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3654. return mlx5_get_vector_affinity(dev->mdev, comp_vector);
  3655. }
  3656. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  3657. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  3658. struct mlx5_ib_multiport_info *mpi)
  3659. {
  3660. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  3661. struct mlx5_ib_port *port = &ibdev->port[port_num];
  3662. int comps;
  3663. int err;
  3664. int i;
  3665. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  3666. spin_lock(&port->mp.mpi_lock);
  3667. if (!mpi->ibdev) {
  3668. spin_unlock(&port->mp.mpi_lock);
  3669. return;
  3670. }
  3671. mpi->ibdev = NULL;
  3672. spin_unlock(&port->mp.mpi_lock);
  3673. mlx5_remove_netdev_notifier(ibdev, port_num);
  3674. spin_lock(&port->mp.mpi_lock);
  3675. comps = mpi->mdev_refcnt;
  3676. if (comps) {
  3677. mpi->unaffiliate = true;
  3678. init_completion(&mpi->unref_comp);
  3679. spin_unlock(&port->mp.mpi_lock);
  3680. for (i = 0; i < comps; i++)
  3681. wait_for_completion(&mpi->unref_comp);
  3682. spin_lock(&port->mp.mpi_lock);
  3683. mpi->unaffiliate = false;
  3684. }
  3685. port->mp.mpi = NULL;
  3686. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  3687. spin_unlock(&port->mp.mpi_lock);
  3688. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  3689. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  3690. /* Log an error, still needed to cleanup the pointers and add
  3691. * it back to the list.
  3692. */
  3693. if (err)
  3694. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  3695. port_num + 1);
  3696. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  3697. }
  3698. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  3699. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  3700. struct mlx5_ib_multiport_info *mpi)
  3701. {
  3702. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  3703. int err;
  3704. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  3705. if (ibdev->port[port_num].mp.mpi) {
  3706. mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
  3707. port_num + 1);
  3708. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  3709. return false;
  3710. }
  3711. ibdev->port[port_num].mp.mpi = mpi;
  3712. mpi->ibdev = ibdev;
  3713. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  3714. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  3715. if (err)
  3716. goto unbind;
  3717. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  3718. if (err)
  3719. goto unbind;
  3720. err = mlx5_add_netdev_notifier(ibdev, port_num);
  3721. if (err) {
  3722. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  3723. port_num + 1);
  3724. goto unbind;
  3725. }
  3726. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  3727. if (err)
  3728. goto unbind;
  3729. return true;
  3730. unbind:
  3731. mlx5_ib_unbind_slave_port(ibdev, mpi);
  3732. return false;
  3733. }
  3734. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  3735. {
  3736. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  3737. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  3738. port_num + 1);
  3739. struct mlx5_ib_multiport_info *mpi;
  3740. int err;
  3741. int i;
  3742. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  3743. return 0;
  3744. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  3745. &dev->sys_image_guid);
  3746. if (err)
  3747. return err;
  3748. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3749. if (err)
  3750. return err;
  3751. mutex_lock(&mlx5_ib_multiport_mutex);
  3752. for (i = 0; i < dev->num_ports; i++) {
  3753. bool bound = false;
  3754. /* build a stub multiport info struct for the native port. */
  3755. if (i == port_num) {
  3756. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  3757. if (!mpi) {
  3758. mutex_unlock(&mlx5_ib_multiport_mutex);
  3759. mlx5_nic_vport_disable_roce(dev->mdev);
  3760. return -ENOMEM;
  3761. }
  3762. mpi->is_master = true;
  3763. mpi->mdev = dev->mdev;
  3764. mpi->sys_image_guid = dev->sys_image_guid;
  3765. dev->port[i].mp.mpi = mpi;
  3766. mpi->ibdev = dev;
  3767. mpi = NULL;
  3768. continue;
  3769. }
  3770. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  3771. list) {
  3772. if (dev->sys_image_guid == mpi->sys_image_guid &&
  3773. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  3774. bound = mlx5_ib_bind_slave_port(dev, mpi);
  3775. }
  3776. if (bound) {
  3777. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  3778. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  3779. list_del(&mpi->list);
  3780. break;
  3781. }
  3782. }
  3783. if (!bound) {
  3784. get_port_caps(dev, i + 1);
  3785. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  3786. i + 1);
  3787. }
  3788. }
  3789. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  3790. mutex_unlock(&mlx5_ib_multiport_mutex);
  3791. return err;
  3792. }
  3793. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  3794. {
  3795. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  3796. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  3797. port_num + 1);
  3798. int i;
  3799. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  3800. return;
  3801. mutex_lock(&mlx5_ib_multiport_mutex);
  3802. for (i = 0; i < dev->num_ports; i++) {
  3803. if (dev->port[i].mp.mpi) {
  3804. /* Destroy the native port stub */
  3805. if (i == port_num) {
  3806. kfree(dev->port[i].mp.mpi);
  3807. dev->port[i].mp.mpi = NULL;
  3808. } else {
  3809. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  3810. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  3811. }
  3812. }
  3813. }
  3814. mlx5_ib_dbg(dev, "removing from devlist\n");
  3815. list_del(&dev->ib_dev_list);
  3816. mutex_unlock(&mlx5_ib_multiport_mutex);
  3817. mlx5_nic_vport_disable_roce(dev->mdev);
  3818. }
  3819. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  3820. {
  3821. mlx5_ib_cleanup_multiport_master(dev);
  3822. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3823. cleanup_srcu_struct(&dev->mr_srcu);
  3824. #endif
  3825. kfree(dev->port);
  3826. }
  3827. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  3828. {
  3829. struct mlx5_core_dev *mdev = dev->mdev;
  3830. const char *name;
  3831. int err;
  3832. int i;
  3833. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  3834. GFP_KERNEL);
  3835. if (!dev->port)
  3836. return -ENOMEM;
  3837. for (i = 0; i < dev->num_ports; i++) {
  3838. spin_lock_init(&dev->port[i].mp.mpi_lock);
  3839. rwlock_init(&dev->roce[i].netdev_lock);
  3840. }
  3841. err = mlx5_ib_init_multiport_master(dev);
  3842. if (err)
  3843. goto err_free_port;
  3844. if (!mlx5_core_mp_enabled(mdev)) {
  3845. for (i = 1; i <= dev->num_ports; i++) {
  3846. err = get_port_caps(dev, i);
  3847. if (err)
  3848. break;
  3849. }
  3850. } else {
  3851. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  3852. }
  3853. if (err)
  3854. goto err_mp;
  3855. if (mlx5_use_mad_ifc(dev))
  3856. get_ext_port_caps(dev);
  3857. if (!mlx5_lag_is_active(mdev))
  3858. name = "mlx5_%d";
  3859. else
  3860. name = "mlx5_bond_%d";
  3861. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  3862. dev->ib_dev.owner = THIS_MODULE;
  3863. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  3864. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  3865. dev->ib_dev.phys_port_cnt = dev->num_ports;
  3866. dev->ib_dev.num_comp_vectors =
  3867. dev->mdev->priv.eq_table.num_comp_vectors;
  3868. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  3869. mutex_init(&dev->cap_mask_mutex);
  3870. INIT_LIST_HEAD(&dev->qp_list);
  3871. spin_lock_init(&dev->reset_flow_resource_lock);
  3872. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3873. err = init_srcu_struct(&dev->mr_srcu);
  3874. if (err)
  3875. goto err_free_port;
  3876. #endif
  3877. return 0;
  3878. err_mp:
  3879. mlx5_ib_cleanup_multiport_master(dev);
  3880. err_free_port:
  3881. kfree(dev->port);
  3882. return -ENOMEM;
  3883. }
  3884. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  3885. {
  3886. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  3887. if (!dev->flow_db)
  3888. return -ENOMEM;
  3889. mutex_init(&dev->flow_db->lock);
  3890. return 0;
  3891. }
  3892. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  3893. {
  3894. struct mlx5_ib_dev *nic_dev;
  3895. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  3896. if (!nic_dev)
  3897. return -EINVAL;
  3898. dev->flow_db = nic_dev->flow_db;
  3899. return 0;
  3900. }
  3901. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  3902. {
  3903. kfree(dev->flow_db);
  3904. }
  3905. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  3906. {
  3907. struct mlx5_core_dev *mdev = dev->mdev;
  3908. int err;
  3909. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  3910. dev->ib_dev.uverbs_cmd_mask =
  3911. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  3912. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  3913. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  3914. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  3915. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  3916. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  3917. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  3918. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  3919. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  3920. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  3921. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  3922. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  3923. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  3924. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  3925. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  3926. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  3927. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  3928. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  3929. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  3930. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  3931. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  3932. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  3933. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  3934. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  3935. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  3936. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  3937. dev->ib_dev.uverbs_ex_cmd_mask =
  3938. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  3939. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  3940. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  3941. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  3942. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  3943. dev->ib_dev.query_device = mlx5_ib_query_device;
  3944. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  3945. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  3946. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  3947. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  3948. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  3949. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  3950. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  3951. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  3952. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  3953. dev->ib_dev.mmap = mlx5_ib_mmap;
  3954. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  3955. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  3956. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  3957. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  3958. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  3959. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  3960. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  3961. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  3962. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  3963. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  3964. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  3965. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  3966. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  3967. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  3968. dev->ib_dev.post_send = mlx5_ib_post_send;
  3969. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  3970. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  3971. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  3972. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  3973. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  3974. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  3975. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  3976. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  3977. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  3978. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  3979. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  3980. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  3981. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  3982. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  3983. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  3984. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  3985. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  3986. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  3987. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  3988. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  3989. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  3990. if (mlx5_core_is_pf(mdev)) {
  3991. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  3992. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  3993. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  3994. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  3995. }
  3996. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  3997. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  3998. if (MLX5_CAP_GEN(mdev, imaicl)) {
  3999. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4000. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4001. dev->ib_dev.uverbs_cmd_mask |=
  4002. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4003. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4004. }
  4005. if (MLX5_CAP_GEN(mdev, xrc)) {
  4006. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4007. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4008. dev->ib_dev.uverbs_cmd_mask |=
  4009. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4010. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4011. }
  4012. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4013. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4014. dev->ib_dev.uverbs_ex_cmd_mask |=
  4015. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4016. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4017. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4018. err = init_node_data(dev);
  4019. if (err)
  4020. return err;
  4021. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4022. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4023. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4024. mutex_init(&dev->lb_mutex);
  4025. return 0;
  4026. }
  4027. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4028. {
  4029. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4030. dev->ib_dev.query_port = mlx5_ib_query_port;
  4031. return 0;
  4032. }
  4033. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4034. {
  4035. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4036. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4037. return 0;
  4038. }
  4039. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
  4040. u8 port_num)
  4041. {
  4042. int i;
  4043. for (i = 0; i < dev->num_ports; i++) {
  4044. dev->roce[i].dev = dev;
  4045. dev->roce[i].native_port_num = i + 1;
  4046. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4047. }
  4048. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4049. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4050. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4051. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4052. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4053. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4054. dev->ib_dev.uverbs_ex_cmd_mask |=
  4055. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4056. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4057. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4058. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4059. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4060. return mlx5_add_netdev_notifier(dev, port_num);
  4061. }
  4062. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  4063. {
  4064. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4065. mlx5_remove_netdev_notifier(dev, port_num);
  4066. }
  4067. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  4068. {
  4069. struct mlx5_core_dev *mdev = dev->mdev;
  4070. enum rdma_link_layer ll;
  4071. int port_type_cap;
  4072. int err = 0;
  4073. u8 port_num;
  4074. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4075. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4076. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4077. if (ll == IB_LINK_LAYER_ETHERNET)
  4078. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4079. return err;
  4080. }
  4081. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  4082. {
  4083. mlx5_ib_stage_common_roce_cleanup(dev);
  4084. }
  4085. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  4086. {
  4087. struct mlx5_core_dev *mdev = dev->mdev;
  4088. enum rdma_link_layer ll;
  4089. int port_type_cap;
  4090. u8 port_num;
  4091. int err;
  4092. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4093. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4094. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4095. if (ll == IB_LINK_LAYER_ETHERNET) {
  4096. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4097. if (err)
  4098. return err;
  4099. err = mlx5_enable_eth(dev, port_num);
  4100. if (err)
  4101. goto cleanup;
  4102. }
  4103. return 0;
  4104. cleanup:
  4105. mlx5_ib_stage_common_roce_cleanup(dev);
  4106. return err;
  4107. }
  4108. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  4109. {
  4110. struct mlx5_core_dev *mdev = dev->mdev;
  4111. enum rdma_link_layer ll;
  4112. int port_type_cap;
  4113. u8 port_num;
  4114. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4115. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4116. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4117. if (ll == IB_LINK_LAYER_ETHERNET) {
  4118. mlx5_disable_eth(dev);
  4119. mlx5_ib_stage_common_roce_cleanup(dev);
  4120. }
  4121. }
  4122. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  4123. {
  4124. return create_dev_resources(&dev->devr);
  4125. }
  4126. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  4127. {
  4128. destroy_dev_resources(&dev->devr);
  4129. }
  4130. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  4131. {
  4132. mlx5_ib_internal_fill_odp_caps(dev);
  4133. return mlx5_ib_odp_init_one(dev);
  4134. }
  4135. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  4136. {
  4137. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  4138. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  4139. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  4140. return mlx5_ib_alloc_counters(dev);
  4141. }
  4142. return 0;
  4143. }
  4144. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  4145. {
  4146. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  4147. mlx5_ib_dealloc_counters(dev);
  4148. }
  4149. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  4150. {
  4151. return mlx5_ib_init_cong_debugfs(dev,
  4152. mlx5_core_native_port_num(dev->mdev) - 1);
  4153. }
  4154. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4155. {
  4156. mlx5_ib_cleanup_cong_debugfs(dev,
  4157. mlx5_core_native_port_num(dev->mdev) - 1);
  4158. }
  4159. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  4160. {
  4161. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  4162. if (!dev->mdev->priv.uar)
  4163. return -ENOMEM;
  4164. return 0;
  4165. }
  4166. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  4167. {
  4168. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  4169. }
  4170. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  4171. {
  4172. int err;
  4173. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  4174. if (err)
  4175. return err;
  4176. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  4177. if (err)
  4178. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4179. return err;
  4180. }
  4181. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  4182. {
  4183. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4184. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  4185. }
  4186. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  4187. {
  4188. return ib_register_device(&dev->ib_dev, NULL);
  4189. }
  4190. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  4191. {
  4192. destroy_umrc_res(dev);
  4193. }
  4194. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  4195. {
  4196. ib_unregister_device(&dev->ib_dev);
  4197. }
  4198. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  4199. {
  4200. return create_umr_res(dev);
  4201. }
  4202. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  4203. {
  4204. init_delay_drop(dev);
  4205. return 0;
  4206. }
  4207. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  4208. {
  4209. cancel_delay_drop(dev);
  4210. }
  4211. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  4212. {
  4213. int err;
  4214. int i;
  4215. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  4216. err = device_create_file(&dev->ib_dev.dev,
  4217. mlx5_class_attributes[i]);
  4218. if (err)
  4219. return err;
  4220. }
  4221. return 0;
  4222. }
  4223. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  4224. {
  4225. mlx5_ib_register_vport_reps(dev);
  4226. return 0;
  4227. }
  4228. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  4229. {
  4230. mlx5_ib_unregister_vport_reps(dev);
  4231. }
  4232. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  4233. const struct mlx5_ib_profile *profile,
  4234. int stage)
  4235. {
  4236. /* Number of stages to cleanup */
  4237. while (stage) {
  4238. stage--;
  4239. if (profile->stage[stage].cleanup)
  4240. profile->stage[stage].cleanup(dev);
  4241. }
  4242. ib_dealloc_device((struct ib_device *)dev);
  4243. }
  4244. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
  4245. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  4246. const struct mlx5_ib_profile *profile)
  4247. {
  4248. int err;
  4249. int i;
  4250. printk_once(KERN_INFO "%s", mlx5_version);
  4251. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  4252. if (profile->stage[i].init) {
  4253. err = profile->stage[i].init(dev);
  4254. if (err)
  4255. goto err_out;
  4256. }
  4257. }
  4258. dev->profile = profile;
  4259. dev->ib_active = true;
  4260. return dev;
  4261. err_out:
  4262. __mlx5_ib_remove(dev, profile, i);
  4263. return NULL;
  4264. }
  4265. static const struct mlx5_ib_profile pf_profile = {
  4266. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4267. mlx5_ib_stage_init_init,
  4268. mlx5_ib_stage_init_cleanup),
  4269. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4270. mlx5_ib_stage_flow_db_init,
  4271. mlx5_ib_stage_flow_db_cleanup),
  4272. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4273. mlx5_ib_stage_caps_init,
  4274. NULL),
  4275. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4276. mlx5_ib_stage_non_default_cb,
  4277. NULL),
  4278. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4279. mlx5_ib_stage_roce_init,
  4280. mlx5_ib_stage_roce_cleanup),
  4281. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4282. mlx5_ib_stage_dev_res_init,
  4283. mlx5_ib_stage_dev_res_cleanup),
  4284. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  4285. mlx5_ib_stage_odp_init,
  4286. NULL),
  4287. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4288. mlx5_ib_stage_counters_init,
  4289. mlx5_ib_stage_counters_cleanup),
  4290. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  4291. mlx5_ib_stage_cong_debugfs_init,
  4292. mlx5_ib_stage_cong_debugfs_cleanup),
  4293. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4294. mlx5_ib_stage_uar_init,
  4295. mlx5_ib_stage_uar_cleanup),
  4296. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4297. mlx5_ib_stage_bfrag_init,
  4298. mlx5_ib_stage_bfrag_cleanup),
  4299. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4300. NULL,
  4301. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4302. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4303. mlx5_ib_stage_ib_reg_init,
  4304. mlx5_ib_stage_ib_reg_cleanup),
  4305. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4306. mlx5_ib_stage_post_ib_reg_umr_init,
  4307. NULL),
  4308. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  4309. mlx5_ib_stage_delay_drop_init,
  4310. mlx5_ib_stage_delay_drop_cleanup),
  4311. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4312. mlx5_ib_stage_class_attr_init,
  4313. NULL),
  4314. };
  4315. static const struct mlx5_ib_profile nic_rep_profile = {
  4316. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4317. mlx5_ib_stage_init_init,
  4318. mlx5_ib_stage_init_cleanup),
  4319. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4320. mlx5_ib_stage_flow_db_init,
  4321. mlx5_ib_stage_flow_db_cleanup),
  4322. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4323. mlx5_ib_stage_caps_init,
  4324. NULL),
  4325. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4326. mlx5_ib_stage_rep_non_default_cb,
  4327. NULL),
  4328. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4329. mlx5_ib_stage_rep_roce_init,
  4330. mlx5_ib_stage_rep_roce_cleanup),
  4331. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4332. mlx5_ib_stage_dev_res_init,
  4333. mlx5_ib_stage_dev_res_cleanup),
  4334. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4335. mlx5_ib_stage_counters_init,
  4336. mlx5_ib_stage_counters_cleanup),
  4337. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4338. mlx5_ib_stage_uar_init,
  4339. mlx5_ib_stage_uar_cleanup),
  4340. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4341. mlx5_ib_stage_bfrag_init,
  4342. mlx5_ib_stage_bfrag_cleanup),
  4343. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4344. NULL,
  4345. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4346. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4347. mlx5_ib_stage_ib_reg_init,
  4348. mlx5_ib_stage_ib_reg_cleanup),
  4349. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4350. mlx5_ib_stage_post_ib_reg_umr_init,
  4351. NULL),
  4352. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4353. mlx5_ib_stage_class_attr_init,
  4354. NULL),
  4355. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  4356. mlx5_ib_stage_rep_reg_init,
  4357. mlx5_ib_stage_rep_reg_cleanup),
  4358. };
  4359. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
  4360. {
  4361. struct mlx5_ib_multiport_info *mpi;
  4362. struct mlx5_ib_dev *dev;
  4363. bool bound = false;
  4364. int err;
  4365. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4366. if (!mpi)
  4367. return NULL;
  4368. mpi->mdev = mdev;
  4369. err = mlx5_query_nic_vport_system_image_guid(mdev,
  4370. &mpi->sys_image_guid);
  4371. if (err) {
  4372. kfree(mpi);
  4373. return NULL;
  4374. }
  4375. mutex_lock(&mlx5_ib_multiport_mutex);
  4376. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  4377. if (dev->sys_image_guid == mpi->sys_image_guid)
  4378. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4379. if (bound) {
  4380. rdma_roce_rescan_device(&dev->ib_dev);
  4381. break;
  4382. }
  4383. }
  4384. if (!bound) {
  4385. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4386. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  4387. } else {
  4388. mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
  4389. }
  4390. mutex_unlock(&mlx5_ib_multiport_mutex);
  4391. return mpi;
  4392. }
  4393. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  4394. {
  4395. enum rdma_link_layer ll;
  4396. struct mlx5_ib_dev *dev;
  4397. int port_type_cap;
  4398. printk_once(KERN_INFO "%s", mlx5_version);
  4399. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4400. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4401. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
  4402. u8 port_num = mlx5_core_native_port_num(mdev) - 1;
  4403. return mlx5_ib_add_slave_port(mdev, port_num);
  4404. }
  4405. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  4406. if (!dev)
  4407. return NULL;
  4408. dev->mdev = mdev;
  4409. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  4410. MLX5_CAP_GEN(mdev, num_vhca_ports));
  4411. if (MLX5_VPORT_MANAGER(mdev) &&
  4412. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  4413. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  4414. return __mlx5_ib_add(dev, &nic_rep_profile);
  4415. }
  4416. return __mlx5_ib_add(dev, &pf_profile);
  4417. }
  4418. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  4419. {
  4420. struct mlx5_ib_multiport_info *mpi;
  4421. struct mlx5_ib_dev *dev;
  4422. if (mlx5_core_is_mp_slave(mdev)) {
  4423. mpi = context;
  4424. mutex_lock(&mlx5_ib_multiport_mutex);
  4425. if (mpi->ibdev)
  4426. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  4427. list_del(&mpi->list);
  4428. mutex_unlock(&mlx5_ib_multiport_mutex);
  4429. return;
  4430. }
  4431. dev = context;
  4432. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  4433. }
  4434. static struct mlx5_interface mlx5_ib_interface = {
  4435. .add = mlx5_ib_add,
  4436. .remove = mlx5_ib_remove,
  4437. .event = mlx5_ib_event,
  4438. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4439. .pfault = mlx5_ib_pfault,
  4440. #endif
  4441. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  4442. };
  4443. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  4444. {
  4445. mutex_lock(&xlt_emergency_page_mutex);
  4446. return xlt_emergency_page;
  4447. }
  4448. void mlx5_ib_put_xlt_emergency_page(void)
  4449. {
  4450. mutex_unlock(&xlt_emergency_page_mutex);
  4451. }
  4452. static int __init mlx5_ib_init(void)
  4453. {
  4454. int err;
  4455. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  4456. if (!xlt_emergency_page)
  4457. return -ENOMEM;
  4458. mutex_init(&xlt_emergency_page_mutex);
  4459. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  4460. if (!mlx5_ib_event_wq) {
  4461. free_page(xlt_emergency_page);
  4462. return -ENOMEM;
  4463. }
  4464. mlx5_ib_odp_init();
  4465. err = mlx5_register_interface(&mlx5_ib_interface);
  4466. return err;
  4467. }
  4468. static void __exit mlx5_ib_cleanup(void)
  4469. {
  4470. mlx5_unregister_interface(&mlx5_ib_interface);
  4471. destroy_workqueue(mlx5_ib_event_wq);
  4472. mutex_destroy(&xlt_emergency_page_mutex);
  4473. free_page(xlt_emergency_page);
  4474. }
  4475. module_init(mlx5_ib_init);
  4476. module_exit(mlx5_ib_cleanup);