paging_tmpl.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. /*
  21. * We need the mmu code to access both 32-bit and 64-bit guest ptes,
  22. * so the code in this file is compiled twice, once per pte size.
  23. */
  24. #if PTTYPE == 64
  25. #define pt_element_t u64
  26. #define guest_walker guest_walker64
  27. #define FNAME(name) paging##64_##name
  28. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  29. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  30. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  31. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  32. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  33. #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
  34. #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
  35. #define PT_HAVE_ACCESSED_DIRTY(mmu) true
  36. #ifdef CONFIG_X86_64
  37. #define PT_MAX_FULL_LEVELS 4
  38. #define CMPXCHG cmpxchg
  39. #else
  40. #define CMPXCHG cmpxchg64
  41. #define PT_MAX_FULL_LEVELS 2
  42. #endif
  43. #elif PTTYPE == 32
  44. #define pt_element_t u32
  45. #define guest_walker guest_walker32
  46. #define FNAME(name) paging##32_##name
  47. #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
  48. #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
  49. #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
  50. #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
  51. #define PT_LEVEL_BITS PT32_LEVEL_BITS
  52. #define PT_MAX_FULL_LEVELS 2
  53. #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
  54. #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
  55. #define PT_HAVE_ACCESSED_DIRTY(mmu) true
  56. #define CMPXCHG cmpxchg
  57. #elif PTTYPE == PTTYPE_EPT
  58. #define pt_element_t u64
  59. #define guest_walker guest_walkerEPT
  60. #define FNAME(name) ept_##name
  61. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  62. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  63. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  64. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  65. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  66. #define PT_GUEST_DIRTY_SHIFT 9
  67. #define PT_GUEST_ACCESSED_SHIFT 8
  68. #define PT_HAVE_ACCESSED_DIRTY(mmu) ((mmu)->ept_ad)
  69. #define CMPXCHG cmpxchg64
  70. #define PT_MAX_FULL_LEVELS 4
  71. #else
  72. #error Invalid PTTYPE value
  73. #endif
  74. #define PT_GUEST_DIRTY_MASK (1 << PT_GUEST_DIRTY_SHIFT)
  75. #define PT_GUEST_ACCESSED_MASK (1 << PT_GUEST_ACCESSED_SHIFT)
  76. #define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
  77. #define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
  78. /*
  79. * The guest_walker structure emulates the behavior of the hardware page
  80. * table walker.
  81. */
  82. struct guest_walker {
  83. int level;
  84. unsigned max_level;
  85. gfn_t table_gfn[PT_MAX_FULL_LEVELS];
  86. pt_element_t ptes[PT_MAX_FULL_LEVELS];
  87. pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
  88. gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
  89. pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
  90. bool pte_writable[PT_MAX_FULL_LEVELS];
  91. unsigned pt_access;
  92. unsigned pte_access;
  93. gfn_t gfn;
  94. struct x86_exception fault;
  95. };
  96. static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
  97. {
  98. return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
  99. }
  100. static inline void FNAME(protect_clean_gpte)(struct kvm_mmu *mmu, unsigned *access,
  101. unsigned gpte)
  102. {
  103. unsigned mask;
  104. /* dirty bit is not supported, so no need to track it */
  105. if (!PT_HAVE_ACCESSED_DIRTY(mmu))
  106. return;
  107. BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
  108. mask = (unsigned)~ACC_WRITE_MASK;
  109. /* Allow write access to dirty gptes */
  110. mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
  111. PT_WRITABLE_MASK;
  112. *access &= mask;
  113. }
  114. static inline int FNAME(is_present_gpte)(unsigned long pte)
  115. {
  116. #if PTTYPE != PTTYPE_EPT
  117. return pte & PT_PRESENT_MASK;
  118. #else
  119. return pte & 7;
  120. #endif
  121. }
  122. static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  123. pt_element_t __user *ptep_user, unsigned index,
  124. pt_element_t orig_pte, pt_element_t new_pte)
  125. {
  126. int npages;
  127. pt_element_t ret;
  128. pt_element_t *table;
  129. struct page *page;
  130. npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
  131. /* Check if the user is doing something meaningless. */
  132. if (unlikely(npages != 1))
  133. return -EFAULT;
  134. table = kmap_atomic(page);
  135. ret = CMPXCHG(&table[index], orig_pte, new_pte);
  136. kunmap_atomic(table);
  137. kvm_release_page_dirty(page);
  138. return (ret != orig_pte);
  139. }
  140. static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
  141. struct kvm_mmu_page *sp, u64 *spte,
  142. u64 gpte)
  143. {
  144. if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
  145. goto no_present;
  146. if (!FNAME(is_present_gpte)(gpte))
  147. goto no_present;
  148. /* if accessed bit is not supported prefetch non accessed gpte */
  149. if (PT_HAVE_ACCESSED_DIRTY(&vcpu->arch.mmu) && !(gpte & PT_GUEST_ACCESSED_MASK))
  150. goto no_present;
  151. return false;
  152. no_present:
  153. drop_spte(vcpu->kvm, spte);
  154. return true;
  155. }
  156. /*
  157. * For PTTYPE_EPT, a page table can be executable but not readable
  158. * on supported processors. Therefore, set_spte does not automatically
  159. * set bit 0 if execute only is supported. Here, we repurpose ACC_USER_MASK
  160. * to signify readability since it isn't used in the EPT case
  161. */
  162. static inline unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, u64 gpte)
  163. {
  164. unsigned access;
  165. #if PTTYPE == PTTYPE_EPT
  166. access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
  167. ((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
  168. ((gpte & VMX_EPT_READABLE_MASK) ? ACC_USER_MASK : 0);
  169. #else
  170. BUILD_BUG_ON(ACC_EXEC_MASK != PT_PRESENT_MASK);
  171. BUILD_BUG_ON(ACC_EXEC_MASK != 1);
  172. access = gpte & (PT_WRITABLE_MASK | PT_USER_MASK | PT_PRESENT_MASK);
  173. /* Combine NX with P (which is set here) to get ACC_EXEC_MASK. */
  174. access ^= (gpte >> PT64_NX_SHIFT);
  175. #endif
  176. return access;
  177. }
  178. static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
  179. struct kvm_mmu *mmu,
  180. struct guest_walker *walker,
  181. int write_fault)
  182. {
  183. unsigned level, index;
  184. pt_element_t pte, orig_pte;
  185. pt_element_t __user *ptep_user;
  186. gfn_t table_gfn;
  187. int ret;
  188. /* dirty/accessed bits are not supported, so no need to update them */
  189. if (!PT_HAVE_ACCESSED_DIRTY(mmu))
  190. return 0;
  191. for (level = walker->max_level; level >= walker->level; --level) {
  192. pte = orig_pte = walker->ptes[level - 1];
  193. table_gfn = walker->table_gfn[level - 1];
  194. ptep_user = walker->ptep_user[level - 1];
  195. index = offset_in_page(ptep_user) / sizeof(pt_element_t);
  196. if (!(pte & PT_GUEST_ACCESSED_MASK)) {
  197. trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
  198. pte |= PT_GUEST_ACCESSED_MASK;
  199. }
  200. if (level == walker->level && write_fault &&
  201. !(pte & PT_GUEST_DIRTY_MASK)) {
  202. trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
  203. #if PTTYPE == PTTYPE_EPT
  204. if (kvm_arch_write_log_dirty(vcpu))
  205. return -EINVAL;
  206. #endif
  207. pte |= PT_GUEST_DIRTY_MASK;
  208. }
  209. if (pte == orig_pte)
  210. continue;
  211. /*
  212. * If the slot is read-only, simply do not process the accessed
  213. * and dirty bits. This is the correct thing to do if the slot
  214. * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
  215. * are only supported if the accessed and dirty bits are already
  216. * set in the ROM (so that MMIO writes are never needed).
  217. *
  218. * Note that NPT does not allow this at all and faults, since
  219. * it always wants nested page table entries for the guest
  220. * page tables to be writable. And EPT works but will simply
  221. * overwrite the read-only memory to set the accessed and dirty
  222. * bits.
  223. */
  224. if (unlikely(!walker->pte_writable[level - 1]))
  225. continue;
  226. ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
  227. if (ret)
  228. return ret;
  229. kvm_vcpu_mark_page_dirty(vcpu, table_gfn);
  230. walker->ptes[level - 1] = pte;
  231. }
  232. return 0;
  233. }
  234. static inline unsigned FNAME(gpte_pkeys)(struct kvm_vcpu *vcpu, u64 gpte)
  235. {
  236. unsigned pkeys = 0;
  237. #if PTTYPE == 64
  238. pte_t pte = {.pte = gpte};
  239. pkeys = pte_flags_pkey(pte_flags(pte));
  240. #endif
  241. return pkeys;
  242. }
  243. /*
  244. * Fetch a guest pte for a guest virtual address
  245. */
  246. static int FNAME(walk_addr_generic)(struct guest_walker *walker,
  247. struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  248. gva_t addr, u32 access)
  249. {
  250. int ret;
  251. pt_element_t pte;
  252. pt_element_t __user *uninitialized_var(ptep_user);
  253. gfn_t table_gfn;
  254. u64 pt_access, pte_access;
  255. unsigned index, accessed_dirty, pte_pkey;
  256. unsigned nested_access;
  257. gpa_t pte_gpa;
  258. bool have_ad;
  259. int offset;
  260. u64 walk_nx_mask = 0;
  261. const int write_fault = access & PFERR_WRITE_MASK;
  262. const int user_fault = access & PFERR_USER_MASK;
  263. const int fetch_fault = access & PFERR_FETCH_MASK;
  264. u16 errcode = 0;
  265. gpa_t real_gpa;
  266. gfn_t gfn;
  267. trace_kvm_mmu_pagetable_walk(addr, access);
  268. retry_walk:
  269. walker->level = mmu->root_level;
  270. pte = mmu->get_cr3(vcpu);
  271. have_ad = PT_HAVE_ACCESSED_DIRTY(mmu);
  272. #if PTTYPE == 64
  273. walk_nx_mask = 1ULL << PT64_NX_SHIFT;
  274. if (walker->level == PT32E_ROOT_LEVEL) {
  275. pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
  276. trace_kvm_mmu_paging_element(pte, walker->level);
  277. if (!FNAME(is_present_gpte)(pte))
  278. goto error;
  279. --walker->level;
  280. }
  281. #endif
  282. walker->max_level = walker->level;
  283. ASSERT(!(is_long_mode(vcpu) && !is_pae(vcpu)));
  284. /*
  285. * FIXME: on Intel processors, loads of the PDPTE registers for PAE paging
  286. * by the MOV to CR instruction are treated as reads and do not cause the
  287. * processor to set the dirty flag in any EPT paging-structure entry.
  288. */
  289. nested_access = (have_ad ? PFERR_WRITE_MASK : 0) | PFERR_USER_MASK;
  290. pte_access = ~0;
  291. ++walker->level;
  292. do {
  293. gfn_t real_gfn;
  294. unsigned long host_addr;
  295. pt_access = pte_access;
  296. --walker->level;
  297. index = PT_INDEX(addr, walker->level);
  298. table_gfn = gpte_to_gfn(pte);
  299. offset = index * sizeof(pt_element_t);
  300. pte_gpa = gfn_to_gpa(table_gfn) + offset;
  301. BUG_ON(walker->level < 1);
  302. walker->table_gfn[walker->level - 1] = table_gfn;
  303. walker->pte_gpa[walker->level - 1] = pte_gpa;
  304. real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
  305. nested_access,
  306. &walker->fault);
  307. /*
  308. * FIXME: This can happen if emulation (for of an INS/OUTS
  309. * instruction) triggers a nested page fault. The exit
  310. * qualification / exit info field will incorrectly have
  311. * "guest page access" as the nested page fault's cause,
  312. * instead of "guest page structure access". To fix this,
  313. * the x86_exception struct should be augmented with enough
  314. * information to fix the exit_qualification or exit_info_1
  315. * fields.
  316. */
  317. if (unlikely(real_gfn == UNMAPPED_GVA))
  318. return 0;
  319. real_gfn = gpa_to_gfn(real_gfn);
  320. host_addr = kvm_vcpu_gfn_to_hva_prot(vcpu, real_gfn,
  321. &walker->pte_writable[walker->level - 1]);
  322. if (unlikely(kvm_is_error_hva(host_addr)))
  323. goto error;
  324. ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
  325. if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
  326. goto error;
  327. walker->ptep_user[walker->level - 1] = ptep_user;
  328. trace_kvm_mmu_paging_element(pte, walker->level);
  329. /*
  330. * Inverting the NX it lets us AND it like other
  331. * permission bits.
  332. */
  333. pte_access = pt_access & (pte ^ walk_nx_mask);
  334. if (unlikely(!FNAME(is_present_gpte)(pte)))
  335. goto error;
  336. if (unlikely(is_rsvd_bits_set(mmu, pte, walker->level))) {
  337. errcode = PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
  338. goto error;
  339. }
  340. walker->ptes[walker->level - 1] = pte;
  341. } while (!is_last_gpte(mmu, walker->level, pte));
  342. pte_pkey = FNAME(gpte_pkeys)(vcpu, pte);
  343. accessed_dirty = have_ad ? pte_access & PT_GUEST_ACCESSED_MASK : 0;
  344. /* Convert to ACC_*_MASK flags for struct guest_walker. */
  345. walker->pt_access = FNAME(gpte_access)(vcpu, pt_access ^ walk_nx_mask);
  346. walker->pte_access = FNAME(gpte_access)(vcpu, pte_access ^ walk_nx_mask);
  347. errcode = permission_fault(vcpu, mmu, walker->pte_access, pte_pkey, access);
  348. if (unlikely(errcode))
  349. goto error;
  350. gfn = gpte_to_gfn_lvl(pte, walker->level);
  351. gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;
  352. if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
  353. gfn += pse36_gfn_delta(pte);
  354. real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access, &walker->fault);
  355. if (real_gpa == UNMAPPED_GVA)
  356. return 0;
  357. walker->gfn = real_gpa >> PAGE_SHIFT;
  358. if (!write_fault)
  359. FNAME(protect_clean_gpte)(mmu, &walker->pte_access, pte);
  360. else
  361. /*
  362. * On a write fault, fold the dirty bit into accessed_dirty.
  363. * For modes without A/D bits support accessed_dirty will be
  364. * always clear.
  365. */
  366. accessed_dirty &= pte >>
  367. (PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
  368. if (unlikely(!accessed_dirty)) {
  369. ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
  370. if (unlikely(ret < 0))
  371. goto error;
  372. else if (ret)
  373. goto retry_walk;
  374. }
  375. pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
  376. __func__, (u64)pte, walker->pte_access, walker->pt_access);
  377. return 1;
  378. error:
  379. errcode |= write_fault | user_fault;
  380. if (fetch_fault && (mmu->nx ||
  381. kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
  382. errcode |= PFERR_FETCH_MASK;
  383. walker->fault.vector = PF_VECTOR;
  384. walker->fault.error_code_valid = true;
  385. walker->fault.error_code = errcode;
  386. #if PTTYPE == PTTYPE_EPT
  387. /*
  388. * Use PFERR_RSVD_MASK in error_code to to tell if EPT
  389. * misconfiguration requires to be injected. The detection is
  390. * done by is_rsvd_bits_set() above.
  391. *
  392. * We set up the value of exit_qualification to inject:
  393. * [2:0] - Derive from [2:0] of real exit_qualification at EPT violation
  394. * [5:3] - Calculated by the page walk of the guest EPT page tables
  395. * [7:8] - Derived from [7:8] of real exit_qualification
  396. *
  397. * The other bits are set to 0.
  398. */
  399. if (!(errcode & PFERR_RSVD_MASK)) {
  400. vcpu->arch.exit_qualification &= 0x187;
  401. vcpu->arch.exit_qualification |= (pte_access & 0x7) << 3;
  402. }
  403. #endif
  404. walker->fault.address = addr;
  405. walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
  406. trace_kvm_mmu_walker_error(walker->fault.error_code);
  407. return 0;
  408. }
  409. static int FNAME(walk_addr)(struct guest_walker *walker,
  410. struct kvm_vcpu *vcpu, gva_t addr, u32 access)
  411. {
  412. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
  413. access);
  414. }
  415. #if PTTYPE != PTTYPE_EPT
  416. static int FNAME(walk_addr_nested)(struct guest_walker *walker,
  417. struct kvm_vcpu *vcpu, gva_t addr,
  418. u32 access)
  419. {
  420. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
  421. addr, access);
  422. }
  423. #endif
  424. static bool
  425. FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  426. u64 *spte, pt_element_t gpte, bool no_dirty_log)
  427. {
  428. unsigned pte_access;
  429. gfn_t gfn;
  430. kvm_pfn_t pfn;
  431. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
  432. return false;
  433. pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
  434. gfn = gpte_to_gfn(gpte);
  435. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  436. FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
  437. pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
  438. no_dirty_log && (pte_access & ACC_WRITE_MASK));
  439. if (is_error_pfn(pfn))
  440. return false;
  441. /*
  442. * we call mmu_set_spte() with host_writable = true because
  443. * pte_prefetch_gfn_to_pfn always gets a writable pfn.
  444. */
  445. mmu_set_spte(vcpu, spte, pte_access, 0, PT_PAGE_TABLE_LEVEL, gfn, pfn,
  446. true, true);
  447. return true;
  448. }
  449. static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  450. u64 *spte, const void *pte)
  451. {
  452. pt_element_t gpte = *(const pt_element_t *)pte;
  453. FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
  454. }
  455. static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
  456. struct guest_walker *gw, int level)
  457. {
  458. pt_element_t curr_pte;
  459. gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
  460. u64 mask;
  461. int r, index;
  462. if (level == PT_PAGE_TABLE_LEVEL) {
  463. mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
  464. base_gpa = pte_gpa & ~mask;
  465. index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
  466. r = kvm_vcpu_read_guest_atomic(vcpu, base_gpa,
  467. gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
  468. curr_pte = gw->prefetch_ptes[index];
  469. } else
  470. r = kvm_vcpu_read_guest_atomic(vcpu, pte_gpa,
  471. &curr_pte, sizeof(curr_pte));
  472. return r || curr_pte != gw->ptes[level - 1];
  473. }
  474. static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
  475. u64 *sptep)
  476. {
  477. struct kvm_mmu_page *sp;
  478. pt_element_t *gptep = gw->prefetch_ptes;
  479. u64 *spte;
  480. int i;
  481. sp = page_header(__pa(sptep));
  482. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  483. return;
  484. if (sp->role.direct)
  485. return __direct_pte_prefetch(vcpu, sp, sptep);
  486. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  487. spte = sp->spt + i;
  488. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  489. if (spte == sptep)
  490. continue;
  491. if (is_shadow_present_pte(*spte))
  492. continue;
  493. if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
  494. break;
  495. }
  496. }
  497. /*
  498. * Fetch a shadow pte for a specific level in the paging hierarchy.
  499. * If the guest tries to write a write-protected page, we need to
  500. * emulate this operation, return 1 to indicate this case.
  501. */
  502. static int FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
  503. struct guest_walker *gw,
  504. int write_fault, int hlevel,
  505. kvm_pfn_t pfn, bool map_writable, bool prefault)
  506. {
  507. struct kvm_mmu_page *sp = NULL;
  508. struct kvm_shadow_walk_iterator it;
  509. unsigned direct_access, access = gw->pt_access;
  510. int top_level, ret;
  511. direct_access = gw->pte_access;
  512. top_level = vcpu->arch.mmu.root_level;
  513. if (top_level == PT32E_ROOT_LEVEL)
  514. top_level = PT32_ROOT_LEVEL;
  515. /*
  516. * Verify that the top-level gpte is still there. Since the page
  517. * is a root page, it is either write protected (and cannot be
  518. * changed from now on) or it is invalid (in which case, we don't
  519. * really care if it changes underneath us after this point).
  520. */
  521. if (FNAME(gpte_changed)(vcpu, gw, top_level))
  522. goto out_gpte_changed;
  523. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  524. goto out_gpte_changed;
  525. for (shadow_walk_init(&it, vcpu, addr);
  526. shadow_walk_okay(&it) && it.level > gw->level;
  527. shadow_walk_next(&it)) {
  528. gfn_t table_gfn;
  529. clear_sp_write_flooding_count(it.sptep);
  530. drop_large_spte(vcpu, it.sptep);
  531. sp = NULL;
  532. if (!is_shadow_present_pte(*it.sptep)) {
  533. table_gfn = gw->table_gfn[it.level - 2];
  534. sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
  535. false, access);
  536. }
  537. /*
  538. * Verify that the gpte in the page we've just write
  539. * protected is still there.
  540. */
  541. if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
  542. goto out_gpte_changed;
  543. if (sp)
  544. link_shadow_page(vcpu, it.sptep, sp);
  545. }
  546. for (;
  547. shadow_walk_okay(&it) && it.level > hlevel;
  548. shadow_walk_next(&it)) {
  549. gfn_t direct_gfn;
  550. clear_sp_write_flooding_count(it.sptep);
  551. validate_direct_spte(vcpu, it.sptep, direct_access);
  552. drop_large_spte(vcpu, it.sptep);
  553. if (is_shadow_present_pte(*it.sptep))
  554. continue;
  555. direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
  556. sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
  557. true, direct_access);
  558. link_shadow_page(vcpu, it.sptep, sp);
  559. }
  560. clear_sp_write_flooding_count(it.sptep);
  561. ret = mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault,
  562. it.level, gw->gfn, pfn, prefault, map_writable);
  563. FNAME(pte_prefetch)(vcpu, gw, it.sptep);
  564. return ret;
  565. out_gpte_changed:
  566. kvm_release_pfn_clean(pfn);
  567. return RET_PF_RETRY;
  568. }
  569. /*
  570. * To see whether the mapped gfn can write its page table in the current
  571. * mapping.
  572. *
  573. * It is the helper function of FNAME(page_fault). When guest uses large page
  574. * size to map the writable gfn which is used as current page table, we should
  575. * force kvm to use small page size to map it because new shadow page will be
  576. * created when kvm establishes shadow page table that stop kvm using large
  577. * page size. Do it early can avoid unnecessary #PF and emulation.
  578. *
  579. * @write_fault_to_shadow_pgtable will return true if the fault gfn is
  580. * currently used as its page table.
  581. *
  582. * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
  583. * since the PDPT is always shadowed, that means, we can not use large page
  584. * size to map the gfn which is used as PDPT.
  585. */
  586. static bool
  587. FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
  588. struct guest_walker *walker, int user_fault,
  589. bool *write_fault_to_shadow_pgtable)
  590. {
  591. int level;
  592. gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
  593. bool self_changed = false;
  594. if (!(walker->pte_access & ACC_WRITE_MASK ||
  595. (!is_write_protection(vcpu) && !user_fault)))
  596. return false;
  597. for (level = walker->level; level <= walker->max_level; level++) {
  598. gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];
  599. self_changed |= !(gfn & mask);
  600. *write_fault_to_shadow_pgtable |= !gfn;
  601. }
  602. return self_changed;
  603. }
  604. /*
  605. * Page fault handler. There are several causes for a page fault:
  606. * - there is no shadow pte for the guest pte
  607. * - write access through a shadow pte marked read only so that we can set
  608. * the dirty bit
  609. * - write access to a shadow pte marked read only so we can update the page
  610. * dirty bitmap, when userspace requests it
  611. * - mmio access; in this case we will never install a present shadow pte
  612. * - normal guest page fault due to the guest pte marked not present, not
  613. * writable, or not executable
  614. *
  615. * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
  616. * a negative value on error.
  617. */
  618. static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
  619. bool prefault)
  620. {
  621. int write_fault = error_code & PFERR_WRITE_MASK;
  622. int user_fault = error_code & PFERR_USER_MASK;
  623. struct guest_walker walker;
  624. int r;
  625. kvm_pfn_t pfn;
  626. int level = PT_PAGE_TABLE_LEVEL;
  627. bool force_pt_level = false;
  628. unsigned long mmu_seq;
  629. bool map_writable, is_self_change_mapping;
  630. pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
  631. r = mmu_topup_memory_caches(vcpu);
  632. if (r)
  633. return r;
  634. /*
  635. * If PFEC.RSVD is set, this is a shadow page fault.
  636. * The bit needs to be cleared before walking guest page tables.
  637. */
  638. error_code &= ~PFERR_RSVD_MASK;
  639. /*
  640. * Look up the guest pte for the faulting address.
  641. */
  642. r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
  643. /*
  644. * The page is not mapped by the guest. Let the guest handle it.
  645. */
  646. if (!r) {
  647. pgprintk("%s: guest page fault\n", __func__);
  648. if (!prefault)
  649. inject_page_fault(vcpu, &walker.fault);
  650. return RET_PF_RETRY;
  651. }
  652. if (page_fault_handle_page_track(vcpu, error_code, walker.gfn)) {
  653. shadow_page_table_clear_flood(vcpu, addr);
  654. return RET_PF_EMULATE;
  655. }
  656. vcpu->arch.write_fault_to_shadow_pgtable = false;
  657. is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
  658. &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);
  659. if (walker.level >= PT_DIRECTORY_LEVEL && !is_self_change_mapping) {
  660. level = mapping_level(vcpu, walker.gfn, &force_pt_level);
  661. if (likely(!force_pt_level)) {
  662. level = min(walker.level, level);
  663. walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
  664. }
  665. } else
  666. force_pt_level = true;
  667. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  668. smp_rmb();
  669. if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
  670. &map_writable))
  671. return RET_PF_RETRY;
  672. if (handle_abnormal_pfn(vcpu, addr, walker.gfn, pfn, walker.pte_access, &r))
  673. return r;
  674. /*
  675. * Do not change pte_access if the pfn is a mmio page, otherwise
  676. * we will cache the incorrect access into mmio spte.
  677. */
  678. if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
  679. !is_write_protection(vcpu) && !user_fault &&
  680. !is_noslot_pfn(pfn)) {
  681. walker.pte_access |= ACC_WRITE_MASK;
  682. walker.pte_access &= ~ACC_USER_MASK;
  683. /*
  684. * If we converted a user page to a kernel page,
  685. * so that the kernel can write to it when cr0.wp=0,
  686. * then we should prevent the kernel from executing it
  687. * if SMEP is enabled.
  688. */
  689. if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
  690. walker.pte_access &= ~ACC_EXEC_MASK;
  691. }
  692. spin_lock(&vcpu->kvm->mmu_lock);
  693. if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
  694. goto out_unlock;
  695. kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
  696. if (make_mmu_pages_available(vcpu) < 0)
  697. goto out_unlock;
  698. if (!force_pt_level)
  699. transparent_hugepage_adjust(vcpu, &walker.gfn, &pfn, &level);
  700. r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
  701. level, pfn, map_writable, prefault);
  702. ++vcpu->stat.pf_fixed;
  703. kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
  704. spin_unlock(&vcpu->kvm->mmu_lock);
  705. return r;
  706. out_unlock:
  707. spin_unlock(&vcpu->kvm->mmu_lock);
  708. kvm_release_pfn_clean(pfn);
  709. return RET_PF_RETRY;
  710. }
  711. static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
  712. {
  713. int offset = 0;
  714. WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
  715. if (PTTYPE == 32)
  716. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  717. return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
  718. }
  719. static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
  720. {
  721. struct kvm_shadow_walk_iterator iterator;
  722. struct kvm_mmu_page *sp;
  723. int level;
  724. u64 *sptep;
  725. vcpu_clear_mmio_info(vcpu, gva);
  726. /*
  727. * No need to check return value here, rmap_can_add() can
  728. * help us to skip pte prefetch later.
  729. */
  730. mmu_topup_memory_caches(vcpu);
  731. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  732. WARN_ON(1);
  733. return;
  734. }
  735. spin_lock(&vcpu->kvm->mmu_lock);
  736. for_each_shadow_entry(vcpu, gva, iterator) {
  737. level = iterator.level;
  738. sptep = iterator.sptep;
  739. sp = page_header(__pa(sptep));
  740. if (is_last_spte(*sptep, level)) {
  741. pt_element_t gpte;
  742. gpa_t pte_gpa;
  743. if (!sp->unsync)
  744. break;
  745. pte_gpa = FNAME(get_level1_sp_gpa)(sp);
  746. pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
  747. if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
  748. kvm_flush_remote_tlbs(vcpu->kvm);
  749. if (!rmap_can_add(vcpu))
  750. break;
  751. if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
  752. sizeof(pt_element_t)))
  753. break;
  754. FNAME(update_pte)(vcpu, sp, sptep, &gpte);
  755. }
  756. if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
  757. break;
  758. }
  759. spin_unlock(&vcpu->kvm->mmu_lock);
  760. }
  761. static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
  762. struct x86_exception *exception)
  763. {
  764. struct guest_walker walker;
  765. gpa_t gpa = UNMAPPED_GVA;
  766. int r;
  767. r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
  768. if (r) {
  769. gpa = gfn_to_gpa(walker.gfn);
  770. gpa |= vaddr & ~PAGE_MASK;
  771. } else if (exception)
  772. *exception = walker.fault;
  773. return gpa;
  774. }
  775. #if PTTYPE != PTTYPE_EPT
  776. static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
  777. u32 access,
  778. struct x86_exception *exception)
  779. {
  780. struct guest_walker walker;
  781. gpa_t gpa = UNMAPPED_GVA;
  782. int r;
  783. r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
  784. if (r) {
  785. gpa = gfn_to_gpa(walker.gfn);
  786. gpa |= vaddr & ~PAGE_MASK;
  787. } else if (exception)
  788. *exception = walker.fault;
  789. return gpa;
  790. }
  791. #endif
  792. /*
  793. * Using the cached information from sp->gfns is safe because:
  794. * - The spte has a reference to the struct page, so the pfn for a given gfn
  795. * can't change unless all sptes pointing to it are nuked first.
  796. *
  797. * Note:
  798. * We should flush all tlbs if spte is dropped even though guest is
  799. * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
  800. * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
  801. * used by guest then tlbs are not flushed, so guest is allowed to access the
  802. * freed pages.
  803. * And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
  804. */
  805. static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  806. {
  807. int i, nr_present = 0;
  808. bool host_writable;
  809. gpa_t first_pte_gpa;
  810. /* direct kvm_mmu_page can not be unsync. */
  811. BUG_ON(sp->role.direct);
  812. first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
  813. for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
  814. unsigned pte_access;
  815. pt_element_t gpte;
  816. gpa_t pte_gpa;
  817. gfn_t gfn;
  818. if (!sp->spt[i])
  819. continue;
  820. pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
  821. if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
  822. sizeof(pt_element_t)))
  823. return 0;
  824. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
  825. /*
  826. * Update spte before increasing tlbs_dirty to make
  827. * sure no tlb flush is lost after spte is zapped; see
  828. * the comments in kvm_flush_remote_tlbs().
  829. */
  830. smp_wmb();
  831. vcpu->kvm->tlbs_dirty++;
  832. continue;
  833. }
  834. gfn = gpte_to_gfn(gpte);
  835. pte_access = sp->role.access;
  836. pte_access &= FNAME(gpte_access)(vcpu, gpte);
  837. FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
  838. if (sync_mmio_spte(vcpu, &sp->spt[i], gfn, pte_access,
  839. &nr_present))
  840. continue;
  841. if (gfn != sp->gfns[i]) {
  842. drop_spte(vcpu->kvm, &sp->spt[i]);
  843. /*
  844. * The same as above where we are doing
  845. * prefetch_invalid_gpte().
  846. */
  847. smp_wmb();
  848. vcpu->kvm->tlbs_dirty++;
  849. continue;
  850. }
  851. nr_present++;
  852. host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;
  853. set_spte(vcpu, &sp->spt[i], pte_access,
  854. PT_PAGE_TABLE_LEVEL, gfn,
  855. spte_to_pfn(sp->spt[i]), true, false,
  856. host_writable);
  857. }
  858. return nr_present;
  859. }
  860. #undef pt_element_t
  861. #undef guest_walker
  862. #undef FNAME
  863. #undef PT_BASE_ADDR_MASK
  864. #undef PT_INDEX
  865. #undef PT_LVL_ADDR_MASK
  866. #undef PT_LVL_OFFSET_MASK
  867. #undef PT_LEVEL_BITS
  868. #undef PT_MAX_FULL_LEVELS
  869. #undef gpte_to_gfn
  870. #undef gpte_to_gfn_lvl
  871. #undef CMPXCHG
  872. #undef PT_GUEST_ACCESSED_MASK
  873. #undef PT_GUEST_DIRTY_MASK
  874. #undef PT_GUEST_DIRTY_SHIFT
  875. #undef PT_GUEST_ACCESSED_SHIFT
  876. #undef PT_HAVE_ACCESSED_DIRTY