emulate.c 149 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <asm/kvm_emulate.h>
  25. #include <linux/stringify.h>
  26. #include <asm/debugreg.h>
  27. #include <asm/nospec-branch.h>
  28. #include "x86.h"
  29. #include "tss.h"
  30. #include "mmu.h"
  31. /*
  32. * Operand types
  33. */
  34. #define OpNone 0ull
  35. #define OpImplicit 1ull /* No generic decode */
  36. #define OpReg 2ull /* Register */
  37. #define OpMem 3ull /* Memory */
  38. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  39. #define OpDI 5ull /* ES:DI/EDI/RDI */
  40. #define OpMem64 6ull /* Memory, 64-bit */
  41. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  42. #define OpDX 8ull /* DX register */
  43. #define OpCL 9ull /* CL register (for shifts) */
  44. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  45. #define OpOne 11ull /* Implied 1 */
  46. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  47. #define OpMem16 13ull /* Memory operand (16-bit). */
  48. #define OpMem32 14ull /* Memory operand (32-bit). */
  49. #define OpImmU 15ull /* Immediate operand, zero extended */
  50. #define OpSI 16ull /* SI/ESI/RSI */
  51. #define OpImmFAddr 17ull /* Immediate far address */
  52. #define OpMemFAddr 18ull /* Far address in memory */
  53. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  54. #define OpES 20ull /* ES */
  55. #define OpCS 21ull /* CS */
  56. #define OpSS 22ull /* SS */
  57. #define OpDS 23ull /* DS */
  58. #define OpFS 24ull /* FS */
  59. #define OpGS 25ull /* GS */
  60. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  61. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  62. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  63. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  64. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  65. #define OpBits 5 /* Width of operand field */
  66. #define OpMask ((1ull << OpBits) - 1)
  67. /*
  68. * Opcode effective-address decode tables.
  69. * Note that we only emulate instructions that have at least one memory
  70. * operand (excluding implicit stack references). We assume that stack
  71. * references and instruction fetches will never occur in special memory
  72. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  73. * not be handled.
  74. */
  75. /* Operand sizes: 8-bit operands or specified/overridden size. */
  76. #define ByteOp (1<<0) /* 8-bit operands. */
  77. /* Destination operand type. */
  78. #define DstShift 1
  79. #define ImplicitOps (OpImplicit << DstShift)
  80. #define DstReg (OpReg << DstShift)
  81. #define DstMem (OpMem << DstShift)
  82. #define DstAcc (OpAcc << DstShift)
  83. #define DstDI (OpDI << DstShift)
  84. #define DstMem64 (OpMem64 << DstShift)
  85. #define DstMem16 (OpMem16 << DstShift)
  86. #define DstImmUByte (OpImmUByte << DstShift)
  87. #define DstDX (OpDX << DstShift)
  88. #define DstAccLo (OpAccLo << DstShift)
  89. #define DstMask (OpMask << DstShift)
  90. /* Source operand type. */
  91. #define SrcShift 6
  92. #define SrcNone (OpNone << SrcShift)
  93. #define SrcReg (OpReg << SrcShift)
  94. #define SrcMem (OpMem << SrcShift)
  95. #define SrcMem16 (OpMem16 << SrcShift)
  96. #define SrcMem32 (OpMem32 << SrcShift)
  97. #define SrcImm (OpImm << SrcShift)
  98. #define SrcImmByte (OpImmByte << SrcShift)
  99. #define SrcOne (OpOne << SrcShift)
  100. #define SrcImmUByte (OpImmUByte << SrcShift)
  101. #define SrcImmU (OpImmU << SrcShift)
  102. #define SrcSI (OpSI << SrcShift)
  103. #define SrcXLat (OpXLat << SrcShift)
  104. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  105. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  106. #define SrcAcc (OpAcc << SrcShift)
  107. #define SrcImmU16 (OpImmU16 << SrcShift)
  108. #define SrcImm64 (OpImm64 << SrcShift)
  109. #define SrcDX (OpDX << SrcShift)
  110. #define SrcMem8 (OpMem8 << SrcShift)
  111. #define SrcAccHi (OpAccHi << SrcShift)
  112. #define SrcMask (OpMask << SrcShift)
  113. #define BitOp (1<<11)
  114. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  115. #define String (1<<13) /* String instruction (rep capable) */
  116. #define Stack (1<<14) /* Stack instruction (push/pop) */
  117. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  118. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  119. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  120. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  121. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  122. #define Escape (5<<15) /* Escape to coprocessor instruction */
  123. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  124. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  125. #define Sse (1<<18) /* SSE Vector instruction */
  126. /* Generic ModRM decode. */
  127. #define ModRM (1<<19)
  128. /* Destination is only written; never read. */
  129. #define Mov (1<<20)
  130. /* Misc flags */
  131. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  132. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  133. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  134. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  135. #define Undefined (1<<25) /* No Such Instruction */
  136. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  137. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  138. #define No64 (1<<28)
  139. #define PageTable (1 << 29) /* instruction used to write page table */
  140. #define NotImpl (1 << 30) /* instruction is not implemented */
  141. /* Source 2 operand type */
  142. #define Src2Shift (31)
  143. #define Src2None (OpNone << Src2Shift)
  144. #define Src2Mem (OpMem << Src2Shift)
  145. #define Src2CL (OpCL << Src2Shift)
  146. #define Src2ImmByte (OpImmByte << Src2Shift)
  147. #define Src2One (OpOne << Src2Shift)
  148. #define Src2Imm (OpImm << Src2Shift)
  149. #define Src2ES (OpES << Src2Shift)
  150. #define Src2CS (OpCS << Src2Shift)
  151. #define Src2SS (OpSS << Src2Shift)
  152. #define Src2DS (OpDS << Src2Shift)
  153. #define Src2FS (OpFS << Src2Shift)
  154. #define Src2GS (OpGS << Src2Shift)
  155. #define Src2Mask (OpMask << Src2Shift)
  156. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  157. #define AlignMask ((u64)7 << 41)
  158. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  159. #define Unaligned ((u64)2 << 41) /* Explicitly unaligned (e.g. MOVDQU) */
  160. #define Avx ((u64)3 << 41) /* Advanced Vector Extensions */
  161. #define Aligned16 ((u64)4 << 41) /* Aligned to 16 byte boundary (e.g. FXSAVE) */
  162. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  163. #define NoWrite ((u64)1 << 45) /* No writeback */
  164. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  165. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  166. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  167. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  168. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  169. #define NearBranch ((u64)1 << 52) /* Near branches */
  170. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  171. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  172. #define TwoMemOp ((u64)1 << 55) /* Instruction has two memory operand */
  173. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  174. #define X2(x...) x, x
  175. #define X3(x...) X2(x), x
  176. #define X4(x...) X2(x), X2(x)
  177. #define X5(x...) X4(x), x
  178. #define X6(x...) X4(x), X2(x)
  179. #define X7(x...) X4(x), X3(x)
  180. #define X8(x...) X4(x), X4(x)
  181. #define X16(x...) X8(x), X8(x)
  182. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  183. #define FASTOP_SIZE 8
  184. /*
  185. * fastop functions have a special calling convention:
  186. *
  187. * dst: rax (in/out)
  188. * src: rdx (in/out)
  189. * src2: rcx (in)
  190. * flags: rflags (in/out)
  191. * ex: rsi (in:fastop pointer, out:zero if exception)
  192. *
  193. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  194. * different operand sizes can be reached by calculation, rather than a jump
  195. * table (which would be bigger than the code).
  196. *
  197. * fastop functions are declared as taking a never-defined fastop parameter,
  198. * so they can't be called from C directly.
  199. */
  200. struct fastop;
  201. struct opcode {
  202. u64 flags : 56;
  203. u64 intercept : 8;
  204. union {
  205. int (*execute)(struct x86_emulate_ctxt *ctxt);
  206. const struct opcode *group;
  207. const struct group_dual *gdual;
  208. const struct gprefix *gprefix;
  209. const struct escape *esc;
  210. const struct instr_dual *idual;
  211. const struct mode_dual *mdual;
  212. void (*fastop)(struct fastop *fake);
  213. } u;
  214. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  215. };
  216. struct group_dual {
  217. struct opcode mod012[8];
  218. struct opcode mod3[8];
  219. };
  220. struct gprefix {
  221. struct opcode pfx_no;
  222. struct opcode pfx_66;
  223. struct opcode pfx_f2;
  224. struct opcode pfx_f3;
  225. };
  226. struct escape {
  227. struct opcode op[8];
  228. struct opcode high[64];
  229. };
  230. struct instr_dual {
  231. struct opcode mod012;
  232. struct opcode mod3;
  233. };
  234. struct mode_dual {
  235. struct opcode mode32;
  236. struct opcode mode64;
  237. };
  238. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  239. enum x86_transfer_type {
  240. X86_TRANSFER_NONE,
  241. X86_TRANSFER_CALL_JMP,
  242. X86_TRANSFER_RET,
  243. X86_TRANSFER_TASK_SWITCH,
  244. };
  245. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  246. {
  247. if (!(ctxt->regs_valid & (1 << nr))) {
  248. ctxt->regs_valid |= 1 << nr;
  249. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  250. }
  251. return ctxt->_regs[nr];
  252. }
  253. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  254. {
  255. ctxt->regs_valid |= 1 << nr;
  256. ctxt->regs_dirty |= 1 << nr;
  257. return &ctxt->_regs[nr];
  258. }
  259. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  260. {
  261. reg_read(ctxt, nr);
  262. return reg_write(ctxt, nr);
  263. }
  264. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  265. {
  266. unsigned reg;
  267. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  268. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  269. }
  270. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  271. {
  272. ctxt->regs_dirty = 0;
  273. ctxt->regs_valid = 0;
  274. }
  275. /*
  276. * These EFLAGS bits are restored from saved value during emulation, and
  277. * any changes are written back to the saved value after emulation.
  278. */
  279. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  280. X86_EFLAGS_PF|X86_EFLAGS_CF)
  281. #ifdef CONFIG_X86_64
  282. #define ON64(x) x
  283. #else
  284. #define ON64(x)
  285. #endif
  286. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  287. #define FOP_FUNC(name) \
  288. ".align " __stringify(FASTOP_SIZE) " \n\t" \
  289. ".type " name ", @function \n\t" \
  290. name ":\n\t"
  291. #define FOP_RET "ret \n\t"
  292. #define FOP_START(op) \
  293. extern void em_##op(struct fastop *fake); \
  294. asm(".pushsection .text, \"ax\" \n\t" \
  295. ".global em_" #op " \n\t" \
  296. FOP_FUNC("em_" #op)
  297. #define FOP_END \
  298. ".popsection")
  299. #define FOPNOP() \
  300. FOP_FUNC(__stringify(__UNIQUE_ID(nop))) \
  301. FOP_RET
  302. #define FOP1E(op, dst) \
  303. FOP_FUNC(#op "_" #dst) \
  304. "10: " #op " %" #dst " \n\t" FOP_RET
  305. #define FOP1EEX(op, dst) \
  306. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  307. #define FASTOP1(op) \
  308. FOP_START(op) \
  309. FOP1E(op##b, al) \
  310. FOP1E(op##w, ax) \
  311. FOP1E(op##l, eax) \
  312. ON64(FOP1E(op##q, rax)) \
  313. FOP_END
  314. /* 1-operand, using src2 (for MUL/DIV r/m) */
  315. #define FASTOP1SRC2(op, name) \
  316. FOP_START(name) \
  317. FOP1E(op, cl) \
  318. FOP1E(op, cx) \
  319. FOP1E(op, ecx) \
  320. ON64(FOP1E(op, rcx)) \
  321. FOP_END
  322. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  323. #define FASTOP1SRC2EX(op, name) \
  324. FOP_START(name) \
  325. FOP1EEX(op, cl) \
  326. FOP1EEX(op, cx) \
  327. FOP1EEX(op, ecx) \
  328. ON64(FOP1EEX(op, rcx)) \
  329. FOP_END
  330. #define FOP2E(op, dst, src) \
  331. FOP_FUNC(#op "_" #dst "_" #src) \
  332. #op " %" #src ", %" #dst " \n\t" FOP_RET
  333. #define FASTOP2(op) \
  334. FOP_START(op) \
  335. FOP2E(op##b, al, dl) \
  336. FOP2E(op##w, ax, dx) \
  337. FOP2E(op##l, eax, edx) \
  338. ON64(FOP2E(op##q, rax, rdx)) \
  339. FOP_END
  340. /* 2 operand, word only */
  341. #define FASTOP2W(op) \
  342. FOP_START(op) \
  343. FOPNOP() \
  344. FOP2E(op##w, ax, dx) \
  345. FOP2E(op##l, eax, edx) \
  346. ON64(FOP2E(op##q, rax, rdx)) \
  347. FOP_END
  348. /* 2 operand, src is CL */
  349. #define FASTOP2CL(op) \
  350. FOP_START(op) \
  351. FOP2E(op##b, al, cl) \
  352. FOP2E(op##w, ax, cl) \
  353. FOP2E(op##l, eax, cl) \
  354. ON64(FOP2E(op##q, rax, cl)) \
  355. FOP_END
  356. /* 2 operand, src and dest are reversed */
  357. #define FASTOP2R(op, name) \
  358. FOP_START(name) \
  359. FOP2E(op##b, dl, al) \
  360. FOP2E(op##w, dx, ax) \
  361. FOP2E(op##l, edx, eax) \
  362. ON64(FOP2E(op##q, rdx, rax)) \
  363. FOP_END
  364. #define FOP3E(op, dst, src, src2) \
  365. FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
  366. #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  367. /* 3-operand, word-only, src2=cl */
  368. #define FASTOP3WCL(op) \
  369. FOP_START(op) \
  370. FOPNOP() \
  371. FOP3E(op##w, ax, dx, cl) \
  372. FOP3E(op##l, eax, edx, cl) \
  373. ON64(FOP3E(op##q, rax, rdx, cl)) \
  374. FOP_END
  375. /* Special case for SETcc - 1 instruction per cc */
  376. #define FOP_SETCC(op) \
  377. ".align 4 \n\t" \
  378. ".type " #op ", @function \n\t" \
  379. #op ": \n\t" \
  380. #op " %al \n\t" \
  381. FOP_RET
  382. asm(".pushsection .fixup, \"ax\"\n"
  383. ".global kvm_fastop_exception \n"
  384. "kvm_fastop_exception: xor %esi, %esi; ret\n"
  385. ".popsection");
  386. FOP_START(setcc)
  387. FOP_SETCC(seto)
  388. FOP_SETCC(setno)
  389. FOP_SETCC(setc)
  390. FOP_SETCC(setnc)
  391. FOP_SETCC(setz)
  392. FOP_SETCC(setnz)
  393. FOP_SETCC(setbe)
  394. FOP_SETCC(setnbe)
  395. FOP_SETCC(sets)
  396. FOP_SETCC(setns)
  397. FOP_SETCC(setp)
  398. FOP_SETCC(setnp)
  399. FOP_SETCC(setl)
  400. FOP_SETCC(setnl)
  401. FOP_SETCC(setle)
  402. FOP_SETCC(setnle)
  403. FOP_END;
  404. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  405. FOP_END;
  406. /*
  407. * XXX: inoutclob user must know where the argument is being expanded.
  408. * Relying on CC_HAVE_ASM_GOTO would allow us to remove _fault.
  409. */
  410. #define asm_safe(insn, inoutclob...) \
  411. ({ \
  412. int _fault = 0; \
  413. \
  414. asm volatile("1:" insn "\n" \
  415. "2:\n" \
  416. ".pushsection .fixup, \"ax\"\n" \
  417. "3: movl $1, %[_fault]\n" \
  418. " jmp 2b\n" \
  419. ".popsection\n" \
  420. _ASM_EXTABLE(1b, 3b) \
  421. : [_fault] "+qm"(_fault) inoutclob ); \
  422. \
  423. _fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
  424. })
  425. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  426. enum x86_intercept intercept,
  427. enum x86_intercept_stage stage)
  428. {
  429. struct x86_instruction_info info = {
  430. .intercept = intercept,
  431. .rep_prefix = ctxt->rep_prefix,
  432. .modrm_mod = ctxt->modrm_mod,
  433. .modrm_reg = ctxt->modrm_reg,
  434. .modrm_rm = ctxt->modrm_rm,
  435. .src_val = ctxt->src.val64,
  436. .dst_val = ctxt->dst.val64,
  437. .src_bytes = ctxt->src.bytes,
  438. .dst_bytes = ctxt->dst.bytes,
  439. .ad_bytes = ctxt->ad_bytes,
  440. .next_rip = ctxt->eip,
  441. };
  442. return ctxt->ops->intercept(ctxt, &info, stage);
  443. }
  444. static void assign_masked(ulong *dest, ulong src, ulong mask)
  445. {
  446. *dest = (*dest & ~mask) | (src & mask);
  447. }
  448. static void assign_register(unsigned long *reg, u64 val, int bytes)
  449. {
  450. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  451. switch (bytes) {
  452. case 1:
  453. *(u8 *)reg = (u8)val;
  454. break;
  455. case 2:
  456. *(u16 *)reg = (u16)val;
  457. break;
  458. case 4:
  459. *reg = (u32)val;
  460. break; /* 64b: zero-extend */
  461. case 8:
  462. *reg = val;
  463. break;
  464. }
  465. }
  466. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  467. {
  468. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  469. }
  470. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  471. {
  472. u16 sel;
  473. struct desc_struct ss;
  474. if (ctxt->mode == X86EMUL_MODE_PROT64)
  475. return ~0UL;
  476. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  477. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  478. }
  479. static int stack_size(struct x86_emulate_ctxt *ctxt)
  480. {
  481. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  482. }
  483. /* Access/update address held in a register, based on addressing mode. */
  484. static inline unsigned long
  485. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  486. {
  487. if (ctxt->ad_bytes == sizeof(unsigned long))
  488. return reg;
  489. else
  490. return reg & ad_mask(ctxt);
  491. }
  492. static inline unsigned long
  493. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  494. {
  495. return address_mask(ctxt, reg_read(ctxt, reg));
  496. }
  497. static void masked_increment(ulong *reg, ulong mask, int inc)
  498. {
  499. assign_masked(reg, *reg + inc, mask);
  500. }
  501. static inline void
  502. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  503. {
  504. ulong *preg = reg_rmw(ctxt, reg);
  505. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  506. }
  507. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  508. {
  509. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  510. }
  511. static u32 desc_limit_scaled(struct desc_struct *desc)
  512. {
  513. u32 limit = get_desc_limit(desc);
  514. return desc->g ? (limit << 12) | 0xfff : limit;
  515. }
  516. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  517. {
  518. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  519. return 0;
  520. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  521. }
  522. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  523. u32 error, bool valid)
  524. {
  525. WARN_ON(vec > 0x1f);
  526. ctxt->exception.vector = vec;
  527. ctxt->exception.error_code = error;
  528. ctxt->exception.error_code_valid = valid;
  529. return X86EMUL_PROPAGATE_FAULT;
  530. }
  531. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  532. {
  533. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  534. }
  535. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  536. {
  537. return emulate_exception(ctxt, GP_VECTOR, err, true);
  538. }
  539. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  540. {
  541. return emulate_exception(ctxt, SS_VECTOR, err, true);
  542. }
  543. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  544. {
  545. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  546. }
  547. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  548. {
  549. return emulate_exception(ctxt, TS_VECTOR, err, true);
  550. }
  551. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  552. {
  553. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  554. }
  555. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  556. {
  557. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  558. }
  559. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  560. {
  561. u16 selector;
  562. struct desc_struct desc;
  563. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  564. return selector;
  565. }
  566. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  567. unsigned seg)
  568. {
  569. u16 dummy;
  570. u32 base3;
  571. struct desc_struct desc;
  572. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  573. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  574. }
  575. /*
  576. * x86 defines three classes of vector instructions: explicitly
  577. * aligned, explicitly unaligned, and the rest, which change behaviour
  578. * depending on whether they're AVX encoded or not.
  579. *
  580. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  581. * subject to the same check. FXSAVE and FXRSTOR are checked here too as their
  582. * 512 bytes of data must be aligned to a 16 byte boundary.
  583. */
  584. static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
  585. {
  586. u64 alignment = ctxt->d & AlignMask;
  587. if (likely(size < 16))
  588. return 1;
  589. switch (alignment) {
  590. case Unaligned:
  591. case Avx:
  592. return 1;
  593. case Aligned16:
  594. return 16;
  595. case Aligned:
  596. default:
  597. return size;
  598. }
  599. }
  600. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  601. struct segmented_address addr,
  602. unsigned *max_size, unsigned size,
  603. bool write, bool fetch,
  604. enum x86emul_mode mode, ulong *linear)
  605. {
  606. struct desc_struct desc;
  607. bool usable;
  608. ulong la;
  609. u32 lim;
  610. u16 sel;
  611. u8 va_bits;
  612. la = seg_base(ctxt, addr.seg) + addr.ea;
  613. *max_size = 0;
  614. switch (mode) {
  615. case X86EMUL_MODE_PROT64:
  616. *linear = la;
  617. va_bits = ctxt_virt_addr_bits(ctxt);
  618. if (get_canonical(la, va_bits) != la)
  619. goto bad;
  620. *max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
  621. if (size > *max_size)
  622. goto bad;
  623. break;
  624. default:
  625. *linear = la = (u32)la;
  626. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  627. addr.seg);
  628. if (!usable)
  629. goto bad;
  630. /* code segment in protected mode or read-only data segment */
  631. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  632. || !(desc.type & 2)) && write)
  633. goto bad;
  634. /* unreadable code segment */
  635. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  636. goto bad;
  637. lim = desc_limit_scaled(&desc);
  638. if (!(desc.type & 8) && (desc.type & 4)) {
  639. /* expand-down segment */
  640. if (addr.ea <= lim)
  641. goto bad;
  642. lim = desc.d ? 0xffffffff : 0xffff;
  643. }
  644. if (addr.ea > lim)
  645. goto bad;
  646. if (lim == 0xffffffff)
  647. *max_size = ~0u;
  648. else {
  649. *max_size = (u64)lim + 1 - addr.ea;
  650. if (size > *max_size)
  651. goto bad;
  652. }
  653. break;
  654. }
  655. if (la & (insn_alignment(ctxt, size) - 1))
  656. return emulate_gp(ctxt, 0);
  657. return X86EMUL_CONTINUE;
  658. bad:
  659. if (addr.seg == VCPU_SREG_SS)
  660. return emulate_ss(ctxt, 0);
  661. else
  662. return emulate_gp(ctxt, 0);
  663. }
  664. static int linearize(struct x86_emulate_ctxt *ctxt,
  665. struct segmented_address addr,
  666. unsigned size, bool write,
  667. ulong *linear)
  668. {
  669. unsigned max_size;
  670. return __linearize(ctxt, addr, &max_size, size, write, false,
  671. ctxt->mode, linear);
  672. }
  673. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  674. enum x86emul_mode mode)
  675. {
  676. ulong linear;
  677. int rc;
  678. unsigned max_size;
  679. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  680. .ea = dst };
  681. if (ctxt->op_bytes != sizeof(unsigned long))
  682. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  683. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  684. if (rc == X86EMUL_CONTINUE)
  685. ctxt->_eip = addr.ea;
  686. return rc;
  687. }
  688. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  689. {
  690. return assign_eip(ctxt, dst, ctxt->mode);
  691. }
  692. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  693. const struct desc_struct *cs_desc)
  694. {
  695. enum x86emul_mode mode = ctxt->mode;
  696. int rc;
  697. #ifdef CONFIG_X86_64
  698. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  699. if (cs_desc->l) {
  700. u64 efer = 0;
  701. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  702. if (efer & EFER_LMA)
  703. mode = X86EMUL_MODE_PROT64;
  704. } else
  705. mode = X86EMUL_MODE_PROT32; /* temporary value */
  706. }
  707. #endif
  708. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  709. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  710. rc = assign_eip(ctxt, dst, mode);
  711. if (rc == X86EMUL_CONTINUE)
  712. ctxt->mode = mode;
  713. return rc;
  714. }
  715. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  716. {
  717. return assign_eip_near(ctxt, ctxt->_eip + rel);
  718. }
  719. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  720. struct segmented_address addr,
  721. void *data,
  722. unsigned size)
  723. {
  724. int rc;
  725. ulong linear;
  726. rc = linearize(ctxt, addr, size, false, &linear);
  727. if (rc != X86EMUL_CONTINUE)
  728. return rc;
  729. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  730. }
  731. static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
  732. struct segmented_address addr,
  733. void *data,
  734. unsigned int size)
  735. {
  736. int rc;
  737. ulong linear;
  738. rc = linearize(ctxt, addr, size, true, &linear);
  739. if (rc != X86EMUL_CONTINUE)
  740. return rc;
  741. return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception);
  742. }
  743. /*
  744. * Prefetch the remaining bytes of the instruction without crossing page
  745. * boundary if they are not in fetch_cache yet.
  746. */
  747. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  748. {
  749. int rc;
  750. unsigned size, max_size;
  751. unsigned long linear;
  752. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  753. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  754. .ea = ctxt->eip + cur_size };
  755. /*
  756. * We do not know exactly how many bytes will be needed, and
  757. * __linearize is expensive, so fetch as much as possible. We
  758. * just have to avoid going beyond the 15 byte limit, the end
  759. * of the segment, or the end of the page.
  760. *
  761. * __linearize is called with size 0 so that it does not do any
  762. * boundary check itself. Instead, we use max_size to check
  763. * against op_size.
  764. */
  765. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  766. &linear);
  767. if (unlikely(rc != X86EMUL_CONTINUE))
  768. return rc;
  769. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  770. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  771. /*
  772. * One instruction can only straddle two pages,
  773. * and one has been loaded at the beginning of
  774. * x86_decode_insn. So, if not enough bytes
  775. * still, we must have hit the 15-byte boundary.
  776. */
  777. if (unlikely(size < op_size))
  778. return emulate_gp(ctxt, 0);
  779. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  780. size, &ctxt->exception);
  781. if (unlikely(rc != X86EMUL_CONTINUE))
  782. return rc;
  783. ctxt->fetch.end += size;
  784. return X86EMUL_CONTINUE;
  785. }
  786. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  787. unsigned size)
  788. {
  789. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  790. if (unlikely(done_size < size))
  791. return __do_insn_fetch_bytes(ctxt, size - done_size);
  792. else
  793. return X86EMUL_CONTINUE;
  794. }
  795. /* Fetch next part of the instruction being emulated. */
  796. #define insn_fetch(_type, _ctxt) \
  797. ({ _type _x; \
  798. \
  799. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  800. if (rc != X86EMUL_CONTINUE) \
  801. goto done; \
  802. ctxt->_eip += sizeof(_type); \
  803. memcpy(&_x, ctxt->fetch.ptr, sizeof(_type)); \
  804. ctxt->fetch.ptr += sizeof(_type); \
  805. _x; \
  806. })
  807. #define insn_fetch_arr(_arr, _size, _ctxt) \
  808. ({ \
  809. rc = do_insn_fetch_bytes(_ctxt, _size); \
  810. if (rc != X86EMUL_CONTINUE) \
  811. goto done; \
  812. ctxt->_eip += (_size); \
  813. memcpy(_arr, ctxt->fetch.ptr, _size); \
  814. ctxt->fetch.ptr += (_size); \
  815. })
  816. /*
  817. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  818. * pointer into the block that addresses the relevant register.
  819. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  820. */
  821. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  822. int byteop)
  823. {
  824. void *p;
  825. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  826. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  827. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  828. else
  829. p = reg_rmw(ctxt, modrm_reg);
  830. return p;
  831. }
  832. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  833. struct segmented_address addr,
  834. u16 *size, unsigned long *address, int op_bytes)
  835. {
  836. int rc;
  837. if (op_bytes == 2)
  838. op_bytes = 3;
  839. *address = 0;
  840. rc = segmented_read_std(ctxt, addr, size, 2);
  841. if (rc != X86EMUL_CONTINUE)
  842. return rc;
  843. addr.ea += 2;
  844. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  845. return rc;
  846. }
  847. FASTOP2(add);
  848. FASTOP2(or);
  849. FASTOP2(adc);
  850. FASTOP2(sbb);
  851. FASTOP2(and);
  852. FASTOP2(sub);
  853. FASTOP2(xor);
  854. FASTOP2(cmp);
  855. FASTOP2(test);
  856. FASTOP1SRC2(mul, mul_ex);
  857. FASTOP1SRC2(imul, imul_ex);
  858. FASTOP1SRC2EX(div, div_ex);
  859. FASTOP1SRC2EX(idiv, idiv_ex);
  860. FASTOP3WCL(shld);
  861. FASTOP3WCL(shrd);
  862. FASTOP2W(imul);
  863. FASTOP1(not);
  864. FASTOP1(neg);
  865. FASTOP1(inc);
  866. FASTOP1(dec);
  867. FASTOP2CL(rol);
  868. FASTOP2CL(ror);
  869. FASTOP2CL(rcl);
  870. FASTOP2CL(rcr);
  871. FASTOP2CL(shl);
  872. FASTOP2CL(shr);
  873. FASTOP2CL(sar);
  874. FASTOP2W(bsf);
  875. FASTOP2W(bsr);
  876. FASTOP2W(bt);
  877. FASTOP2W(bts);
  878. FASTOP2W(btr);
  879. FASTOP2W(btc);
  880. FASTOP2(xadd);
  881. FASTOP2R(cmp, cmp_r);
  882. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  883. {
  884. /* If src is zero, do not writeback, but update flags */
  885. if (ctxt->src.val == 0)
  886. ctxt->dst.type = OP_NONE;
  887. return fastop(ctxt, em_bsf);
  888. }
  889. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  890. {
  891. /* If src is zero, do not writeback, but update flags */
  892. if (ctxt->src.val == 0)
  893. ctxt->dst.type = OP_NONE;
  894. return fastop(ctxt, em_bsr);
  895. }
  896. static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
  897. {
  898. u8 rc;
  899. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  900. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  901. asm("push %[flags]; popf; " CALL_NOSPEC
  902. : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
  903. return rc;
  904. }
  905. static void fetch_register_operand(struct operand *op)
  906. {
  907. switch (op->bytes) {
  908. case 1:
  909. op->val = *(u8 *)op->addr.reg;
  910. break;
  911. case 2:
  912. op->val = *(u16 *)op->addr.reg;
  913. break;
  914. case 4:
  915. op->val = *(u32 *)op->addr.reg;
  916. break;
  917. case 8:
  918. op->val = *(u64 *)op->addr.reg;
  919. break;
  920. }
  921. }
  922. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  923. {
  924. switch (reg) {
  925. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  926. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  927. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  928. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  929. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  930. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  931. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  932. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  933. #ifdef CONFIG_X86_64
  934. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  935. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  936. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  937. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  938. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  939. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  940. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  941. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  942. #endif
  943. default: BUG();
  944. }
  945. }
  946. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  947. int reg)
  948. {
  949. switch (reg) {
  950. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  951. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  952. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  953. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  954. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  955. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  956. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  957. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  958. #ifdef CONFIG_X86_64
  959. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  960. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  961. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  962. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  963. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  964. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  965. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  966. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  967. #endif
  968. default: BUG();
  969. }
  970. }
  971. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  972. {
  973. switch (reg) {
  974. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  975. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  976. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  977. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  978. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  979. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  980. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  981. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  982. default: BUG();
  983. }
  984. }
  985. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  986. {
  987. switch (reg) {
  988. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  989. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  990. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  991. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  992. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  993. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  994. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  995. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  996. default: BUG();
  997. }
  998. }
  999. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1000. {
  1001. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1002. return emulate_nm(ctxt);
  1003. asm volatile("fninit");
  1004. return X86EMUL_CONTINUE;
  1005. }
  1006. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1007. {
  1008. u16 fcw;
  1009. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1010. return emulate_nm(ctxt);
  1011. asm volatile("fnstcw %0": "+m"(fcw));
  1012. ctxt->dst.val = fcw;
  1013. return X86EMUL_CONTINUE;
  1014. }
  1015. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1016. {
  1017. u16 fsw;
  1018. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1019. return emulate_nm(ctxt);
  1020. asm volatile("fnstsw %0": "+m"(fsw));
  1021. ctxt->dst.val = fsw;
  1022. return X86EMUL_CONTINUE;
  1023. }
  1024. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1025. struct operand *op)
  1026. {
  1027. unsigned reg = ctxt->modrm_reg;
  1028. if (!(ctxt->d & ModRM))
  1029. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1030. if (ctxt->d & Sse) {
  1031. op->type = OP_XMM;
  1032. op->bytes = 16;
  1033. op->addr.xmm = reg;
  1034. read_sse_reg(ctxt, &op->vec_val, reg);
  1035. return;
  1036. }
  1037. if (ctxt->d & Mmx) {
  1038. reg &= 7;
  1039. op->type = OP_MM;
  1040. op->bytes = 8;
  1041. op->addr.mm = reg;
  1042. return;
  1043. }
  1044. op->type = OP_REG;
  1045. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1046. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1047. fetch_register_operand(op);
  1048. op->orig_val = op->val;
  1049. }
  1050. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1051. {
  1052. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1053. ctxt->modrm_seg = VCPU_SREG_SS;
  1054. }
  1055. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1056. struct operand *op)
  1057. {
  1058. u8 sib;
  1059. int index_reg, base_reg, scale;
  1060. int rc = X86EMUL_CONTINUE;
  1061. ulong modrm_ea = 0;
  1062. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1063. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1064. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1065. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1066. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1067. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1068. ctxt->modrm_seg = VCPU_SREG_DS;
  1069. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1070. op->type = OP_REG;
  1071. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1072. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1073. ctxt->d & ByteOp);
  1074. if (ctxt->d & Sse) {
  1075. op->type = OP_XMM;
  1076. op->bytes = 16;
  1077. op->addr.xmm = ctxt->modrm_rm;
  1078. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1079. return rc;
  1080. }
  1081. if (ctxt->d & Mmx) {
  1082. op->type = OP_MM;
  1083. op->bytes = 8;
  1084. op->addr.mm = ctxt->modrm_rm & 7;
  1085. return rc;
  1086. }
  1087. fetch_register_operand(op);
  1088. return rc;
  1089. }
  1090. op->type = OP_MEM;
  1091. if (ctxt->ad_bytes == 2) {
  1092. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1093. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1094. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1095. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1096. /* 16-bit ModR/M decode. */
  1097. switch (ctxt->modrm_mod) {
  1098. case 0:
  1099. if (ctxt->modrm_rm == 6)
  1100. modrm_ea += insn_fetch(u16, ctxt);
  1101. break;
  1102. case 1:
  1103. modrm_ea += insn_fetch(s8, ctxt);
  1104. break;
  1105. case 2:
  1106. modrm_ea += insn_fetch(u16, ctxt);
  1107. break;
  1108. }
  1109. switch (ctxt->modrm_rm) {
  1110. case 0:
  1111. modrm_ea += bx + si;
  1112. break;
  1113. case 1:
  1114. modrm_ea += bx + di;
  1115. break;
  1116. case 2:
  1117. modrm_ea += bp + si;
  1118. break;
  1119. case 3:
  1120. modrm_ea += bp + di;
  1121. break;
  1122. case 4:
  1123. modrm_ea += si;
  1124. break;
  1125. case 5:
  1126. modrm_ea += di;
  1127. break;
  1128. case 6:
  1129. if (ctxt->modrm_mod != 0)
  1130. modrm_ea += bp;
  1131. break;
  1132. case 7:
  1133. modrm_ea += bx;
  1134. break;
  1135. }
  1136. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1137. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1138. ctxt->modrm_seg = VCPU_SREG_SS;
  1139. modrm_ea = (u16)modrm_ea;
  1140. } else {
  1141. /* 32/64-bit ModR/M decode. */
  1142. if ((ctxt->modrm_rm & 7) == 4) {
  1143. sib = insn_fetch(u8, ctxt);
  1144. index_reg |= (sib >> 3) & 7;
  1145. base_reg |= sib & 7;
  1146. scale = sib >> 6;
  1147. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1148. modrm_ea += insn_fetch(s32, ctxt);
  1149. else {
  1150. modrm_ea += reg_read(ctxt, base_reg);
  1151. adjust_modrm_seg(ctxt, base_reg);
  1152. /* Increment ESP on POP [ESP] */
  1153. if ((ctxt->d & IncSP) &&
  1154. base_reg == VCPU_REGS_RSP)
  1155. modrm_ea += ctxt->op_bytes;
  1156. }
  1157. if (index_reg != 4)
  1158. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1159. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1160. modrm_ea += insn_fetch(s32, ctxt);
  1161. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1162. ctxt->rip_relative = 1;
  1163. } else {
  1164. base_reg = ctxt->modrm_rm;
  1165. modrm_ea += reg_read(ctxt, base_reg);
  1166. adjust_modrm_seg(ctxt, base_reg);
  1167. }
  1168. switch (ctxt->modrm_mod) {
  1169. case 1:
  1170. modrm_ea += insn_fetch(s8, ctxt);
  1171. break;
  1172. case 2:
  1173. modrm_ea += insn_fetch(s32, ctxt);
  1174. break;
  1175. }
  1176. }
  1177. op->addr.mem.ea = modrm_ea;
  1178. if (ctxt->ad_bytes != 8)
  1179. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1180. done:
  1181. return rc;
  1182. }
  1183. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1184. struct operand *op)
  1185. {
  1186. int rc = X86EMUL_CONTINUE;
  1187. op->type = OP_MEM;
  1188. switch (ctxt->ad_bytes) {
  1189. case 2:
  1190. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1191. break;
  1192. case 4:
  1193. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1194. break;
  1195. case 8:
  1196. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1197. break;
  1198. }
  1199. done:
  1200. return rc;
  1201. }
  1202. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1203. {
  1204. long sv = 0, mask;
  1205. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1206. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1207. if (ctxt->src.bytes == 2)
  1208. sv = (s16)ctxt->src.val & (s16)mask;
  1209. else if (ctxt->src.bytes == 4)
  1210. sv = (s32)ctxt->src.val & (s32)mask;
  1211. else
  1212. sv = (s64)ctxt->src.val & (s64)mask;
  1213. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1214. ctxt->dst.addr.mem.ea + (sv >> 3));
  1215. }
  1216. /* only subword offset */
  1217. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1218. }
  1219. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1220. unsigned long addr, void *dest, unsigned size)
  1221. {
  1222. int rc;
  1223. struct read_cache *mc = &ctxt->mem_read;
  1224. if (mc->pos < mc->end)
  1225. goto read_cached;
  1226. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1227. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1228. &ctxt->exception);
  1229. if (rc != X86EMUL_CONTINUE)
  1230. return rc;
  1231. mc->end += size;
  1232. read_cached:
  1233. memcpy(dest, mc->data + mc->pos, size);
  1234. mc->pos += size;
  1235. return X86EMUL_CONTINUE;
  1236. }
  1237. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1238. struct segmented_address addr,
  1239. void *data,
  1240. unsigned size)
  1241. {
  1242. int rc;
  1243. ulong linear;
  1244. rc = linearize(ctxt, addr, size, false, &linear);
  1245. if (rc != X86EMUL_CONTINUE)
  1246. return rc;
  1247. return read_emulated(ctxt, linear, data, size);
  1248. }
  1249. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1250. struct segmented_address addr,
  1251. const void *data,
  1252. unsigned size)
  1253. {
  1254. int rc;
  1255. ulong linear;
  1256. rc = linearize(ctxt, addr, size, true, &linear);
  1257. if (rc != X86EMUL_CONTINUE)
  1258. return rc;
  1259. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1260. &ctxt->exception);
  1261. }
  1262. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1263. struct segmented_address addr,
  1264. const void *orig_data, const void *data,
  1265. unsigned size)
  1266. {
  1267. int rc;
  1268. ulong linear;
  1269. rc = linearize(ctxt, addr, size, true, &linear);
  1270. if (rc != X86EMUL_CONTINUE)
  1271. return rc;
  1272. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1273. size, &ctxt->exception);
  1274. }
  1275. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1276. unsigned int size, unsigned short port,
  1277. void *dest)
  1278. {
  1279. struct read_cache *rc = &ctxt->io_read;
  1280. if (rc->pos == rc->end) { /* refill pio read ahead */
  1281. unsigned int in_page, n;
  1282. unsigned int count = ctxt->rep_prefix ?
  1283. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1284. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1285. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1286. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1287. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1288. if (n == 0)
  1289. n = 1;
  1290. rc->pos = rc->end = 0;
  1291. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1292. return 0;
  1293. rc->end = n * size;
  1294. }
  1295. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1296. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1297. ctxt->dst.data = rc->data + rc->pos;
  1298. ctxt->dst.type = OP_MEM_STR;
  1299. ctxt->dst.count = (rc->end - rc->pos) / size;
  1300. rc->pos = rc->end;
  1301. } else {
  1302. memcpy(dest, rc->data + rc->pos, size);
  1303. rc->pos += size;
  1304. }
  1305. return 1;
  1306. }
  1307. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1308. u16 index, struct desc_struct *desc)
  1309. {
  1310. struct desc_ptr dt;
  1311. ulong addr;
  1312. ctxt->ops->get_idt(ctxt, &dt);
  1313. if (dt.size < index * 8 + 7)
  1314. return emulate_gp(ctxt, index << 3 | 0x2);
  1315. addr = dt.address + index * 8;
  1316. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1317. &ctxt->exception);
  1318. }
  1319. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1320. u16 selector, struct desc_ptr *dt)
  1321. {
  1322. const struct x86_emulate_ops *ops = ctxt->ops;
  1323. u32 base3 = 0;
  1324. if (selector & 1 << 2) {
  1325. struct desc_struct desc;
  1326. u16 sel;
  1327. memset (dt, 0, sizeof *dt);
  1328. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1329. VCPU_SREG_LDTR))
  1330. return;
  1331. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1332. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1333. } else
  1334. ops->get_gdt(ctxt, dt);
  1335. }
  1336. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1337. u16 selector, ulong *desc_addr_p)
  1338. {
  1339. struct desc_ptr dt;
  1340. u16 index = selector >> 3;
  1341. ulong addr;
  1342. get_descriptor_table_ptr(ctxt, selector, &dt);
  1343. if (dt.size < index * 8 + 7)
  1344. return emulate_gp(ctxt, selector & 0xfffc);
  1345. addr = dt.address + index * 8;
  1346. #ifdef CONFIG_X86_64
  1347. if (addr >> 32 != 0) {
  1348. u64 efer = 0;
  1349. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1350. if (!(efer & EFER_LMA))
  1351. addr &= (u32)-1;
  1352. }
  1353. #endif
  1354. *desc_addr_p = addr;
  1355. return X86EMUL_CONTINUE;
  1356. }
  1357. /* allowed just for 8 bytes segments */
  1358. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1359. u16 selector, struct desc_struct *desc,
  1360. ulong *desc_addr_p)
  1361. {
  1362. int rc;
  1363. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1364. if (rc != X86EMUL_CONTINUE)
  1365. return rc;
  1366. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1367. &ctxt->exception);
  1368. }
  1369. /* allowed just for 8 bytes segments */
  1370. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1371. u16 selector, struct desc_struct *desc)
  1372. {
  1373. int rc;
  1374. ulong addr;
  1375. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1376. if (rc != X86EMUL_CONTINUE)
  1377. return rc;
  1378. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1379. &ctxt->exception);
  1380. }
  1381. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1382. u16 selector, int seg, u8 cpl,
  1383. enum x86_transfer_type transfer,
  1384. struct desc_struct *desc)
  1385. {
  1386. struct desc_struct seg_desc, old_desc;
  1387. u8 dpl, rpl;
  1388. unsigned err_vec = GP_VECTOR;
  1389. u32 err_code = 0;
  1390. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1391. ulong desc_addr;
  1392. int ret;
  1393. u16 dummy;
  1394. u32 base3 = 0;
  1395. memset(&seg_desc, 0, sizeof seg_desc);
  1396. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1397. /* set real mode segment descriptor (keep limit etc. for
  1398. * unreal mode) */
  1399. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1400. set_desc_base(&seg_desc, selector << 4);
  1401. goto load;
  1402. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1403. /* VM86 needs a clean new segment descriptor */
  1404. set_desc_base(&seg_desc, selector << 4);
  1405. set_desc_limit(&seg_desc, 0xffff);
  1406. seg_desc.type = 3;
  1407. seg_desc.p = 1;
  1408. seg_desc.s = 1;
  1409. seg_desc.dpl = 3;
  1410. goto load;
  1411. }
  1412. rpl = selector & 3;
  1413. /* TR should be in GDT only */
  1414. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1415. goto exception;
  1416. /* NULL selector is not valid for TR, CS and (except for long mode) SS */
  1417. if (null_selector) {
  1418. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
  1419. goto exception;
  1420. if (seg == VCPU_SREG_SS) {
  1421. if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
  1422. goto exception;
  1423. /*
  1424. * ctxt->ops->set_segment expects the CPL to be in
  1425. * SS.DPL, so fake an expand-up 32-bit data segment.
  1426. */
  1427. seg_desc.type = 3;
  1428. seg_desc.p = 1;
  1429. seg_desc.s = 1;
  1430. seg_desc.dpl = cpl;
  1431. seg_desc.d = 1;
  1432. seg_desc.g = 1;
  1433. }
  1434. /* Skip all following checks */
  1435. goto load;
  1436. }
  1437. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1438. if (ret != X86EMUL_CONTINUE)
  1439. return ret;
  1440. err_code = selector & 0xfffc;
  1441. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1442. GP_VECTOR;
  1443. /* can't load system descriptor into segment selector */
  1444. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1445. if (transfer == X86_TRANSFER_CALL_JMP)
  1446. return X86EMUL_UNHANDLEABLE;
  1447. goto exception;
  1448. }
  1449. if (!seg_desc.p) {
  1450. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1451. goto exception;
  1452. }
  1453. dpl = seg_desc.dpl;
  1454. switch (seg) {
  1455. case VCPU_SREG_SS:
  1456. /*
  1457. * segment is not a writable data segment or segment
  1458. * selector's RPL != CPL or segment selector's RPL != CPL
  1459. */
  1460. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1461. goto exception;
  1462. break;
  1463. case VCPU_SREG_CS:
  1464. if (!(seg_desc.type & 8))
  1465. goto exception;
  1466. if (seg_desc.type & 4) {
  1467. /* conforming */
  1468. if (dpl > cpl)
  1469. goto exception;
  1470. } else {
  1471. /* nonconforming */
  1472. if (rpl > cpl || dpl != cpl)
  1473. goto exception;
  1474. }
  1475. /* in long-mode d/b must be clear if l is set */
  1476. if (seg_desc.d && seg_desc.l) {
  1477. u64 efer = 0;
  1478. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1479. if (efer & EFER_LMA)
  1480. goto exception;
  1481. }
  1482. /* CS(RPL) <- CPL */
  1483. selector = (selector & 0xfffc) | cpl;
  1484. break;
  1485. case VCPU_SREG_TR:
  1486. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1487. goto exception;
  1488. old_desc = seg_desc;
  1489. seg_desc.type |= 2; /* busy */
  1490. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1491. sizeof(seg_desc), &ctxt->exception);
  1492. if (ret != X86EMUL_CONTINUE)
  1493. return ret;
  1494. break;
  1495. case VCPU_SREG_LDTR:
  1496. if (seg_desc.s || seg_desc.type != 2)
  1497. goto exception;
  1498. break;
  1499. default: /* DS, ES, FS, or GS */
  1500. /*
  1501. * segment is not a data or readable code segment or
  1502. * ((segment is a data or nonconforming code segment)
  1503. * and (both RPL and CPL > DPL))
  1504. */
  1505. if ((seg_desc.type & 0xa) == 0x8 ||
  1506. (((seg_desc.type & 0xc) != 0xc) &&
  1507. (rpl > dpl && cpl > dpl)))
  1508. goto exception;
  1509. break;
  1510. }
  1511. if (seg_desc.s) {
  1512. /* mark segment as accessed */
  1513. if (!(seg_desc.type & 1)) {
  1514. seg_desc.type |= 1;
  1515. ret = write_segment_descriptor(ctxt, selector,
  1516. &seg_desc);
  1517. if (ret != X86EMUL_CONTINUE)
  1518. return ret;
  1519. }
  1520. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1521. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1522. sizeof(base3), &ctxt->exception);
  1523. if (ret != X86EMUL_CONTINUE)
  1524. return ret;
  1525. if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
  1526. ((u64)base3 << 32), ctxt))
  1527. return emulate_gp(ctxt, 0);
  1528. }
  1529. load:
  1530. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1531. if (desc)
  1532. *desc = seg_desc;
  1533. return X86EMUL_CONTINUE;
  1534. exception:
  1535. return emulate_exception(ctxt, err_vec, err_code, true);
  1536. }
  1537. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1538. u16 selector, int seg)
  1539. {
  1540. u8 cpl = ctxt->ops->cpl(ctxt);
  1541. /*
  1542. * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
  1543. * they can load it at CPL<3 (Intel's manual says only LSS can,
  1544. * but it's wrong).
  1545. *
  1546. * However, the Intel manual says that putting IST=1/DPL=3 in
  1547. * an interrupt gate will result in SS=3 (the AMD manual instead
  1548. * says it doesn't), so allow SS=3 in __load_segment_descriptor
  1549. * and only forbid it here.
  1550. */
  1551. if (seg == VCPU_SREG_SS && selector == 3 &&
  1552. ctxt->mode == X86EMUL_MODE_PROT64)
  1553. return emulate_exception(ctxt, GP_VECTOR, 0, true);
  1554. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1555. X86_TRANSFER_NONE, NULL);
  1556. }
  1557. static void write_register_operand(struct operand *op)
  1558. {
  1559. return assign_register(op->addr.reg, op->val, op->bytes);
  1560. }
  1561. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1562. {
  1563. switch (op->type) {
  1564. case OP_REG:
  1565. write_register_operand(op);
  1566. break;
  1567. case OP_MEM:
  1568. if (ctxt->lock_prefix)
  1569. return segmented_cmpxchg(ctxt,
  1570. op->addr.mem,
  1571. &op->orig_val,
  1572. &op->val,
  1573. op->bytes);
  1574. else
  1575. return segmented_write(ctxt,
  1576. op->addr.mem,
  1577. &op->val,
  1578. op->bytes);
  1579. break;
  1580. case OP_MEM_STR:
  1581. return segmented_write(ctxt,
  1582. op->addr.mem,
  1583. op->data,
  1584. op->bytes * op->count);
  1585. break;
  1586. case OP_XMM:
  1587. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1588. break;
  1589. case OP_MM:
  1590. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1591. break;
  1592. case OP_NONE:
  1593. /* no writeback */
  1594. break;
  1595. default:
  1596. break;
  1597. }
  1598. return X86EMUL_CONTINUE;
  1599. }
  1600. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1601. {
  1602. struct segmented_address addr;
  1603. rsp_increment(ctxt, -bytes);
  1604. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1605. addr.seg = VCPU_SREG_SS;
  1606. return segmented_write(ctxt, addr, data, bytes);
  1607. }
  1608. static int em_push(struct x86_emulate_ctxt *ctxt)
  1609. {
  1610. /* Disable writeback. */
  1611. ctxt->dst.type = OP_NONE;
  1612. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1613. }
  1614. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1615. void *dest, int len)
  1616. {
  1617. int rc;
  1618. struct segmented_address addr;
  1619. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1620. addr.seg = VCPU_SREG_SS;
  1621. rc = segmented_read(ctxt, addr, dest, len);
  1622. if (rc != X86EMUL_CONTINUE)
  1623. return rc;
  1624. rsp_increment(ctxt, len);
  1625. return rc;
  1626. }
  1627. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1628. {
  1629. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1630. }
  1631. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1632. void *dest, int len)
  1633. {
  1634. int rc;
  1635. unsigned long val, change_mask;
  1636. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1637. int cpl = ctxt->ops->cpl(ctxt);
  1638. rc = emulate_pop(ctxt, &val, len);
  1639. if (rc != X86EMUL_CONTINUE)
  1640. return rc;
  1641. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1642. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1643. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1644. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1645. switch(ctxt->mode) {
  1646. case X86EMUL_MODE_PROT64:
  1647. case X86EMUL_MODE_PROT32:
  1648. case X86EMUL_MODE_PROT16:
  1649. if (cpl == 0)
  1650. change_mask |= X86_EFLAGS_IOPL;
  1651. if (cpl <= iopl)
  1652. change_mask |= X86_EFLAGS_IF;
  1653. break;
  1654. case X86EMUL_MODE_VM86:
  1655. if (iopl < 3)
  1656. return emulate_gp(ctxt, 0);
  1657. change_mask |= X86_EFLAGS_IF;
  1658. break;
  1659. default: /* real mode */
  1660. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1661. break;
  1662. }
  1663. *(unsigned long *)dest =
  1664. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1665. return rc;
  1666. }
  1667. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1668. {
  1669. ctxt->dst.type = OP_REG;
  1670. ctxt->dst.addr.reg = &ctxt->eflags;
  1671. ctxt->dst.bytes = ctxt->op_bytes;
  1672. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1673. }
  1674. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. int rc;
  1677. unsigned frame_size = ctxt->src.val;
  1678. unsigned nesting_level = ctxt->src2.val & 31;
  1679. ulong rbp;
  1680. if (nesting_level)
  1681. return X86EMUL_UNHANDLEABLE;
  1682. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1683. rc = push(ctxt, &rbp, stack_size(ctxt));
  1684. if (rc != X86EMUL_CONTINUE)
  1685. return rc;
  1686. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1687. stack_mask(ctxt));
  1688. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1689. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1690. stack_mask(ctxt));
  1691. return X86EMUL_CONTINUE;
  1692. }
  1693. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1694. {
  1695. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1696. stack_mask(ctxt));
  1697. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1698. }
  1699. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1700. {
  1701. int seg = ctxt->src2.val;
  1702. ctxt->src.val = get_segment_selector(ctxt, seg);
  1703. if (ctxt->op_bytes == 4) {
  1704. rsp_increment(ctxt, -2);
  1705. ctxt->op_bytes = 2;
  1706. }
  1707. return em_push(ctxt);
  1708. }
  1709. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1710. {
  1711. int seg = ctxt->src2.val;
  1712. unsigned long selector;
  1713. int rc;
  1714. rc = emulate_pop(ctxt, &selector, 2);
  1715. if (rc != X86EMUL_CONTINUE)
  1716. return rc;
  1717. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1718. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1719. if (ctxt->op_bytes > 2)
  1720. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1721. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1722. return rc;
  1723. }
  1724. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1725. {
  1726. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1727. int rc = X86EMUL_CONTINUE;
  1728. int reg = VCPU_REGS_RAX;
  1729. while (reg <= VCPU_REGS_RDI) {
  1730. (reg == VCPU_REGS_RSP) ?
  1731. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1732. rc = em_push(ctxt);
  1733. if (rc != X86EMUL_CONTINUE)
  1734. return rc;
  1735. ++reg;
  1736. }
  1737. return rc;
  1738. }
  1739. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1740. {
  1741. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1742. return em_push(ctxt);
  1743. }
  1744. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1745. {
  1746. int rc = X86EMUL_CONTINUE;
  1747. int reg = VCPU_REGS_RDI;
  1748. u32 val;
  1749. while (reg >= VCPU_REGS_RAX) {
  1750. if (reg == VCPU_REGS_RSP) {
  1751. rsp_increment(ctxt, ctxt->op_bytes);
  1752. --reg;
  1753. }
  1754. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1755. if (rc != X86EMUL_CONTINUE)
  1756. break;
  1757. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1758. --reg;
  1759. }
  1760. return rc;
  1761. }
  1762. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1763. {
  1764. const struct x86_emulate_ops *ops = ctxt->ops;
  1765. int rc;
  1766. struct desc_ptr dt;
  1767. gva_t cs_addr;
  1768. gva_t eip_addr;
  1769. u16 cs, eip;
  1770. /* TODO: Add limit checks */
  1771. ctxt->src.val = ctxt->eflags;
  1772. rc = em_push(ctxt);
  1773. if (rc != X86EMUL_CONTINUE)
  1774. return rc;
  1775. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1776. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1777. rc = em_push(ctxt);
  1778. if (rc != X86EMUL_CONTINUE)
  1779. return rc;
  1780. ctxt->src.val = ctxt->_eip;
  1781. rc = em_push(ctxt);
  1782. if (rc != X86EMUL_CONTINUE)
  1783. return rc;
  1784. ops->get_idt(ctxt, &dt);
  1785. eip_addr = dt.address + (irq << 2);
  1786. cs_addr = dt.address + (irq << 2) + 2;
  1787. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1788. if (rc != X86EMUL_CONTINUE)
  1789. return rc;
  1790. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1791. if (rc != X86EMUL_CONTINUE)
  1792. return rc;
  1793. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1794. if (rc != X86EMUL_CONTINUE)
  1795. return rc;
  1796. ctxt->_eip = eip;
  1797. return rc;
  1798. }
  1799. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1800. {
  1801. int rc;
  1802. invalidate_registers(ctxt);
  1803. rc = __emulate_int_real(ctxt, irq);
  1804. if (rc == X86EMUL_CONTINUE)
  1805. writeback_registers(ctxt);
  1806. return rc;
  1807. }
  1808. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1809. {
  1810. switch(ctxt->mode) {
  1811. case X86EMUL_MODE_REAL:
  1812. return __emulate_int_real(ctxt, irq);
  1813. case X86EMUL_MODE_VM86:
  1814. case X86EMUL_MODE_PROT16:
  1815. case X86EMUL_MODE_PROT32:
  1816. case X86EMUL_MODE_PROT64:
  1817. default:
  1818. /* Protected mode interrupts unimplemented yet */
  1819. return X86EMUL_UNHANDLEABLE;
  1820. }
  1821. }
  1822. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1823. {
  1824. int rc = X86EMUL_CONTINUE;
  1825. unsigned long temp_eip = 0;
  1826. unsigned long temp_eflags = 0;
  1827. unsigned long cs = 0;
  1828. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1829. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1830. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1831. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1832. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1833. X86_EFLAGS_FIXED;
  1834. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1835. X86_EFLAGS_VIP;
  1836. /* TODO: Add stack limit check */
  1837. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1838. if (rc != X86EMUL_CONTINUE)
  1839. return rc;
  1840. if (temp_eip & ~0xffff)
  1841. return emulate_gp(ctxt, 0);
  1842. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1843. if (rc != X86EMUL_CONTINUE)
  1844. return rc;
  1845. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1846. if (rc != X86EMUL_CONTINUE)
  1847. return rc;
  1848. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1849. if (rc != X86EMUL_CONTINUE)
  1850. return rc;
  1851. ctxt->_eip = temp_eip;
  1852. if (ctxt->op_bytes == 4)
  1853. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1854. else if (ctxt->op_bytes == 2) {
  1855. ctxt->eflags &= ~0xffff;
  1856. ctxt->eflags |= temp_eflags;
  1857. }
  1858. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1859. ctxt->eflags |= X86_EFLAGS_FIXED;
  1860. ctxt->ops->set_nmi_mask(ctxt, false);
  1861. return rc;
  1862. }
  1863. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1864. {
  1865. switch(ctxt->mode) {
  1866. case X86EMUL_MODE_REAL:
  1867. return emulate_iret_real(ctxt);
  1868. case X86EMUL_MODE_VM86:
  1869. case X86EMUL_MODE_PROT16:
  1870. case X86EMUL_MODE_PROT32:
  1871. case X86EMUL_MODE_PROT64:
  1872. default:
  1873. /* iret from protected mode unimplemented yet */
  1874. return X86EMUL_UNHANDLEABLE;
  1875. }
  1876. }
  1877. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1878. {
  1879. int rc;
  1880. unsigned short sel;
  1881. struct desc_struct new_desc;
  1882. u8 cpl = ctxt->ops->cpl(ctxt);
  1883. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1884. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1885. X86_TRANSFER_CALL_JMP,
  1886. &new_desc);
  1887. if (rc != X86EMUL_CONTINUE)
  1888. return rc;
  1889. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1890. /* Error handling is not implemented. */
  1891. if (rc != X86EMUL_CONTINUE)
  1892. return X86EMUL_UNHANDLEABLE;
  1893. return rc;
  1894. }
  1895. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1896. {
  1897. return assign_eip_near(ctxt, ctxt->src.val);
  1898. }
  1899. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1900. {
  1901. int rc;
  1902. long int old_eip;
  1903. old_eip = ctxt->_eip;
  1904. rc = assign_eip_near(ctxt, ctxt->src.val);
  1905. if (rc != X86EMUL_CONTINUE)
  1906. return rc;
  1907. ctxt->src.val = old_eip;
  1908. rc = em_push(ctxt);
  1909. return rc;
  1910. }
  1911. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1912. {
  1913. u64 old = ctxt->dst.orig_val64;
  1914. if (ctxt->dst.bytes == 16)
  1915. return X86EMUL_UNHANDLEABLE;
  1916. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1917. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1918. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1919. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1920. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1921. } else {
  1922. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1923. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1924. ctxt->eflags |= X86_EFLAGS_ZF;
  1925. }
  1926. return X86EMUL_CONTINUE;
  1927. }
  1928. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1929. {
  1930. int rc;
  1931. unsigned long eip;
  1932. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1933. if (rc != X86EMUL_CONTINUE)
  1934. return rc;
  1935. return assign_eip_near(ctxt, eip);
  1936. }
  1937. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1938. {
  1939. int rc;
  1940. unsigned long eip, cs;
  1941. int cpl = ctxt->ops->cpl(ctxt);
  1942. struct desc_struct new_desc;
  1943. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1944. if (rc != X86EMUL_CONTINUE)
  1945. return rc;
  1946. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1947. if (rc != X86EMUL_CONTINUE)
  1948. return rc;
  1949. /* Outer-privilege level return is not implemented */
  1950. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1951. return X86EMUL_UNHANDLEABLE;
  1952. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1953. X86_TRANSFER_RET,
  1954. &new_desc);
  1955. if (rc != X86EMUL_CONTINUE)
  1956. return rc;
  1957. rc = assign_eip_far(ctxt, eip, &new_desc);
  1958. /* Error handling is not implemented. */
  1959. if (rc != X86EMUL_CONTINUE)
  1960. return X86EMUL_UNHANDLEABLE;
  1961. return rc;
  1962. }
  1963. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1964. {
  1965. int rc;
  1966. rc = em_ret_far(ctxt);
  1967. if (rc != X86EMUL_CONTINUE)
  1968. return rc;
  1969. rsp_increment(ctxt, ctxt->src.val);
  1970. return X86EMUL_CONTINUE;
  1971. }
  1972. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1973. {
  1974. /* Save real source value, then compare EAX against destination. */
  1975. ctxt->dst.orig_val = ctxt->dst.val;
  1976. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1977. ctxt->src.orig_val = ctxt->src.val;
  1978. ctxt->src.val = ctxt->dst.orig_val;
  1979. fastop(ctxt, em_cmp);
  1980. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1981. /* Success: write back to memory; no update of EAX */
  1982. ctxt->src.type = OP_NONE;
  1983. ctxt->dst.val = ctxt->src.orig_val;
  1984. } else {
  1985. /* Failure: write the value we saw to EAX. */
  1986. ctxt->src.type = OP_REG;
  1987. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1988. ctxt->src.val = ctxt->dst.orig_val;
  1989. /* Create write-cycle to dest by writing the same value */
  1990. ctxt->dst.val = ctxt->dst.orig_val;
  1991. }
  1992. return X86EMUL_CONTINUE;
  1993. }
  1994. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1995. {
  1996. int seg = ctxt->src2.val;
  1997. unsigned short sel;
  1998. int rc;
  1999. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2000. rc = load_segment_descriptor(ctxt, sel, seg);
  2001. if (rc != X86EMUL_CONTINUE)
  2002. return rc;
  2003. ctxt->dst.val = ctxt->src.val;
  2004. return rc;
  2005. }
  2006. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  2007. {
  2008. u32 eax, ebx, ecx, edx;
  2009. eax = 0x80000001;
  2010. ecx = 0;
  2011. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
  2012. return edx & bit(X86_FEATURE_LM);
  2013. }
  2014. #define GET_SMSTATE(type, smbase, offset) \
  2015. ({ \
  2016. type __val; \
  2017. int r = ctxt->ops->read_phys(ctxt, smbase + offset, &__val, \
  2018. sizeof(__val)); \
  2019. if (r != X86EMUL_CONTINUE) \
  2020. return X86EMUL_UNHANDLEABLE; \
  2021. __val; \
  2022. })
  2023. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  2024. {
  2025. desc->g = (flags >> 23) & 1;
  2026. desc->d = (flags >> 22) & 1;
  2027. desc->l = (flags >> 21) & 1;
  2028. desc->avl = (flags >> 20) & 1;
  2029. desc->p = (flags >> 15) & 1;
  2030. desc->dpl = (flags >> 13) & 3;
  2031. desc->s = (flags >> 12) & 1;
  2032. desc->type = (flags >> 8) & 15;
  2033. }
  2034. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2035. {
  2036. struct desc_struct desc;
  2037. int offset;
  2038. u16 selector;
  2039. selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);
  2040. if (n < 3)
  2041. offset = 0x7f84 + n * 12;
  2042. else
  2043. offset = 0x7f2c + (n - 3) * 12;
  2044. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2045. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2046. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
  2047. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  2048. return X86EMUL_CONTINUE;
  2049. }
  2050. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2051. {
  2052. struct desc_struct desc;
  2053. int offset;
  2054. u16 selector;
  2055. u32 base3;
  2056. offset = 0x7e00 + n * 16;
  2057. selector = GET_SMSTATE(u16, smbase, offset);
  2058. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
  2059. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2060. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2061. base3 = GET_SMSTATE(u32, smbase, offset + 12);
  2062. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2063. return X86EMUL_CONTINUE;
  2064. }
  2065. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2066. u64 cr0, u64 cr3, u64 cr4)
  2067. {
  2068. int bad;
  2069. u64 pcid;
  2070. /* In order to later set CR4.PCIDE, CR3[11:0] must be zero. */
  2071. pcid = 0;
  2072. if (cr4 & X86_CR4_PCIDE) {
  2073. pcid = cr3 & 0xfff;
  2074. cr3 &= ~0xfff;
  2075. }
  2076. bad = ctxt->ops->set_cr(ctxt, 3, cr3);
  2077. if (bad)
  2078. return X86EMUL_UNHANDLEABLE;
  2079. /*
  2080. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2081. * Then enable protected mode. However, PCID cannot be enabled
  2082. * if EFER.LMA=0, so set it separately.
  2083. */
  2084. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2085. if (bad)
  2086. return X86EMUL_UNHANDLEABLE;
  2087. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2088. if (bad)
  2089. return X86EMUL_UNHANDLEABLE;
  2090. if (cr4 & X86_CR4_PCIDE) {
  2091. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2092. if (bad)
  2093. return X86EMUL_UNHANDLEABLE;
  2094. if (pcid) {
  2095. bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
  2096. if (bad)
  2097. return X86EMUL_UNHANDLEABLE;
  2098. }
  2099. }
  2100. return X86EMUL_CONTINUE;
  2101. }
  2102. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2103. {
  2104. struct desc_struct desc;
  2105. struct desc_ptr dt;
  2106. u16 selector;
  2107. u32 val, cr0, cr3, cr4;
  2108. int i;
  2109. cr0 = GET_SMSTATE(u32, smbase, 0x7ffc);
  2110. cr3 = GET_SMSTATE(u32, smbase, 0x7ff8);
  2111. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
  2112. ctxt->_eip = GET_SMSTATE(u32, smbase, 0x7ff0);
  2113. for (i = 0; i < 8; i++)
  2114. *reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);
  2115. val = GET_SMSTATE(u32, smbase, 0x7fcc);
  2116. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2117. val = GET_SMSTATE(u32, smbase, 0x7fc8);
  2118. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2119. selector = GET_SMSTATE(u32, smbase, 0x7fc4);
  2120. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f64));
  2121. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f60));
  2122. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f5c));
  2123. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2124. selector = GET_SMSTATE(u32, smbase, 0x7fc0);
  2125. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f80));
  2126. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f7c));
  2127. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f78));
  2128. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2129. dt.address = GET_SMSTATE(u32, smbase, 0x7f74);
  2130. dt.size = GET_SMSTATE(u32, smbase, 0x7f70);
  2131. ctxt->ops->set_gdt(ctxt, &dt);
  2132. dt.address = GET_SMSTATE(u32, smbase, 0x7f58);
  2133. dt.size = GET_SMSTATE(u32, smbase, 0x7f54);
  2134. ctxt->ops->set_idt(ctxt, &dt);
  2135. for (i = 0; i < 6; i++) {
  2136. int r = rsm_load_seg_32(ctxt, smbase, i);
  2137. if (r != X86EMUL_CONTINUE)
  2138. return r;
  2139. }
  2140. cr4 = GET_SMSTATE(u32, smbase, 0x7f14);
  2141. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));
  2142. return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
  2143. }
  2144. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2145. {
  2146. struct desc_struct desc;
  2147. struct desc_ptr dt;
  2148. u64 val, cr0, cr3, cr4;
  2149. u32 base3;
  2150. u16 selector;
  2151. int i, r;
  2152. for (i = 0; i < 16; i++)
  2153. *reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);
  2154. ctxt->_eip = GET_SMSTATE(u64, smbase, 0x7f78);
  2155. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;
  2156. val = GET_SMSTATE(u32, smbase, 0x7f68);
  2157. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2158. val = GET_SMSTATE(u32, smbase, 0x7f60);
  2159. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2160. cr0 = GET_SMSTATE(u64, smbase, 0x7f58);
  2161. cr3 = GET_SMSTATE(u64, smbase, 0x7f50);
  2162. cr4 = GET_SMSTATE(u64, smbase, 0x7f48);
  2163. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
  2164. val = GET_SMSTATE(u64, smbase, 0x7ed0);
  2165. ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
  2166. selector = GET_SMSTATE(u32, smbase, 0x7e90);
  2167. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e92) << 8);
  2168. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e94));
  2169. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e98));
  2170. base3 = GET_SMSTATE(u32, smbase, 0x7e9c);
  2171. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2172. dt.size = GET_SMSTATE(u32, smbase, 0x7e84);
  2173. dt.address = GET_SMSTATE(u64, smbase, 0x7e88);
  2174. ctxt->ops->set_idt(ctxt, &dt);
  2175. selector = GET_SMSTATE(u32, smbase, 0x7e70);
  2176. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e72) << 8);
  2177. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e74));
  2178. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e78));
  2179. base3 = GET_SMSTATE(u32, smbase, 0x7e7c);
  2180. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2181. dt.size = GET_SMSTATE(u32, smbase, 0x7e64);
  2182. dt.address = GET_SMSTATE(u64, smbase, 0x7e68);
  2183. ctxt->ops->set_gdt(ctxt, &dt);
  2184. r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
  2185. if (r != X86EMUL_CONTINUE)
  2186. return r;
  2187. for (i = 0; i < 6; i++) {
  2188. r = rsm_load_seg_64(ctxt, smbase, i);
  2189. if (r != X86EMUL_CONTINUE)
  2190. return r;
  2191. }
  2192. return X86EMUL_CONTINUE;
  2193. }
  2194. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2195. {
  2196. unsigned long cr0, cr4, efer;
  2197. u64 smbase;
  2198. int ret;
  2199. if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
  2200. return emulate_ud(ctxt);
  2201. /*
  2202. * Get back to real mode, to prepare a safe state in which to load
  2203. * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
  2204. * supports long mode.
  2205. */
  2206. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2207. if (emulator_has_longmode(ctxt)) {
  2208. struct desc_struct cs_desc;
  2209. /* Zero CR4.PCIDE before CR0.PG. */
  2210. if (cr4 & X86_CR4_PCIDE) {
  2211. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2212. cr4 &= ~X86_CR4_PCIDE;
  2213. }
  2214. /* A 32-bit code segment is required to clear EFER.LMA. */
  2215. memset(&cs_desc, 0, sizeof(cs_desc));
  2216. cs_desc.type = 0xb;
  2217. cs_desc.s = cs_desc.g = cs_desc.p = 1;
  2218. ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
  2219. }
  2220. /* For the 64-bit case, this will clear EFER.LMA. */
  2221. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2222. if (cr0 & X86_CR0_PE)
  2223. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2224. /* Now clear CR4.PAE (which must be done before clearing EFER.LME). */
  2225. if (cr4 & X86_CR4_PAE)
  2226. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2227. /* And finally go back to 32-bit mode. */
  2228. efer = 0;
  2229. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2230. smbase = ctxt->ops->get_smbase(ctxt);
  2231. /*
  2232. * Give pre_leave_smm() a chance to make ISA-specific changes to the
  2233. * vCPU state (e.g. enter guest mode) before loading state from the SMM
  2234. * state-save area.
  2235. */
  2236. if (ctxt->ops->pre_leave_smm(ctxt, smbase))
  2237. return X86EMUL_UNHANDLEABLE;
  2238. if (emulator_has_longmode(ctxt))
  2239. ret = rsm_load_state_64(ctxt, smbase + 0x8000);
  2240. else
  2241. ret = rsm_load_state_32(ctxt, smbase + 0x8000);
  2242. if (ret != X86EMUL_CONTINUE) {
  2243. /* FIXME: should triple fault */
  2244. return X86EMUL_UNHANDLEABLE;
  2245. }
  2246. if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2247. ctxt->ops->set_nmi_mask(ctxt, false);
  2248. ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
  2249. ~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));
  2250. return X86EMUL_CONTINUE;
  2251. }
  2252. static void
  2253. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  2254. struct desc_struct *cs, struct desc_struct *ss)
  2255. {
  2256. cs->l = 0; /* will be adjusted later */
  2257. set_desc_base(cs, 0); /* flat segment */
  2258. cs->g = 1; /* 4kb granularity */
  2259. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2260. cs->type = 0x0b; /* Read, Execute, Accessed */
  2261. cs->s = 1;
  2262. cs->dpl = 0; /* will be adjusted later */
  2263. cs->p = 1;
  2264. cs->d = 1;
  2265. cs->avl = 0;
  2266. set_desc_base(ss, 0); /* flat segment */
  2267. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2268. ss->g = 1; /* 4kb granularity */
  2269. ss->s = 1;
  2270. ss->type = 0x03; /* Read/Write, Accessed */
  2271. ss->d = 1; /* 32bit stack segment */
  2272. ss->dpl = 0;
  2273. ss->p = 1;
  2274. ss->l = 0;
  2275. ss->avl = 0;
  2276. }
  2277. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2278. {
  2279. u32 eax, ebx, ecx, edx;
  2280. eax = ecx = 0;
  2281. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
  2282. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  2283. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  2284. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  2285. }
  2286. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2287. {
  2288. const struct x86_emulate_ops *ops = ctxt->ops;
  2289. u32 eax, ebx, ecx, edx;
  2290. /*
  2291. * syscall should always be enabled in longmode - so only become
  2292. * vendor specific (cpuid) if other modes are active...
  2293. */
  2294. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2295. return true;
  2296. eax = 0x00000000;
  2297. ecx = 0x00000000;
  2298. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
  2299. /*
  2300. * Intel ("GenuineIntel")
  2301. * remark: Intel CPUs only support "syscall" in 64bit
  2302. * longmode. Also an 64bit guest with a
  2303. * 32bit compat-app running will #UD !! While this
  2304. * behaviour can be fixed (by emulating) into AMD
  2305. * response - CPUs of AMD can't behave like Intel.
  2306. */
  2307. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2308. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2309. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2310. return false;
  2311. /* AMD ("AuthenticAMD") */
  2312. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2313. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2314. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2315. return true;
  2316. /* AMD ("AMDisbetter!") */
  2317. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2318. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2319. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2320. return true;
  2321. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2322. return false;
  2323. }
  2324. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2325. {
  2326. const struct x86_emulate_ops *ops = ctxt->ops;
  2327. struct desc_struct cs, ss;
  2328. u64 msr_data;
  2329. u16 cs_sel, ss_sel;
  2330. u64 efer = 0;
  2331. /* syscall is not available in real mode */
  2332. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2333. ctxt->mode == X86EMUL_MODE_VM86)
  2334. return emulate_ud(ctxt);
  2335. if (!(em_syscall_is_enabled(ctxt)))
  2336. return emulate_ud(ctxt);
  2337. ops->get_msr(ctxt, MSR_EFER, &efer);
  2338. setup_syscalls_segments(ctxt, &cs, &ss);
  2339. if (!(efer & EFER_SCE))
  2340. return emulate_ud(ctxt);
  2341. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2342. msr_data >>= 32;
  2343. cs_sel = (u16)(msr_data & 0xfffc);
  2344. ss_sel = (u16)(msr_data + 8);
  2345. if (efer & EFER_LMA) {
  2346. cs.d = 0;
  2347. cs.l = 1;
  2348. }
  2349. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2350. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2351. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2352. if (efer & EFER_LMA) {
  2353. #ifdef CONFIG_X86_64
  2354. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2355. ops->get_msr(ctxt,
  2356. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2357. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2358. ctxt->_eip = msr_data;
  2359. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2360. ctxt->eflags &= ~msr_data;
  2361. ctxt->eflags |= X86_EFLAGS_FIXED;
  2362. #endif
  2363. } else {
  2364. /* legacy mode */
  2365. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2366. ctxt->_eip = (u32)msr_data;
  2367. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2368. }
  2369. ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
  2370. return X86EMUL_CONTINUE;
  2371. }
  2372. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2373. {
  2374. const struct x86_emulate_ops *ops = ctxt->ops;
  2375. struct desc_struct cs, ss;
  2376. u64 msr_data;
  2377. u16 cs_sel, ss_sel;
  2378. u64 efer = 0;
  2379. ops->get_msr(ctxt, MSR_EFER, &efer);
  2380. /* inject #GP if in real mode */
  2381. if (ctxt->mode == X86EMUL_MODE_REAL)
  2382. return emulate_gp(ctxt, 0);
  2383. /*
  2384. * Not recognized on AMD in compat mode (but is recognized in legacy
  2385. * mode).
  2386. */
  2387. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2388. && !vendor_intel(ctxt))
  2389. return emulate_ud(ctxt);
  2390. /* sysenter/sysexit have not been tested in 64bit mode. */
  2391. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2392. return X86EMUL_UNHANDLEABLE;
  2393. setup_syscalls_segments(ctxt, &cs, &ss);
  2394. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2395. if ((msr_data & 0xfffc) == 0x0)
  2396. return emulate_gp(ctxt, 0);
  2397. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2398. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2399. ss_sel = cs_sel + 8;
  2400. if (efer & EFER_LMA) {
  2401. cs.d = 0;
  2402. cs.l = 1;
  2403. }
  2404. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2405. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2406. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2407. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2408. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2409. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2410. (u32)msr_data;
  2411. return X86EMUL_CONTINUE;
  2412. }
  2413. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2414. {
  2415. const struct x86_emulate_ops *ops = ctxt->ops;
  2416. struct desc_struct cs, ss;
  2417. u64 msr_data, rcx, rdx;
  2418. int usermode;
  2419. u16 cs_sel = 0, ss_sel = 0;
  2420. /* inject #GP if in real mode or Virtual 8086 mode */
  2421. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2422. ctxt->mode == X86EMUL_MODE_VM86)
  2423. return emulate_gp(ctxt, 0);
  2424. setup_syscalls_segments(ctxt, &cs, &ss);
  2425. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2426. usermode = X86EMUL_MODE_PROT64;
  2427. else
  2428. usermode = X86EMUL_MODE_PROT32;
  2429. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2430. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2431. cs.dpl = 3;
  2432. ss.dpl = 3;
  2433. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2434. switch (usermode) {
  2435. case X86EMUL_MODE_PROT32:
  2436. cs_sel = (u16)(msr_data + 16);
  2437. if ((msr_data & 0xfffc) == 0x0)
  2438. return emulate_gp(ctxt, 0);
  2439. ss_sel = (u16)(msr_data + 24);
  2440. rcx = (u32)rcx;
  2441. rdx = (u32)rdx;
  2442. break;
  2443. case X86EMUL_MODE_PROT64:
  2444. cs_sel = (u16)(msr_data + 32);
  2445. if (msr_data == 0x0)
  2446. return emulate_gp(ctxt, 0);
  2447. ss_sel = cs_sel + 8;
  2448. cs.d = 0;
  2449. cs.l = 1;
  2450. if (emul_is_noncanonical_address(rcx, ctxt) ||
  2451. emul_is_noncanonical_address(rdx, ctxt))
  2452. return emulate_gp(ctxt, 0);
  2453. break;
  2454. }
  2455. cs_sel |= SEGMENT_RPL_MASK;
  2456. ss_sel |= SEGMENT_RPL_MASK;
  2457. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2458. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2459. ctxt->_eip = rdx;
  2460. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2461. return X86EMUL_CONTINUE;
  2462. }
  2463. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2464. {
  2465. int iopl;
  2466. if (ctxt->mode == X86EMUL_MODE_REAL)
  2467. return false;
  2468. if (ctxt->mode == X86EMUL_MODE_VM86)
  2469. return true;
  2470. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2471. return ctxt->ops->cpl(ctxt) > iopl;
  2472. }
  2473. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2474. u16 port, u16 len)
  2475. {
  2476. const struct x86_emulate_ops *ops = ctxt->ops;
  2477. struct desc_struct tr_seg;
  2478. u32 base3;
  2479. int r;
  2480. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2481. unsigned mask = (1 << len) - 1;
  2482. unsigned long base;
  2483. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2484. if (!tr_seg.p)
  2485. return false;
  2486. if (desc_limit_scaled(&tr_seg) < 103)
  2487. return false;
  2488. base = get_desc_base(&tr_seg);
  2489. #ifdef CONFIG_X86_64
  2490. base |= ((u64)base3) << 32;
  2491. #endif
  2492. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2493. if (r != X86EMUL_CONTINUE)
  2494. return false;
  2495. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2496. return false;
  2497. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2498. if (r != X86EMUL_CONTINUE)
  2499. return false;
  2500. if ((perm >> bit_idx) & mask)
  2501. return false;
  2502. return true;
  2503. }
  2504. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2505. u16 port, u16 len)
  2506. {
  2507. if (ctxt->perm_ok)
  2508. return true;
  2509. if (emulator_bad_iopl(ctxt))
  2510. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2511. return false;
  2512. ctxt->perm_ok = true;
  2513. return true;
  2514. }
  2515. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2516. {
  2517. /*
  2518. * Intel CPUs mask the counter and pointers in quite strange
  2519. * manner when ECX is zero due to REP-string optimizations.
  2520. */
  2521. #ifdef CONFIG_X86_64
  2522. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2523. return;
  2524. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2525. switch (ctxt->b) {
  2526. case 0xa4: /* movsb */
  2527. case 0xa5: /* movsd/w */
  2528. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2529. /* fall through */
  2530. case 0xaa: /* stosb */
  2531. case 0xab: /* stosd/w */
  2532. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2533. }
  2534. #endif
  2535. }
  2536. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2537. struct tss_segment_16 *tss)
  2538. {
  2539. tss->ip = ctxt->_eip;
  2540. tss->flag = ctxt->eflags;
  2541. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2542. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2543. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2544. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2545. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2546. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2547. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2548. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2549. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2550. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2551. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2552. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2553. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2554. }
  2555. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2556. struct tss_segment_16 *tss)
  2557. {
  2558. int ret;
  2559. u8 cpl;
  2560. ctxt->_eip = tss->ip;
  2561. ctxt->eflags = tss->flag | 2;
  2562. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2563. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2564. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2565. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2566. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2567. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2568. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2569. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2570. /*
  2571. * SDM says that segment selectors are loaded before segment
  2572. * descriptors
  2573. */
  2574. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2575. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2576. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2577. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2578. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2579. cpl = tss->cs & 3;
  2580. /*
  2581. * Now load segment descriptors. If fault happens at this stage
  2582. * it is handled in a context of new task
  2583. */
  2584. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2585. X86_TRANSFER_TASK_SWITCH, NULL);
  2586. if (ret != X86EMUL_CONTINUE)
  2587. return ret;
  2588. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2589. X86_TRANSFER_TASK_SWITCH, NULL);
  2590. if (ret != X86EMUL_CONTINUE)
  2591. return ret;
  2592. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2593. X86_TRANSFER_TASK_SWITCH, NULL);
  2594. if (ret != X86EMUL_CONTINUE)
  2595. return ret;
  2596. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2597. X86_TRANSFER_TASK_SWITCH, NULL);
  2598. if (ret != X86EMUL_CONTINUE)
  2599. return ret;
  2600. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2601. X86_TRANSFER_TASK_SWITCH, NULL);
  2602. if (ret != X86EMUL_CONTINUE)
  2603. return ret;
  2604. return X86EMUL_CONTINUE;
  2605. }
  2606. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2607. u16 tss_selector, u16 old_tss_sel,
  2608. ulong old_tss_base, struct desc_struct *new_desc)
  2609. {
  2610. const struct x86_emulate_ops *ops = ctxt->ops;
  2611. struct tss_segment_16 tss_seg;
  2612. int ret;
  2613. u32 new_tss_base = get_desc_base(new_desc);
  2614. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2615. &ctxt->exception);
  2616. if (ret != X86EMUL_CONTINUE)
  2617. return ret;
  2618. save_state_to_tss16(ctxt, &tss_seg);
  2619. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2620. &ctxt->exception);
  2621. if (ret != X86EMUL_CONTINUE)
  2622. return ret;
  2623. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2624. &ctxt->exception);
  2625. if (ret != X86EMUL_CONTINUE)
  2626. return ret;
  2627. if (old_tss_sel != 0xffff) {
  2628. tss_seg.prev_task_link = old_tss_sel;
  2629. ret = ops->write_std(ctxt, new_tss_base,
  2630. &tss_seg.prev_task_link,
  2631. sizeof tss_seg.prev_task_link,
  2632. &ctxt->exception);
  2633. if (ret != X86EMUL_CONTINUE)
  2634. return ret;
  2635. }
  2636. return load_state_from_tss16(ctxt, &tss_seg);
  2637. }
  2638. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2639. struct tss_segment_32 *tss)
  2640. {
  2641. /* CR3 and ldt selector are not saved intentionally */
  2642. tss->eip = ctxt->_eip;
  2643. tss->eflags = ctxt->eflags;
  2644. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2645. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2646. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2647. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2648. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2649. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2650. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2651. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2652. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2653. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2654. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2655. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2656. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2657. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2658. }
  2659. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2660. struct tss_segment_32 *tss)
  2661. {
  2662. int ret;
  2663. u8 cpl;
  2664. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2665. return emulate_gp(ctxt, 0);
  2666. ctxt->_eip = tss->eip;
  2667. ctxt->eflags = tss->eflags | 2;
  2668. /* General purpose registers */
  2669. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2670. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2671. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2672. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2673. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2674. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2675. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2676. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2677. /*
  2678. * SDM says that segment selectors are loaded before segment
  2679. * descriptors. This is important because CPL checks will
  2680. * use CS.RPL.
  2681. */
  2682. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2683. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2684. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2685. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2686. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2687. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2688. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2689. /*
  2690. * If we're switching between Protected Mode and VM86, we need to make
  2691. * sure to update the mode before loading the segment descriptors so
  2692. * that the selectors are interpreted correctly.
  2693. */
  2694. if (ctxt->eflags & X86_EFLAGS_VM) {
  2695. ctxt->mode = X86EMUL_MODE_VM86;
  2696. cpl = 3;
  2697. } else {
  2698. ctxt->mode = X86EMUL_MODE_PROT32;
  2699. cpl = tss->cs & 3;
  2700. }
  2701. /*
  2702. * Now load segment descriptors. If fault happenes at this stage
  2703. * it is handled in a context of new task
  2704. */
  2705. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2706. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2707. if (ret != X86EMUL_CONTINUE)
  2708. return ret;
  2709. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2710. X86_TRANSFER_TASK_SWITCH, NULL);
  2711. if (ret != X86EMUL_CONTINUE)
  2712. return ret;
  2713. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2714. X86_TRANSFER_TASK_SWITCH, NULL);
  2715. if (ret != X86EMUL_CONTINUE)
  2716. return ret;
  2717. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2718. X86_TRANSFER_TASK_SWITCH, NULL);
  2719. if (ret != X86EMUL_CONTINUE)
  2720. return ret;
  2721. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2722. X86_TRANSFER_TASK_SWITCH, NULL);
  2723. if (ret != X86EMUL_CONTINUE)
  2724. return ret;
  2725. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2726. X86_TRANSFER_TASK_SWITCH, NULL);
  2727. if (ret != X86EMUL_CONTINUE)
  2728. return ret;
  2729. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2730. X86_TRANSFER_TASK_SWITCH, NULL);
  2731. return ret;
  2732. }
  2733. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2734. u16 tss_selector, u16 old_tss_sel,
  2735. ulong old_tss_base, struct desc_struct *new_desc)
  2736. {
  2737. const struct x86_emulate_ops *ops = ctxt->ops;
  2738. struct tss_segment_32 tss_seg;
  2739. int ret;
  2740. u32 new_tss_base = get_desc_base(new_desc);
  2741. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2742. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2743. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2744. &ctxt->exception);
  2745. if (ret != X86EMUL_CONTINUE)
  2746. return ret;
  2747. save_state_to_tss32(ctxt, &tss_seg);
  2748. /* Only GP registers and segment selectors are saved */
  2749. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2750. ldt_sel_offset - eip_offset, &ctxt->exception);
  2751. if (ret != X86EMUL_CONTINUE)
  2752. return ret;
  2753. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2754. &ctxt->exception);
  2755. if (ret != X86EMUL_CONTINUE)
  2756. return ret;
  2757. if (old_tss_sel != 0xffff) {
  2758. tss_seg.prev_task_link = old_tss_sel;
  2759. ret = ops->write_std(ctxt, new_tss_base,
  2760. &tss_seg.prev_task_link,
  2761. sizeof tss_seg.prev_task_link,
  2762. &ctxt->exception);
  2763. if (ret != X86EMUL_CONTINUE)
  2764. return ret;
  2765. }
  2766. return load_state_from_tss32(ctxt, &tss_seg);
  2767. }
  2768. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2769. u16 tss_selector, int idt_index, int reason,
  2770. bool has_error_code, u32 error_code)
  2771. {
  2772. const struct x86_emulate_ops *ops = ctxt->ops;
  2773. struct desc_struct curr_tss_desc, next_tss_desc;
  2774. int ret;
  2775. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2776. ulong old_tss_base =
  2777. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2778. u32 desc_limit;
  2779. ulong desc_addr, dr7;
  2780. /* FIXME: old_tss_base == ~0 ? */
  2781. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2782. if (ret != X86EMUL_CONTINUE)
  2783. return ret;
  2784. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2785. if (ret != X86EMUL_CONTINUE)
  2786. return ret;
  2787. /* FIXME: check that next_tss_desc is tss */
  2788. /*
  2789. * Check privileges. The three cases are task switch caused by...
  2790. *
  2791. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2792. * 2. Exception/IRQ/iret: No check is performed
  2793. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2794. * hardware checks it before exiting.
  2795. */
  2796. if (reason == TASK_SWITCH_GATE) {
  2797. if (idt_index != -1) {
  2798. /* Software interrupts */
  2799. struct desc_struct task_gate_desc;
  2800. int dpl;
  2801. ret = read_interrupt_descriptor(ctxt, idt_index,
  2802. &task_gate_desc);
  2803. if (ret != X86EMUL_CONTINUE)
  2804. return ret;
  2805. dpl = task_gate_desc.dpl;
  2806. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2807. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2808. }
  2809. }
  2810. desc_limit = desc_limit_scaled(&next_tss_desc);
  2811. if (!next_tss_desc.p ||
  2812. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2813. desc_limit < 0x2b)) {
  2814. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2815. }
  2816. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2817. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2818. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2819. }
  2820. if (reason == TASK_SWITCH_IRET)
  2821. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2822. /* set back link to prev task only if NT bit is set in eflags
  2823. note that old_tss_sel is not used after this point */
  2824. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2825. old_tss_sel = 0xffff;
  2826. if (next_tss_desc.type & 8)
  2827. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2828. old_tss_base, &next_tss_desc);
  2829. else
  2830. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2831. old_tss_base, &next_tss_desc);
  2832. if (ret != X86EMUL_CONTINUE)
  2833. return ret;
  2834. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2835. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2836. if (reason != TASK_SWITCH_IRET) {
  2837. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2838. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2839. }
  2840. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2841. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2842. if (has_error_code) {
  2843. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2844. ctxt->lock_prefix = 0;
  2845. ctxt->src.val = (unsigned long) error_code;
  2846. ret = em_push(ctxt);
  2847. }
  2848. ops->get_dr(ctxt, 7, &dr7);
  2849. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2850. return ret;
  2851. }
  2852. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2853. u16 tss_selector, int idt_index, int reason,
  2854. bool has_error_code, u32 error_code)
  2855. {
  2856. int rc;
  2857. invalidate_registers(ctxt);
  2858. ctxt->_eip = ctxt->eip;
  2859. ctxt->dst.type = OP_NONE;
  2860. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2861. has_error_code, error_code);
  2862. if (rc == X86EMUL_CONTINUE) {
  2863. ctxt->eip = ctxt->_eip;
  2864. writeback_registers(ctxt);
  2865. }
  2866. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2867. }
  2868. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2869. struct operand *op)
  2870. {
  2871. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2872. register_address_increment(ctxt, reg, df * op->bytes);
  2873. op->addr.mem.ea = register_address(ctxt, reg);
  2874. }
  2875. static int em_das(struct x86_emulate_ctxt *ctxt)
  2876. {
  2877. u8 al, old_al;
  2878. bool af, cf, old_cf;
  2879. cf = ctxt->eflags & X86_EFLAGS_CF;
  2880. al = ctxt->dst.val;
  2881. old_al = al;
  2882. old_cf = cf;
  2883. cf = false;
  2884. af = ctxt->eflags & X86_EFLAGS_AF;
  2885. if ((al & 0x0f) > 9 || af) {
  2886. al -= 6;
  2887. cf = old_cf | (al >= 250);
  2888. af = true;
  2889. } else {
  2890. af = false;
  2891. }
  2892. if (old_al > 0x99 || old_cf) {
  2893. al -= 0x60;
  2894. cf = true;
  2895. }
  2896. ctxt->dst.val = al;
  2897. /* Set PF, ZF, SF */
  2898. ctxt->src.type = OP_IMM;
  2899. ctxt->src.val = 0;
  2900. ctxt->src.bytes = 1;
  2901. fastop(ctxt, em_or);
  2902. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2903. if (cf)
  2904. ctxt->eflags |= X86_EFLAGS_CF;
  2905. if (af)
  2906. ctxt->eflags |= X86_EFLAGS_AF;
  2907. return X86EMUL_CONTINUE;
  2908. }
  2909. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2910. {
  2911. u8 al, ah;
  2912. if (ctxt->src.val == 0)
  2913. return emulate_de(ctxt);
  2914. al = ctxt->dst.val & 0xff;
  2915. ah = al / ctxt->src.val;
  2916. al %= ctxt->src.val;
  2917. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2918. /* Set PF, ZF, SF */
  2919. ctxt->src.type = OP_IMM;
  2920. ctxt->src.val = 0;
  2921. ctxt->src.bytes = 1;
  2922. fastop(ctxt, em_or);
  2923. return X86EMUL_CONTINUE;
  2924. }
  2925. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2926. {
  2927. u8 al = ctxt->dst.val & 0xff;
  2928. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2929. al = (al + (ah * ctxt->src.val)) & 0xff;
  2930. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2931. /* Set PF, ZF, SF */
  2932. ctxt->src.type = OP_IMM;
  2933. ctxt->src.val = 0;
  2934. ctxt->src.bytes = 1;
  2935. fastop(ctxt, em_or);
  2936. return X86EMUL_CONTINUE;
  2937. }
  2938. static int em_call(struct x86_emulate_ctxt *ctxt)
  2939. {
  2940. int rc;
  2941. long rel = ctxt->src.val;
  2942. ctxt->src.val = (unsigned long)ctxt->_eip;
  2943. rc = jmp_rel(ctxt, rel);
  2944. if (rc != X86EMUL_CONTINUE)
  2945. return rc;
  2946. return em_push(ctxt);
  2947. }
  2948. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2949. {
  2950. u16 sel, old_cs;
  2951. ulong old_eip;
  2952. int rc;
  2953. struct desc_struct old_desc, new_desc;
  2954. const struct x86_emulate_ops *ops = ctxt->ops;
  2955. int cpl = ctxt->ops->cpl(ctxt);
  2956. enum x86emul_mode prev_mode = ctxt->mode;
  2957. old_eip = ctxt->_eip;
  2958. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2959. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2960. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2961. X86_TRANSFER_CALL_JMP, &new_desc);
  2962. if (rc != X86EMUL_CONTINUE)
  2963. return rc;
  2964. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2965. if (rc != X86EMUL_CONTINUE)
  2966. goto fail;
  2967. ctxt->src.val = old_cs;
  2968. rc = em_push(ctxt);
  2969. if (rc != X86EMUL_CONTINUE)
  2970. goto fail;
  2971. ctxt->src.val = old_eip;
  2972. rc = em_push(ctxt);
  2973. /* If we failed, we tainted the memory, but the very least we should
  2974. restore cs */
  2975. if (rc != X86EMUL_CONTINUE) {
  2976. pr_warn_once("faulting far call emulation tainted memory\n");
  2977. goto fail;
  2978. }
  2979. return rc;
  2980. fail:
  2981. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2982. ctxt->mode = prev_mode;
  2983. return rc;
  2984. }
  2985. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2986. {
  2987. int rc;
  2988. unsigned long eip;
  2989. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2990. if (rc != X86EMUL_CONTINUE)
  2991. return rc;
  2992. rc = assign_eip_near(ctxt, eip);
  2993. if (rc != X86EMUL_CONTINUE)
  2994. return rc;
  2995. rsp_increment(ctxt, ctxt->src.val);
  2996. return X86EMUL_CONTINUE;
  2997. }
  2998. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2999. {
  3000. /* Write back the register source. */
  3001. ctxt->src.val = ctxt->dst.val;
  3002. write_register_operand(&ctxt->src);
  3003. /* Write back the memory destination with implicit LOCK prefix. */
  3004. ctxt->dst.val = ctxt->src.orig_val;
  3005. ctxt->lock_prefix = 1;
  3006. return X86EMUL_CONTINUE;
  3007. }
  3008. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  3009. {
  3010. ctxt->dst.val = ctxt->src2.val;
  3011. return fastop(ctxt, em_imul);
  3012. }
  3013. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  3014. {
  3015. ctxt->dst.type = OP_REG;
  3016. ctxt->dst.bytes = ctxt->src.bytes;
  3017. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3018. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  3019. return X86EMUL_CONTINUE;
  3020. }
  3021. static int em_rdpid(struct x86_emulate_ctxt *ctxt)
  3022. {
  3023. u64 tsc_aux = 0;
  3024. if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
  3025. return emulate_gp(ctxt, 0);
  3026. ctxt->dst.val = tsc_aux;
  3027. return X86EMUL_CONTINUE;
  3028. }
  3029. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  3030. {
  3031. u64 tsc = 0;
  3032. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  3033. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  3034. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  3035. return X86EMUL_CONTINUE;
  3036. }
  3037. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  3038. {
  3039. u64 pmc;
  3040. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  3041. return emulate_gp(ctxt, 0);
  3042. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  3043. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  3044. return X86EMUL_CONTINUE;
  3045. }
  3046. static int em_mov(struct x86_emulate_ctxt *ctxt)
  3047. {
  3048. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  3049. return X86EMUL_CONTINUE;
  3050. }
  3051. #define FFL(x) bit(X86_FEATURE_##x)
  3052. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  3053. {
  3054. u32 ebx, ecx, edx, eax = 1;
  3055. u16 tmp;
  3056. /*
  3057. * Check MOVBE is set in the guest-visible CPUID leaf.
  3058. */
  3059. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
  3060. if (!(ecx & FFL(MOVBE)))
  3061. return emulate_ud(ctxt);
  3062. switch (ctxt->op_bytes) {
  3063. case 2:
  3064. /*
  3065. * From MOVBE definition: "...When the operand size is 16 bits,
  3066. * the upper word of the destination register remains unchanged
  3067. * ..."
  3068. *
  3069. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  3070. * rules so we have to do the operation almost per hand.
  3071. */
  3072. tmp = (u16)ctxt->src.val;
  3073. ctxt->dst.val &= ~0xffffUL;
  3074. ctxt->dst.val |= (unsigned long)swab16(tmp);
  3075. break;
  3076. case 4:
  3077. ctxt->dst.val = swab32((u32)ctxt->src.val);
  3078. break;
  3079. case 8:
  3080. ctxt->dst.val = swab64(ctxt->src.val);
  3081. break;
  3082. default:
  3083. BUG();
  3084. }
  3085. return X86EMUL_CONTINUE;
  3086. }
  3087. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  3088. {
  3089. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  3090. return emulate_gp(ctxt, 0);
  3091. /* Disable writeback. */
  3092. ctxt->dst.type = OP_NONE;
  3093. return X86EMUL_CONTINUE;
  3094. }
  3095. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  3096. {
  3097. unsigned long val;
  3098. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3099. val = ctxt->src.val & ~0ULL;
  3100. else
  3101. val = ctxt->src.val & ~0U;
  3102. /* #UD condition is already handled. */
  3103. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3104. return emulate_gp(ctxt, 0);
  3105. /* Disable writeback. */
  3106. ctxt->dst.type = OP_NONE;
  3107. return X86EMUL_CONTINUE;
  3108. }
  3109. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3110. {
  3111. u64 msr_data;
  3112. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3113. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3114. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  3115. return emulate_gp(ctxt, 0);
  3116. return X86EMUL_CONTINUE;
  3117. }
  3118. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3119. {
  3120. u64 msr_data;
  3121. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  3122. return emulate_gp(ctxt, 0);
  3123. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3124. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3125. return X86EMUL_CONTINUE;
  3126. }
  3127. static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
  3128. {
  3129. if (segment > VCPU_SREG_GS &&
  3130. (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  3131. ctxt->ops->cpl(ctxt) > 0)
  3132. return emulate_gp(ctxt, 0);
  3133. ctxt->dst.val = get_segment_selector(ctxt, segment);
  3134. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3135. ctxt->dst.bytes = 2;
  3136. return X86EMUL_CONTINUE;
  3137. }
  3138. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3139. {
  3140. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3141. return emulate_ud(ctxt);
  3142. return em_store_sreg(ctxt, ctxt->modrm_reg);
  3143. }
  3144. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3145. {
  3146. u16 sel = ctxt->src.val;
  3147. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3148. return emulate_ud(ctxt);
  3149. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3150. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3151. /* Disable writeback. */
  3152. ctxt->dst.type = OP_NONE;
  3153. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3154. }
  3155. static int em_sldt(struct x86_emulate_ctxt *ctxt)
  3156. {
  3157. return em_store_sreg(ctxt, VCPU_SREG_LDTR);
  3158. }
  3159. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3160. {
  3161. u16 sel = ctxt->src.val;
  3162. /* Disable writeback. */
  3163. ctxt->dst.type = OP_NONE;
  3164. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3165. }
  3166. static int em_str(struct x86_emulate_ctxt *ctxt)
  3167. {
  3168. return em_store_sreg(ctxt, VCPU_SREG_TR);
  3169. }
  3170. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3171. {
  3172. u16 sel = ctxt->src.val;
  3173. /* Disable writeback. */
  3174. ctxt->dst.type = OP_NONE;
  3175. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3176. }
  3177. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3178. {
  3179. int rc;
  3180. ulong linear;
  3181. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3182. if (rc == X86EMUL_CONTINUE)
  3183. ctxt->ops->invlpg(ctxt, linear);
  3184. /* Disable writeback. */
  3185. ctxt->dst.type = OP_NONE;
  3186. return X86EMUL_CONTINUE;
  3187. }
  3188. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3189. {
  3190. ulong cr0;
  3191. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3192. cr0 &= ~X86_CR0_TS;
  3193. ctxt->ops->set_cr(ctxt, 0, cr0);
  3194. return X86EMUL_CONTINUE;
  3195. }
  3196. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3197. {
  3198. int rc = ctxt->ops->fix_hypercall(ctxt);
  3199. if (rc != X86EMUL_CONTINUE)
  3200. return rc;
  3201. /* Let the processor re-execute the fixed hypercall */
  3202. ctxt->_eip = ctxt->eip;
  3203. /* Disable writeback. */
  3204. ctxt->dst.type = OP_NONE;
  3205. return X86EMUL_CONTINUE;
  3206. }
  3207. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3208. void (*get)(struct x86_emulate_ctxt *ctxt,
  3209. struct desc_ptr *ptr))
  3210. {
  3211. struct desc_ptr desc_ptr;
  3212. if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  3213. ctxt->ops->cpl(ctxt) > 0)
  3214. return emulate_gp(ctxt, 0);
  3215. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3216. ctxt->op_bytes = 8;
  3217. get(ctxt, &desc_ptr);
  3218. if (ctxt->op_bytes == 2) {
  3219. ctxt->op_bytes = 4;
  3220. desc_ptr.address &= 0x00ffffff;
  3221. }
  3222. /* Disable writeback. */
  3223. ctxt->dst.type = OP_NONE;
  3224. return segmented_write_std(ctxt, ctxt->dst.addr.mem,
  3225. &desc_ptr, 2 + ctxt->op_bytes);
  3226. }
  3227. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3228. {
  3229. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3230. }
  3231. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3232. {
  3233. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3234. }
  3235. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3236. {
  3237. struct desc_ptr desc_ptr;
  3238. int rc;
  3239. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3240. ctxt->op_bytes = 8;
  3241. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3242. &desc_ptr.size, &desc_ptr.address,
  3243. ctxt->op_bytes);
  3244. if (rc != X86EMUL_CONTINUE)
  3245. return rc;
  3246. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3247. emul_is_noncanonical_address(desc_ptr.address, ctxt))
  3248. return emulate_gp(ctxt, 0);
  3249. if (lgdt)
  3250. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3251. else
  3252. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3253. /* Disable writeback. */
  3254. ctxt->dst.type = OP_NONE;
  3255. return X86EMUL_CONTINUE;
  3256. }
  3257. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3258. {
  3259. return em_lgdt_lidt(ctxt, true);
  3260. }
  3261. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3262. {
  3263. return em_lgdt_lidt(ctxt, false);
  3264. }
  3265. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3266. {
  3267. if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  3268. ctxt->ops->cpl(ctxt) > 0)
  3269. return emulate_gp(ctxt, 0);
  3270. if (ctxt->dst.type == OP_MEM)
  3271. ctxt->dst.bytes = 2;
  3272. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3273. return X86EMUL_CONTINUE;
  3274. }
  3275. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3276. {
  3277. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3278. | (ctxt->src.val & 0x0f));
  3279. ctxt->dst.type = OP_NONE;
  3280. return X86EMUL_CONTINUE;
  3281. }
  3282. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3283. {
  3284. int rc = X86EMUL_CONTINUE;
  3285. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3286. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3287. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3288. rc = jmp_rel(ctxt, ctxt->src.val);
  3289. return rc;
  3290. }
  3291. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3292. {
  3293. int rc = X86EMUL_CONTINUE;
  3294. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3295. rc = jmp_rel(ctxt, ctxt->src.val);
  3296. return rc;
  3297. }
  3298. static int em_in(struct x86_emulate_ctxt *ctxt)
  3299. {
  3300. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3301. &ctxt->dst.val))
  3302. return X86EMUL_IO_NEEDED;
  3303. return X86EMUL_CONTINUE;
  3304. }
  3305. static int em_out(struct x86_emulate_ctxt *ctxt)
  3306. {
  3307. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3308. &ctxt->src.val, 1);
  3309. /* Disable writeback. */
  3310. ctxt->dst.type = OP_NONE;
  3311. return X86EMUL_CONTINUE;
  3312. }
  3313. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3314. {
  3315. if (emulator_bad_iopl(ctxt))
  3316. return emulate_gp(ctxt, 0);
  3317. ctxt->eflags &= ~X86_EFLAGS_IF;
  3318. return X86EMUL_CONTINUE;
  3319. }
  3320. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3321. {
  3322. if (emulator_bad_iopl(ctxt))
  3323. return emulate_gp(ctxt, 0);
  3324. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3325. ctxt->eflags |= X86_EFLAGS_IF;
  3326. return X86EMUL_CONTINUE;
  3327. }
  3328. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3329. {
  3330. u32 eax, ebx, ecx, edx;
  3331. u64 msr = 0;
  3332. ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
  3333. if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
  3334. ctxt->ops->cpl(ctxt)) {
  3335. return emulate_gp(ctxt, 0);
  3336. }
  3337. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3338. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3339. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
  3340. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3341. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3342. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3343. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3344. return X86EMUL_CONTINUE;
  3345. }
  3346. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3347. {
  3348. u32 flags;
  3349. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3350. X86_EFLAGS_SF;
  3351. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3352. ctxt->eflags &= ~0xffUL;
  3353. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3354. return X86EMUL_CONTINUE;
  3355. }
  3356. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3357. {
  3358. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3359. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3360. return X86EMUL_CONTINUE;
  3361. }
  3362. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3363. {
  3364. switch (ctxt->op_bytes) {
  3365. #ifdef CONFIG_X86_64
  3366. case 8:
  3367. asm("bswap %0" : "+r"(ctxt->dst.val));
  3368. break;
  3369. #endif
  3370. default:
  3371. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3372. break;
  3373. }
  3374. return X86EMUL_CONTINUE;
  3375. }
  3376. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3377. {
  3378. /* emulating clflush regardless of cpuid */
  3379. return X86EMUL_CONTINUE;
  3380. }
  3381. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3382. {
  3383. ctxt->dst.val = (s32) ctxt->src.val;
  3384. return X86EMUL_CONTINUE;
  3385. }
  3386. static int check_fxsr(struct x86_emulate_ctxt *ctxt)
  3387. {
  3388. u32 eax = 1, ebx, ecx = 0, edx;
  3389. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
  3390. if (!(edx & FFL(FXSR)))
  3391. return emulate_ud(ctxt);
  3392. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  3393. return emulate_nm(ctxt);
  3394. /*
  3395. * Don't emulate a case that should never be hit, instead of working
  3396. * around a lack of fxsave64/fxrstor64 on old compilers.
  3397. */
  3398. if (ctxt->mode >= X86EMUL_MODE_PROT64)
  3399. return X86EMUL_UNHANDLEABLE;
  3400. return X86EMUL_CONTINUE;
  3401. }
  3402. /*
  3403. * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
  3404. * and restore MXCSR.
  3405. */
  3406. static size_t __fxstate_size(int nregs)
  3407. {
  3408. return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
  3409. }
  3410. static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
  3411. {
  3412. bool cr4_osfxsr;
  3413. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3414. return __fxstate_size(16);
  3415. cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
  3416. return __fxstate_size(cr4_osfxsr ? 8 : 0);
  3417. }
  3418. /*
  3419. * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
  3420. * 1) 16 bit mode
  3421. * 2) 32 bit mode
  3422. * - like (1), but FIP and FDP (foo) are only 16 bit. At least Intel CPUs
  3423. * preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
  3424. * save and restore
  3425. * 3) 64-bit mode with REX.W prefix
  3426. * - like (2), but XMM 8-15 are being saved and restored
  3427. * 4) 64-bit mode without REX.W prefix
  3428. * - like (3), but FIP and FDP are 64 bit
  3429. *
  3430. * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
  3431. * desired result. (4) is not emulated.
  3432. *
  3433. * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
  3434. * and FPU DS) should match.
  3435. */
  3436. static int em_fxsave(struct x86_emulate_ctxt *ctxt)
  3437. {
  3438. struct fxregs_state fx_state;
  3439. int rc;
  3440. rc = check_fxsr(ctxt);
  3441. if (rc != X86EMUL_CONTINUE)
  3442. return rc;
  3443. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
  3444. if (rc != X86EMUL_CONTINUE)
  3445. return rc;
  3446. return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
  3447. fxstate_size(ctxt));
  3448. }
  3449. /*
  3450. * FXRSTOR might restore XMM registers not provided by the guest. Fill
  3451. * in the host registers (via FXSAVE) instead, so they won't be modified.
  3452. * (preemption has to stay disabled until FXRSTOR).
  3453. *
  3454. * Use noinline to keep the stack for other functions called by callers small.
  3455. */
  3456. static noinline int fxregs_fixup(struct fxregs_state *fx_state,
  3457. const size_t used_size)
  3458. {
  3459. struct fxregs_state fx_tmp;
  3460. int rc;
  3461. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
  3462. memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
  3463. __fxstate_size(16) - used_size);
  3464. return rc;
  3465. }
  3466. static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
  3467. {
  3468. struct fxregs_state fx_state;
  3469. int rc;
  3470. size_t size;
  3471. rc = check_fxsr(ctxt);
  3472. if (rc != X86EMUL_CONTINUE)
  3473. return rc;
  3474. size = fxstate_size(ctxt);
  3475. rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
  3476. if (rc != X86EMUL_CONTINUE)
  3477. return rc;
  3478. if (size < __fxstate_size(16)) {
  3479. rc = fxregs_fixup(&fx_state, size);
  3480. if (rc != X86EMUL_CONTINUE)
  3481. goto out;
  3482. }
  3483. if (fx_state.mxcsr >> 16) {
  3484. rc = emulate_gp(ctxt, 0);
  3485. goto out;
  3486. }
  3487. if (rc == X86EMUL_CONTINUE)
  3488. rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
  3489. out:
  3490. return rc;
  3491. }
  3492. static bool valid_cr(int nr)
  3493. {
  3494. switch (nr) {
  3495. case 0:
  3496. case 2 ... 4:
  3497. case 8:
  3498. return true;
  3499. default:
  3500. return false;
  3501. }
  3502. }
  3503. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3504. {
  3505. if (!valid_cr(ctxt->modrm_reg))
  3506. return emulate_ud(ctxt);
  3507. return X86EMUL_CONTINUE;
  3508. }
  3509. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3510. {
  3511. u64 new_val = ctxt->src.val64;
  3512. int cr = ctxt->modrm_reg;
  3513. u64 efer = 0;
  3514. static u64 cr_reserved_bits[] = {
  3515. 0xffffffff00000000ULL,
  3516. 0, 0, 0, /* CR3 checked later */
  3517. CR4_RESERVED_BITS,
  3518. 0, 0, 0,
  3519. CR8_RESERVED_BITS,
  3520. };
  3521. if (!valid_cr(cr))
  3522. return emulate_ud(ctxt);
  3523. if (new_val & cr_reserved_bits[cr])
  3524. return emulate_gp(ctxt, 0);
  3525. switch (cr) {
  3526. case 0: {
  3527. u64 cr4;
  3528. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3529. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3530. return emulate_gp(ctxt, 0);
  3531. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3532. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3533. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3534. !(cr4 & X86_CR4_PAE))
  3535. return emulate_gp(ctxt, 0);
  3536. break;
  3537. }
  3538. case 3: {
  3539. u64 rsvd = 0;
  3540. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3541. if (efer & EFER_LMA) {
  3542. u64 maxphyaddr;
  3543. u32 eax, ebx, ecx, edx;
  3544. eax = 0x80000008;
  3545. ecx = 0;
  3546. if (ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx,
  3547. &edx, false))
  3548. maxphyaddr = eax & 0xff;
  3549. else
  3550. maxphyaddr = 36;
  3551. rsvd = rsvd_bits(maxphyaddr, 62);
  3552. }
  3553. if (new_val & rsvd)
  3554. return emulate_gp(ctxt, 0);
  3555. break;
  3556. }
  3557. case 4: {
  3558. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3559. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3560. return emulate_gp(ctxt, 0);
  3561. break;
  3562. }
  3563. }
  3564. return X86EMUL_CONTINUE;
  3565. }
  3566. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3567. {
  3568. unsigned long dr7;
  3569. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3570. /* Check if DR7.Global_Enable is set */
  3571. return dr7 & (1 << 13);
  3572. }
  3573. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3574. {
  3575. int dr = ctxt->modrm_reg;
  3576. u64 cr4;
  3577. if (dr > 7)
  3578. return emulate_ud(ctxt);
  3579. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3580. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3581. return emulate_ud(ctxt);
  3582. if (check_dr7_gd(ctxt)) {
  3583. ulong dr6;
  3584. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3585. dr6 &= ~15;
  3586. dr6 |= DR6_BD | DR6_RTM;
  3587. ctxt->ops->set_dr(ctxt, 6, dr6);
  3588. return emulate_db(ctxt);
  3589. }
  3590. return X86EMUL_CONTINUE;
  3591. }
  3592. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3593. {
  3594. u64 new_val = ctxt->src.val64;
  3595. int dr = ctxt->modrm_reg;
  3596. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3597. return emulate_gp(ctxt, 0);
  3598. return check_dr_read(ctxt);
  3599. }
  3600. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3601. {
  3602. u64 efer = 0;
  3603. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3604. if (!(efer & EFER_SVME))
  3605. return emulate_ud(ctxt);
  3606. return X86EMUL_CONTINUE;
  3607. }
  3608. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3609. {
  3610. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3611. /* Valid physical address? */
  3612. if (rax & 0xffff000000000000ULL)
  3613. return emulate_gp(ctxt, 0);
  3614. return check_svme(ctxt);
  3615. }
  3616. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3617. {
  3618. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3619. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3620. return emulate_ud(ctxt);
  3621. return X86EMUL_CONTINUE;
  3622. }
  3623. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3624. {
  3625. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3626. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3627. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3628. ctxt->ops->check_pmc(ctxt, rcx))
  3629. return emulate_gp(ctxt, 0);
  3630. return X86EMUL_CONTINUE;
  3631. }
  3632. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3633. {
  3634. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3635. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3636. return emulate_gp(ctxt, 0);
  3637. return X86EMUL_CONTINUE;
  3638. }
  3639. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3640. {
  3641. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3642. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3643. return emulate_gp(ctxt, 0);
  3644. return X86EMUL_CONTINUE;
  3645. }
  3646. #define D(_y) { .flags = (_y) }
  3647. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3648. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3649. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3650. #define N D(NotImpl)
  3651. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3652. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3653. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3654. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3655. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3656. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3657. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3658. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3659. #define II(_f, _e, _i) \
  3660. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3661. #define IIP(_f, _e, _i, _p) \
  3662. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3663. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3664. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3665. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3666. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3667. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3668. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3669. #define I2bvIP(_f, _e, _i, _p) \
  3670. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3671. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3672. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3673. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3674. static const struct opcode group7_rm0[] = {
  3675. N,
  3676. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3677. N, N, N, N, N, N,
  3678. };
  3679. static const struct opcode group7_rm1[] = {
  3680. DI(SrcNone | Priv, monitor),
  3681. DI(SrcNone | Priv, mwait),
  3682. N, N, N, N, N, N,
  3683. };
  3684. static const struct opcode group7_rm3[] = {
  3685. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3686. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3687. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3688. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3689. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3690. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3691. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3692. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3693. };
  3694. static const struct opcode group7_rm7[] = {
  3695. N,
  3696. DIP(SrcNone, rdtscp, check_rdtsc),
  3697. N, N, N, N, N, N,
  3698. };
  3699. static const struct opcode group1[] = {
  3700. F(Lock, em_add),
  3701. F(Lock | PageTable, em_or),
  3702. F(Lock, em_adc),
  3703. F(Lock, em_sbb),
  3704. F(Lock | PageTable, em_and),
  3705. F(Lock, em_sub),
  3706. F(Lock, em_xor),
  3707. F(NoWrite, em_cmp),
  3708. };
  3709. static const struct opcode group1A[] = {
  3710. I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
  3711. };
  3712. static const struct opcode group2[] = {
  3713. F(DstMem | ModRM, em_rol),
  3714. F(DstMem | ModRM, em_ror),
  3715. F(DstMem | ModRM, em_rcl),
  3716. F(DstMem | ModRM, em_rcr),
  3717. F(DstMem | ModRM, em_shl),
  3718. F(DstMem | ModRM, em_shr),
  3719. F(DstMem | ModRM, em_shl),
  3720. F(DstMem | ModRM, em_sar),
  3721. };
  3722. static const struct opcode group3[] = {
  3723. F(DstMem | SrcImm | NoWrite, em_test),
  3724. F(DstMem | SrcImm | NoWrite, em_test),
  3725. F(DstMem | SrcNone | Lock, em_not),
  3726. F(DstMem | SrcNone | Lock, em_neg),
  3727. F(DstXacc | Src2Mem, em_mul_ex),
  3728. F(DstXacc | Src2Mem, em_imul_ex),
  3729. F(DstXacc | Src2Mem, em_div_ex),
  3730. F(DstXacc | Src2Mem, em_idiv_ex),
  3731. };
  3732. static const struct opcode group4[] = {
  3733. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3734. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3735. N, N, N, N, N, N,
  3736. };
  3737. static const struct opcode group5[] = {
  3738. F(DstMem | SrcNone | Lock, em_inc),
  3739. F(DstMem | SrcNone | Lock, em_dec),
  3740. I(SrcMem | NearBranch, em_call_near_abs),
  3741. I(SrcMemFAddr | ImplicitOps, em_call_far),
  3742. I(SrcMem | NearBranch, em_jmp_abs),
  3743. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3744. I(SrcMem | Stack | TwoMemOp, em_push), D(Undefined),
  3745. };
  3746. static const struct opcode group6[] = {
  3747. II(Prot | DstMem, em_sldt, sldt),
  3748. II(Prot | DstMem, em_str, str),
  3749. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3750. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3751. N, N, N, N,
  3752. };
  3753. static const struct group_dual group7 = { {
  3754. II(Mov | DstMem, em_sgdt, sgdt),
  3755. II(Mov | DstMem, em_sidt, sidt),
  3756. II(SrcMem | Priv, em_lgdt, lgdt),
  3757. II(SrcMem | Priv, em_lidt, lidt),
  3758. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3759. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3760. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3761. }, {
  3762. EXT(0, group7_rm0),
  3763. EXT(0, group7_rm1),
  3764. N, EXT(0, group7_rm3),
  3765. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3766. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3767. EXT(0, group7_rm7),
  3768. } };
  3769. static const struct opcode group8[] = {
  3770. N, N, N, N,
  3771. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3772. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3773. F(DstMem | SrcImmByte | Lock, em_btr),
  3774. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3775. };
  3776. /*
  3777. * The "memory" destination is actually always a register, since we come
  3778. * from the register case of group9.
  3779. */
  3780. static const struct gprefix pfx_0f_c7_7 = {
  3781. N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdtscp),
  3782. };
  3783. static const struct group_dual group9 = { {
  3784. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3785. }, {
  3786. N, N, N, N, N, N, N,
  3787. GP(0, &pfx_0f_c7_7),
  3788. } };
  3789. static const struct opcode group11[] = {
  3790. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3791. X7(D(Undefined)),
  3792. };
  3793. static const struct gprefix pfx_0f_ae_7 = {
  3794. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3795. };
  3796. static const struct group_dual group15 = { {
  3797. I(ModRM | Aligned16, em_fxsave),
  3798. I(ModRM | Aligned16, em_fxrstor),
  3799. N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3800. }, {
  3801. N, N, N, N, N, N, N, N,
  3802. } };
  3803. static const struct gprefix pfx_0f_6f_0f_7f = {
  3804. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3805. };
  3806. static const struct instr_dual instr_dual_0f_2b = {
  3807. I(0, em_mov), N
  3808. };
  3809. static const struct gprefix pfx_0f_2b = {
  3810. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3811. };
  3812. static const struct gprefix pfx_0f_28_0f_29 = {
  3813. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3814. };
  3815. static const struct gprefix pfx_0f_e7 = {
  3816. N, I(Sse, em_mov), N, N,
  3817. };
  3818. static const struct escape escape_d9 = { {
  3819. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3820. }, {
  3821. /* 0xC0 - 0xC7 */
  3822. N, N, N, N, N, N, N, N,
  3823. /* 0xC8 - 0xCF */
  3824. N, N, N, N, N, N, N, N,
  3825. /* 0xD0 - 0xC7 */
  3826. N, N, N, N, N, N, N, N,
  3827. /* 0xD8 - 0xDF */
  3828. N, N, N, N, N, N, N, N,
  3829. /* 0xE0 - 0xE7 */
  3830. N, N, N, N, N, N, N, N,
  3831. /* 0xE8 - 0xEF */
  3832. N, N, N, N, N, N, N, N,
  3833. /* 0xF0 - 0xF7 */
  3834. N, N, N, N, N, N, N, N,
  3835. /* 0xF8 - 0xFF */
  3836. N, N, N, N, N, N, N, N,
  3837. } };
  3838. static const struct escape escape_db = { {
  3839. N, N, N, N, N, N, N, N,
  3840. }, {
  3841. /* 0xC0 - 0xC7 */
  3842. N, N, N, N, N, N, N, N,
  3843. /* 0xC8 - 0xCF */
  3844. N, N, N, N, N, N, N, N,
  3845. /* 0xD0 - 0xC7 */
  3846. N, N, N, N, N, N, N, N,
  3847. /* 0xD8 - 0xDF */
  3848. N, N, N, N, N, N, N, N,
  3849. /* 0xE0 - 0xE7 */
  3850. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3851. /* 0xE8 - 0xEF */
  3852. N, N, N, N, N, N, N, N,
  3853. /* 0xF0 - 0xF7 */
  3854. N, N, N, N, N, N, N, N,
  3855. /* 0xF8 - 0xFF */
  3856. N, N, N, N, N, N, N, N,
  3857. } };
  3858. static const struct escape escape_dd = { {
  3859. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3860. }, {
  3861. /* 0xC0 - 0xC7 */
  3862. N, N, N, N, N, N, N, N,
  3863. /* 0xC8 - 0xCF */
  3864. N, N, N, N, N, N, N, N,
  3865. /* 0xD0 - 0xC7 */
  3866. N, N, N, N, N, N, N, N,
  3867. /* 0xD8 - 0xDF */
  3868. N, N, N, N, N, N, N, N,
  3869. /* 0xE0 - 0xE7 */
  3870. N, N, N, N, N, N, N, N,
  3871. /* 0xE8 - 0xEF */
  3872. N, N, N, N, N, N, N, N,
  3873. /* 0xF0 - 0xF7 */
  3874. N, N, N, N, N, N, N, N,
  3875. /* 0xF8 - 0xFF */
  3876. N, N, N, N, N, N, N, N,
  3877. } };
  3878. static const struct instr_dual instr_dual_0f_c3 = {
  3879. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3880. };
  3881. static const struct mode_dual mode_dual_63 = {
  3882. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3883. };
  3884. static const struct opcode opcode_table[256] = {
  3885. /* 0x00 - 0x07 */
  3886. F6ALU(Lock, em_add),
  3887. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3888. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3889. /* 0x08 - 0x0F */
  3890. F6ALU(Lock | PageTable, em_or),
  3891. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3892. N,
  3893. /* 0x10 - 0x17 */
  3894. F6ALU(Lock, em_adc),
  3895. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3896. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3897. /* 0x18 - 0x1F */
  3898. F6ALU(Lock, em_sbb),
  3899. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3900. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3901. /* 0x20 - 0x27 */
  3902. F6ALU(Lock | PageTable, em_and), N, N,
  3903. /* 0x28 - 0x2F */
  3904. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3905. /* 0x30 - 0x37 */
  3906. F6ALU(Lock, em_xor), N, N,
  3907. /* 0x38 - 0x3F */
  3908. F6ALU(NoWrite, em_cmp), N, N,
  3909. /* 0x40 - 0x4F */
  3910. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3911. /* 0x50 - 0x57 */
  3912. X8(I(SrcReg | Stack, em_push)),
  3913. /* 0x58 - 0x5F */
  3914. X8(I(DstReg | Stack, em_pop)),
  3915. /* 0x60 - 0x67 */
  3916. I(ImplicitOps | Stack | No64, em_pusha),
  3917. I(ImplicitOps | Stack | No64, em_popa),
  3918. N, MD(ModRM, &mode_dual_63),
  3919. N, N, N, N,
  3920. /* 0x68 - 0x6F */
  3921. I(SrcImm | Mov | Stack, em_push),
  3922. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3923. I(SrcImmByte | Mov | Stack, em_push),
  3924. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3925. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3926. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3927. /* 0x70 - 0x7F */
  3928. X16(D(SrcImmByte | NearBranch)),
  3929. /* 0x80 - 0x87 */
  3930. G(ByteOp | DstMem | SrcImm, group1),
  3931. G(DstMem | SrcImm, group1),
  3932. G(ByteOp | DstMem | SrcImm | No64, group1),
  3933. G(DstMem | SrcImmByte, group1),
  3934. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3935. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3936. /* 0x88 - 0x8F */
  3937. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3938. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3939. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3940. D(ModRM | SrcMem | NoAccess | DstReg),
  3941. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3942. G(0, group1A),
  3943. /* 0x90 - 0x97 */
  3944. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3945. /* 0x98 - 0x9F */
  3946. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3947. I(SrcImmFAddr | No64, em_call_far), N,
  3948. II(ImplicitOps | Stack, em_pushf, pushf),
  3949. II(ImplicitOps | Stack, em_popf, popf),
  3950. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3951. /* 0xA0 - 0xA7 */
  3952. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3953. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3954. I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
  3955. F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
  3956. /* 0xA8 - 0xAF */
  3957. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3958. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3959. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3960. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3961. /* 0xB0 - 0xB7 */
  3962. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3963. /* 0xB8 - 0xBF */
  3964. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3965. /* 0xC0 - 0xC7 */
  3966. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3967. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3968. I(ImplicitOps | NearBranch, em_ret),
  3969. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3970. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3971. G(ByteOp, group11), G(0, group11),
  3972. /* 0xC8 - 0xCF */
  3973. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3974. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3975. I(ImplicitOps, em_ret_far),
  3976. D(ImplicitOps), DI(SrcImmByte, intn),
  3977. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3978. /* 0xD0 - 0xD7 */
  3979. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3980. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3981. I(DstAcc | SrcImmUByte | No64, em_aam),
  3982. I(DstAcc | SrcImmUByte | No64, em_aad),
  3983. F(DstAcc | ByteOp | No64, em_salc),
  3984. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3985. /* 0xD8 - 0xDF */
  3986. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3987. /* 0xE0 - 0xE7 */
  3988. X3(I(SrcImmByte | NearBranch, em_loop)),
  3989. I(SrcImmByte | NearBranch, em_jcxz),
  3990. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3991. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3992. /* 0xE8 - 0xEF */
  3993. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3994. I(SrcImmFAddr | No64, em_jmp_far),
  3995. D(SrcImmByte | ImplicitOps | NearBranch),
  3996. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3997. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3998. /* 0xF0 - 0xF7 */
  3999. N, DI(ImplicitOps, icebp), N, N,
  4000. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  4001. G(ByteOp, group3), G(0, group3),
  4002. /* 0xF8 - 0xFF */
  4003. D(ImplicitOps), D(ImplicitOps),
  4004. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  4005. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  4006. };
  4007. static const struct opcode twobyte_table[256] = {
  4008. /* 0x00 - 0x0F */
  4009. G(0, group6), GD(0, &group7), N, N,
  4010. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  4011. II(ImplicitOps | Priv, em_clts, clts), N,
  4012. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  4013. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  4014. /* 0x10 - 0x1F */
  4015. N, N, N, N, N, N, N, N,
  4016. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  4017. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  4018. /* 0x20 - 0x2F */
  4019. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  4020. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  4021. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  4022. check_cr_write),
  4023. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  4024. check_dr_write),
  4025. N, N, N, N,
  4026. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  4027. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  4028. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  4029. N, N, N, N,
  4030. /* 0x30 - 0x3F */
  4031. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  4032. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  4033. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  4034. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  4035. I(ImplicitOps | EmulateOnUD, em_sysenter),
  4036. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  4037. N, N,
  4038. N, N, N, N, N, N, N, N,
  4039. /* 0x40 - 0x4F */
  4040. X16(D(DstReg | SrcMem | ModRM)),
  4041. /* 0x50 - 0x5F */
  4042. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  4043. /* 0x60 - 0x6F */
  4044. N, N, N, N,
  4045. N, N, N, N,
  4046. N, N, N, N,
  4047. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  4048. /* 0x70 - 0x7F */
  4049. N, N, N, N,
  4050. N, N, N, N,
  4051. N, N, N, N,
  4052. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  4053. /* 0x80 - 0x8F */
  4054. X16(D(SrcImm | NearBranch)),
  4055. /* 0x90 - 0x9F */
  4056. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  4057. /* 0xA0 - 0xA7 */
  4058. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  4059. II(ImplicitOps, em_cpuid, cpuid),
  4060. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  4061. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  4062. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  4063. /* 0xA8 - 0xAF */
  4064. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  4065. II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
  4066. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  4067. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  4068. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  4069. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  4070. /* 0xB0 - 0xB7 */
  4071. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  4072. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  4073. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  4074. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  4075. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  4076. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  4077. /* 0xB8 - 0xBF */
  4078. N, N,
  4079. G(BitOp, group8),
  4080. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  4081. I(DstReg | SrcMem | ModRM, em_bsf_c),
  4082. I(DstReg | SrcMem | ModRM, em_bsr_c),
  4083. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  4084. /* 0xC0 - 0xC7 */
  4085. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  4086. N, ID(0, &instr_dual_0f_c3),
  4087. N, N, N, GD(0, &group9),
  4088. /* 0xC8 - 0xCF */
  4089. X8(I(DstReg, em_bswap)),
  4090. /* 0xD0 - 0xDF */
  4091. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  4092. /* 0xE0 - 0xEF */
  4093. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  4094. N, N, N, N, N, N, N, N,
  4095. /* 0xF0 - 0xFF */
  4096. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  4097. };
  4098. static const struct instr_dual instr_dual_0f_38_f0 = {
  4099. I(DstReg | SrcMem | Mov, em_movbe), N
  4100. };
  4101. static const struct instr_dual instr_dual_0f_38_f1 = {
  4102. I(DstMem | SrcReg | Mov, em_movbe), N
  4103. };
  4104. static const struct gprefix three_byte_0f_38_f0 = {
  4105. ID(0, &instr_dual_0f_38_f0), N, N, N
  4106. };
  4107. static const struct gprefix three_byte_0f_38_f1 = {
  4108. ID(0, &instr_dual_0f_38_f1), N, N, N
  4109. };
  4110. /*
  4111. * Insns below are selected by the prefix which indexed by the third opcode
  4112. * byte.
  4113. */
  4114. static const struct opcode opcode_map_0f_38[256] = {
  4115. /* 0x00 - 0x7f */
  4116. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4117. /* 0x80 - 0xef */
  4118. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4119. /* 0xf0 - 0xf1 */
  4120. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  4121. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  4122. /* 0xf2 - 0xff */
  4123. N, N, X4(N), X8(N)
  4124. };
  4125. #undef D
  4126. #undef N
  4127. #undef G
  4128. #undef GD
  4129. #undef I
  4130. #undef GP
  4131. #undef EXT
  4132. #undef MD
  4133. #undef ID
  4134. #undef D2bv
  4135. #undef D2bvIP
  4136. #undef I2bv
  4137. #undef I2bvIP
  4138. #undef I6ALU
  4139. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  4140. {
  4141. unsigned size;
  4142. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4143. if (size == 8)
  4144. size = 4;
  4145. return size;
  4146. }
  4147. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4148. unsigned size, bool sign_extension)
  4149. {
  4150. int rc = X86EMUL_CONTINUE;
  4151. op->type = OP_IMM;
  4152. op->bytes = size;
  4153. op->addr.mem.ea = ctxt->_eip;
  4154. /* NB. Immediates are sign-extended as necessary. */
  4155. switch (op->bytes) {
  4156. case 1:
  4157. op->val = insn_fetch(s8, ctxt);
  4158. break;
  4159. case 2:
  4160. op->val = insn_fetch(s16, ctxt);
  4161. break;
  4162. case 4:
  4163. op->val = insn_fetch(s32, ctxt);
  4164. break;
  4165. case 8:
  4166. op->val = insn_fetch(s64, ctxt);
  4167. break;
  4168. }
  4169. if (!sign_extension) {
  4170. switch (op->bytes) {
  4171. case 1:
  4172. op->val &= 0xff;
  4173. break;
  4174. case 2:
  4175. op->val &= 0xffff;
  4176. break;
  4177. case 4:
  4178. op->val &= 0xffffffff;
  4179. break;
  4180. }
  4181. }
  4182. done:
  4183. return rc;
  4184. }
  4185. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4186. unsigned d)
  4187. {
  4188. int rc = X86EMUL_CONTINUE;
  4189. switch (d) {
  4190. case OpReg:
  4191. decode_register_operand(ctxt, op);
  4192. break;
  4193. case OpImmUByte:
  4194. rc = decode_imm(ctxt, op, 1, false);
  4195. break;
  4196. case OpMem:
  4197. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4198. mem_common:
  4199. *op = ctxt->memop;
  4200. ctxt->memopp = op;
  4201. if (ctxt->d & BitOp)
  4202. fetch_bit_operand(ctxt);
  4203. op->orig_val = op->val;
  4204. break;
  4205. case OpMem64:
  4206. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  4207. goto mem_common;
  4208. case OpAcc:
  4209. op->type = OP_REG;
  4210. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4211. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4212. fetch_register_operand(op);
  4213. op->orig_val = op->val;
  4214. break;
  4215. case OpAccLo:
  4216. op->type = OP_REG;
  4217. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  4218. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4219. fetch_register_operand(op);
  4220. op->orig_val = op->val;
  4221. break;
  4222. case OpAccHi:
  4223. if (ctxt->d & ByteOp) {
  4224. op->type = OP_NONE;
  4225. break;
  4226. }
  4227. op->type = OP_REG;
  4228. op->bytes = ctxt->op_bytes;
  4229. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4230. fetch_register_operand(op);
  4231. op->orig_val = op->val;
  4232. break;
  4233. case OpDI:
  4234. op->type = OP_MEM;
  4235. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4236. op->addr.mem.ea =
  4237. register_address(ctxt, VCPU_REGS_RDI);
  4238. op->addr.mem.seg = VCPU_SREG_ES;
  4239. op->val = 0;
  4240. op->count = 1;
  4241. break;
  4242. case OpDX:
  4243. op->type = OP_REG;
  4244. op->bytes = 2;
  4245. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4246. fetch_register_operand(op);
  4247. break;
  4248. case OpCL:
  4249. op->type = OP_IMM;
  4250. op->bytes = 1;
  4251. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  4252. break;
  4253. case OpImmByte:
  4254. rc = decode_imm(ctxt, op, 1, true);
  4255. break;
  4256. case OpOne:
  4257. op->type = OP_IMM;
  4258. op->bytes = 1;
  4259. op->val = 1;
  4260. break;
  4261. case OpImm:
  4262. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4263. break;
  4264. case OpImm64:
  4265. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4266. break;
  4267. case OpMem8:
  4268. ctxt->memop.bytes = 1;
  4269. if (ctxt->memop.type == OP_REG) {
  4270. ctxt->memop.addr.reg = decode_register(ctxt,
  4271. ctxt->modrm_rm, true);
  4272. fetch_register_operand(&ctxt->memop);
  4273. }
  4274. goto mem_common;
  4275. case OpMem16:
  4276. ctxt->memop.bytes = 2;
  4277. goto mem_common;
  4278. case OpMem32:
  4279. ctxt->memop.bytes = 4;
  4280. goto mem_common;
  4281. case OpImmU16:
  4282. rc = decode_imm(ctxt, op, 2, false);
  4283. break;
  4284. case OpImmU:
  4285. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4286. break;
  4287. case OpSI:
  4288. op->type = OP_MEM;
  4289. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4290. op->addr.mem.ea =
  4291. register_address(ctxt, VCPU_REGS_RSI);
  4292. op->addr.mem.seg = ctxt->seg_override;
  4293. op->val = 0;
  4294. op->count = 1;
  4295. break;
  4296. case OpXLat:
  4297. op->type = OP_MEM;
  4298. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4299. op->addr.mem.ea =
  4300. address_mask(ctxt,
  4301. reg_read(ctxt, VCPU_REGS_RBX) +
  4302. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4303. op->addr.mem.seg = ctxt->seg_override;
  4304. op->val = 0;
  4305. break;
  4306. case OpImmFAddr:
  4307. op->type = OP_IMM;
  4308. op->addr.mem.ea = ctxt->_eip;
  4309. op->bytes = ctxt->op_bytes + 2;
  4310. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4311. break;
  4312. case OpMemFAddr:
  4313. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4314. goto mem_common;
  4315. case OpES:
  4316. op->type = OP_IMM;
  4317. op->val = VCPU_SREG_ES;
  4318. break;
  4319. case OpCS:
  4320. op->type = OP_IMM;
  4321. op->val = VCPU_SREG_CS;
  4322. break;
  4323. case OpSS:
  4324. op->type = OP_IMM;
  4325. op->val = VCPU_SREG_SS;
  4326. break;
  4327. case OpDS:
  4328. op->type = OP_IMM;
  4329. op->val = VCPU_SREG_DS;
  4330. break;
  4331. case OpFS:
  4332. op->type = OP_IMM;
  4333. op->val = VCPU_SREG_FS;
  4334. break;
  4335. case OpGS:
  4336. op->type = OP_IMM;
  4337. op->val = VCPU_SREG_GS;
  4338. break;
  4339. case OpImplicit:
  4340. /* Special instructions do their own operand decoding. */
  4341. default:
  4342. op->type = OP_NONE; /* Disable writeback. */
  4343. break;
  4344. }
  4345. done:
  4346. return rc;
  4347. }
  4348. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  4349. {
  4350. int rc = X86EMUL_CONTINUE;
  4351. int mode = ctxt->mode;
  4352. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4353. bool op_prefix = false;
  4354. bool has_seg_override = false;
  4355. struct opcode opcode;
  4356. u16 dummy;
  4357. struct desc_struct desc;
  4358. ctxt->memop.type = OP_NONE;
  4359. ctxt->memopp = NULL;
  4360. ctxt->_eip = ctxt->eip;
  4361. ctxt->fetch.ptr = ctxt->fetch.data;
  4362. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4363. ctxt->opcode_len = 1;
  4364. if (insn_len > 0)
  4365. memcpy(ctxt->fetch.data, insn, insn_len);
  4366. else {
  4367. rc = __do_insn_fetch_bytes(ctxt, 1);
  4368. if (rc != X86EMUL_CONTINUE)
  4369. return rc;
  4370. }
  4371. switch (mode) {
  4372. case X86EMUL_MODE_REAL:
  4373. case X86EMUL_MODE_VM86:
  4374. def_op_bytes = def_ad_bytes = 2;
  4375. ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
  4376. if (desc.d)
  4377. def_op_bytes = def_ad_bytes = 4;
  4378. break;
  4379. case X86EMUL_MODE_PROT16:
  4380. def_op_bytes = def_ad_bytes = 2;
  4381. break;
  4382. case X86EMUL_MODE_PROT32:
  4383. def_op_bytes = def_ad_bytes = 4;
  4384. break;
  4385. #ifdef CONFIG_X86_64
  4386. case X86EMUL_MODE_PROT64:
  4387. def_op_bytes = 4;
  4388. def_ad_bytes = 8;
  4389. break;
  4390. #endif
  4391. default:
  4392. return EMULATION_FAILED;
  4393. }
  4394. ctxt->op_bytes = def_op_bytes;
  4395. ctxt->ad_bytes = def_ad_bytes;
  4396. /* Legacy prefixes. */
  4397. for (;;) {
  4398. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4399. case 0x66: /* operand-size override */
  4400. op_prefix = true;
  4401. /* switch between 2/4 bytes */
  4402. ctxt->op_bytes = def_op_bytes ^ 6;
  4403. break;
  4404. case 0x67: /* address-size override */
  4405. if (mode == X86EMUL_MODE_PROT64)
  4406. /* switch between 4/8 bytes */
  4407. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4408. else
  4409. /* switch between 2/4 bytes */
  4410. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4411. break;
  4412. case 0x26: /* ES override */
  4413. case 0x2e: /* CS override */
  4414. case 0x36: /* SS override */
  4415. case 0x3e: /* DS override */
  4416. has_seg_override = true;
  4417. ctxt->seg_override = (ctxt->b >> 3) & 3;
  4418. break;
  4419. case 0x64: /* FS override */
  4420. case 0x65: /* GS override */
  4421. has_seg_override = true;
  4422. ctxt->seg_override = ctxt->b & 7;
  4423. break;
  4424. case 0x40 ... 0x4f: /* REX */
  4425. if (mode != X86EMUL_MODE_PROT64)
  4426. goto done_prefixes;
  4427. ctxt->rex_prefix = ctxt->b;
  4428. continue;
  4429. case 0xf0: /* LOCK */
  4430. ctxt->lock_prefix = 1;
  4431. break;
  4432. case 0xf2: /* REPNE/REPNZ */
  4433. case 0xf3: /* REP/REPE/REPZ */
  4434. ctxt->rep_prefix = ctxt->b;
  4435. break;
  4436. default:
  4437. goto done_prefixes;
  4438. }
  4439. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4440. ctxt->rex_prefix = 0;
  4441. }
  4442. done_prefixes:
  4443. /* REX prefix. */
  4444. if (ctxt->rex_prefix & 8)
  4445. ctxt->op_bytes = 8; /* REX.W */
  4446. /* Opcode byte(s). */
  4447. opcode = opcode_table[ctxt->b];
  4448. /* Two-byte opcode? */
  4449. if (ctxt->b == 0x0f) {
  4450. ctxt->opcode_len = 2;
  4451. ctxt->b = insn_fetch(u8, ctxt);
  4452. opcode = twobyte_table[ctxt->b];
  4453. /* 0F_38 opcode map */
  4454. if (ctxt->b == 0x38) {
  4455. ctxt->opcode_len = 3;
  4456. ctxt->b = insn_fetch(u8, ctxt);
  4457. opcode = opcode_map_0f_38[ctxt->b];
  4458. }
  4459. }
  4460. ctxt->d = opcode.flags;
  4461. if (ctxt->d & ModRM)
  4462. ctxt->modrm = insn_fetch(u8, ctxt);
  4463. /* vex-prefix instructions are not implemented */
  4464. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4465. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4466. ctxt->d = NotImpl;
  4467. }
  4468. while (ctxt->d & GroupMask) {
  4469. switch (ctxt->d & GroupMask) {
  4470. case Group:
  4471. goffset = (ctxt->modrm >> 3) & 7;
  4472. opcode = opcode.u.group[goffset];
  4473. break;
  4474. case GroupDual:
  4475. goffset = (ctxt->modrm >> 3) & 7;
  4476. if ((ctxt->modrm >> 6) == 3)
  4477. opcode = opcode.u.gdual->mod3[goffset];
  4478. else
  4479. opcode = opcode.u.gdual->mod012[goffset];
  4480. break;
  4481. case RMExt:
  4482. goffset = ctxt->modrm & 7;
  4483. opcode = opcode.u.group[goffset];
  4484. break;
  4485. case Prefix:
  4486. if (ctxt->rep_prefix && op_prefix)
  4487. return EMULATION_FAILED;
  4488. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4489. switch (simd_prefix) {
  4490. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4491. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4492. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4493. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4494. }
  4495. break;
  4496. case Escape:
  4497. if (ctxt->modrm > 0xbf)
  4498. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4499. else
  4500. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4501. break;
  4502. case InstrDual:
  4503. if ((ctxt->modrm >> 6) == 3)
  4504. opcode = opcode.u.idual->mod3;
  4505. else
  4506. opcode = opcode.u.idual->mod012;
  4507. break;
  4508. case ModeDual:
  4509. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4510. opcode = opcode.u.mdual->mode64;
  4511. else
  4512. opcode = opcode.u.mdual->mode32;
  4513. break;
  4514. default:
  4515. return EMULATION_FAILED;
  4516. }
  4517. ctxt->d &= ~(u64)GroupMask;
  4518. ctxt->d |= opcode.flags;
  4519. }
  4520. /* Unrecognised? */
  4521. if (ctxt->d == 0)
  4522. return EMULATION_FAILED;
  4523. ctxt->execute = opcode.u.execute;
  4524. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4525. return EMULATION_FAILED;
  4526. if (unlikely(ctxt->d &
  4527. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4528. No16))) {
  4529. /*
  4530. * These are copied unconditionally here, and checked unconditionally
  4531. * in x86_emulate_insn.
  4532. */
  4533. ctxt->check_perm = opcode.check_perm;
  4534. ctxt->intercept = opcode.intercept;
  4535. if (ctxt->d & NotImpl)
  4536. return EMULATION_FAILED;
  4537. if (mode == X86EMUL_MODE_PROT64) {
  4538. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4539. ctxt->op_bytes = 8;
  4540. else if (ctxt->d & NearBranch)
  4541. ctxt->op_bytes = 8;
  4542. }
  4543. if (ctxt->d & Op3264) {
  4544. if (mode == X86EMUL_MODE_PROT64)
  4545. ctxt->op_bytes = 8;
  4546. else
  4547. ctxt->op_bytes = 4;
  4548. }
  4549. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4550. ctxt->op_bytes = 4;
  4551. if (ctxt->d & Sse)
  4552. ctxt->op_bytes = 16;
  4553. else if (ctxt->d & Mmx)
  4554. ctxt->op_bytes = 8;
  4555. }
  4556. /* ModRM and SIB bytes. */
  4557. if (ctxt->d & ModRM) {
  4558. rc = decode_modrm(ctxt, &ctxt->memop);
  4559. if (!has_seg_override) {
  4560. has_seg_override = true;
  4561. ctxt->seg_override = ctxt->modrm_seg;
  4562. }
  4563. } else if (ctxt->d & MemAbs)
  4564. rc = decode_abs(ctxt, &ctxt->memop);
  4565. if (rc != X86EMUL_CONTINUE)
  4566. goto done;
  4567. if (!has_seg_override)
  4568. ctxt->seg_override = VCPU_SREG_DS;
  4569. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4570. /*
  4571. * Decode and fetch the source operand: register, memory
  4572. * or immediate.
  4573. */
  4574. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4575. if (rc != X86EMUL_CONTINUE)
  4576. goto done;
  4577. /*
  4578. * Decode and fetch the second source operand: register, memory
  4579. * or immediate.
  4580. */
  4581. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4582. if (rc != X86EMUL_CONTINUE)
  4583. goto done;
  4584. /* Decode and fetch the destination operand: register or memory. */
  4585. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4586. if (ctxt->rip_relative && likely(ctxt->memopp))
  4587. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4588. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4589. done:
  4590. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4591. }
  4592. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4593. {
  4594. return ctxt->d & PageTable;
  4595. }
  4596. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4597. {
  4598. /* The second termination condition only applies for REPE
  4599. * and REPNE. Test if the repeat string operation prefix is
  4600. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4601. * corresponding termination condition according to:
  4602. * - if REPE/REPZ and ZF = 0 then done
  4603. * - if REPNE/REPNZ and ZF = 1 then done
  4604. */
  4605. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4606. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4607. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4608. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4609. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4610. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4611. return true;
  4612. return false;
  4613. }
  4614. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4615. {
  4616. int rc;
  4617. rc = asm_safe("fwait");
  4618. if (unlikely(rc != X86EMUL_CONTINUE))
  4619. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4620. return X86EMUL_CONTINUE;
  4621. }
  4622. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4623. struct operand *op)
  4624. {
  4625. if (op->type == OP_MM)
  4626. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4627. }
  4628. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4629. {
  4630. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4631. if (!(ctxt->d & ByteOp))
  4632. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4633. asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
  4634. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4635. [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
  4636. : "c"(ctxt->src2.val));
  4637. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4638. if (!fop) /* exception is returned in fop variable */
  4639. return emulate_de(ctxt);
  4640. return X86EMUL_CONTINUE;
  4641. }
  4642. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4643. {
  4644. memset(&ctxt->rip_relative, 0,
  4645. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4646. ctxt->io_read.pos = 0;
  4647. ctxt->io_read.end = 0;
  4648. ctxt->mem_read.end = 0;
  4649. }
  4650. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4651. {
  4652. const struct x86_emulate_ops *ops = ctxt->ops;
  4653. int rc = X86EMUL_CONTINUE;
  4654. int saved_dst_type = ctxt->dst.type;
  4655. unsigned emul_flags;
  4656. ctxt->mem_read.pos = 0;
  4657. /* LOCK prefix is allowed only with some instructions */
  4658. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4659. rc = emulate_ud(ctxt);
  4660. goto done;
  4661. }
  4662. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4663. rc = emulate_ud(ctxt);
  4664. goto done;
  4665. }
  4666. emul_flags = ctxt->ops->get_hflags(ctxt);
  4667. if (unlikely(ctxt->d &
  4668. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4669. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4670. (ctxt->d & Undefined)) {
  4671. rc = emulate_ud(ctxt);
  4672. goto done;
  4673. }
  4674. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4675. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4676. rc = emulate_ud(ctxt);
  4677. goto done;
  4678. }
  4679. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4680. rc = emulate_nm(ctxt);
  4681. goto done;
  4682. }
  4683. if (ctxt->d & Mmx) {
  4684. rc = flush_pending_x87_faults(ctxt);
  4685. if (rc != X86EMUL_CONTINUE)
  4686. goto done;
  4687. /*
  4688. * Now that we know the fpu is exception safe, we can fetch
  4689. * operands from it.
  4690. */
  4691. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4692. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4693. if (!(ctxt->d & Mov))
  4694. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4695. }
  4696. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4697. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4698. X86_ICPT_PRE_EXCEPT);
  4699. if (rc != X86EMUL_CONTINUE)
  4700. goto done;
  4701. }
  4702. /* Instruction can only be executed in protected mode */
  4703. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4704. rc = emulate_ud(ctxt);
  4705. goto done;
  4706. }
  4707. /* Privileged instruction can be executed only in CPL=0 */
  4708. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4709. if (ctxt->d & PrivUD)
  4710. rc = emulate_ud(ctxt);
  4711. else
  4712. rc = emulate_gp(ctxt, 0);
  4713. goto done;
  4714. }
  4715. /* Do instruction specific permission checks */
  4716. if (ctxt->d & CheckPerm) {
  4717. rc = ctxt->check_perm(ctxt);
  4718. if (rc != X86EMUL_CONTINUE)
  4719. goto done;
  4720. }
  4721. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4722. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4723. X86_ICPT_POST_EXCEPT);
  4724. if (rc != X86EMUL_CONTINUE)
  4725. goto done;
  4726. }
  4727. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4728. /* All REP prefixes have the same first termination condition */
  4729. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4730. string_registers_quirk(ctxt);
  4731. ctxt->eip = ctxt->_eip;
  4732. ctxt->eflags &= ~X86_EFLAGS_RF;
  4733. goto done;
  4734. }
  4735. }
  4736. }
  4737. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4738. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4739. ctxt->src.valptr, ctxt->src.bytes);
  4740. if (rc != X86EMUL_CONTINUE)
  4741. goto done;
  4742. ctxt->src.orig_val64 = ctxt->src.val64;
  4743. }
  4744. if (ctxt->src2.type == OP_MEM) {
  4745. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4746. &ctxt->src2.val, ctxt->src2.bytes);
  4747. if (rc != X86EMUL_CONTINUE)
  4748. goto done;
  4749. }
  4750. if ((ctxt->d & DstMask) == ImplicitOps)
  4751. goto special_insn;
  4752. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4753. /* optimisation - avoid slow emulated read if Mov */
  4754. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4755. &ctxt->dst.val, ctxt->dst.bytes);
  4756. if (rc != X86EMUL_CONTINUE) {
  4757. if (!(ctxt->d & NoWrite) &&
  4758. rc == X86EMUL_PROPAGATE_FAULT &&
  4759. ctxt->exception.vector == PF_VECTOR)
  4760. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4761. goto done;
  4762. }
  4763. }
  4764. /* Copy full 64-bit value for CMPXCHG8B. */
  4765. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4766. special_insn:
  4767. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4768. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4769. X86_ICPT_POST_MEMACCESS);
  4770. if (rc != X86EMUL_CONTINUE)
  4771. goto done;
  4772. }
  4773. if (ctxt->rep_prefix && (ctxt->d & String))
  4774. ctxt->eflags |= X86_EFLAGS_RF;
  4775. else
  4776. ctxt->eflags &= ~X86_EFLAGS_RF;
  4777. if (ctxt->execute) {
  4778. if (ctxt->d & Fastop) {
  4779. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4780. rc = fastop(ctxt, fop);
  4781. if (rc != X86EMUL_CONTINUE)
  4782. goto done;
  4783. goto writeback;
  4784. }
  4785. rc = ctxt->execute(ctxt);
  4786. if (rc != X86EMUL_CONTINUE)
  4787. goto done;
  4788. goto writeback;
  4789. }
  4790. if (ctxt->opcode_len == 2)
  4791. goto twobyte_insn;
  4792. else if (ctxt->opcode_len == 3)
  4793. goto threebyte_insn;
  4794. switch (ctxt->b) {
  4795. case 0x70 ... 0x7f: /* jcc (short) */
  4796. if (test_cc(ctxt->b, ctxt->eflags))
  4797. rc = jmp_rel(ctxt, ctxt->src.val);
  4798. break;
  4799. case 0x8d: /* lea r16/r32, m */
  4800. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4801. break;
  4802. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4803. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4804. ctxt->dst.type = OP_NONE;
  4805. else
  4806. rc = em_xchg(ctxt);
  4807. break;
  4808. case 0x98: /* cbw/cwde/cdqe */
  4809. switch (ctxt->op_bytes) {
  4810. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4811. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4812. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4813. }
  4814. break;
  4815. case 0xcc: /* int3 */
  4816. rc = emulate_int(ctxt, 3);
  4817. break;
  4818. case 0xcd: /* int n */
  4819. rc = emulate_int(ctxt, ctxt->src.val);
  4820. break;
  4821. case 0xce: /* into */
  4822. if (ctxt->eflags & X86_EFLAGS_OF)
  4823. rc = emulate_int(ctxt, 4);
  4824. break;
  4825. case 0xe9: /* jmp rel */
  4826. case 0xeb: /* jmp rel short */
  4827. rc = jmp_rel(ctxt, ctxt->src.val);
  4828. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4829. break;
  4830. case 0xf4: /* hlt */
  4831. ctxt->ops->halt(ctxt);
  4832. break;
  4833. case 0xf5: /* cmc */
  4834. /* complement carry flag from eflags reg */
  4835. ctxt->eflags ^= X86_EFLAGS_CF;
  4836. break;
  4837. case 0xf8: /* clc */
  4838. ctxt->eflags &= ~X86_EFLAGS_CF;
  4839. break;
  4840. case 0xf9: /* stc */
  4841. ctxt->eflags |= X86_EFLAGS_CF;
  4842. break;
  4843. case 0xfc: /* cld */
  4844. ctxt->eflags &= ~X86_EFLAGS_DF;
  4845. break;
  4846. case 0xfd: /* std */
  4847. ctxt->eflags |= X86_EFLAGS_DF;
  4848. break;
  4849. default:
  4850. goto cannot_emulate;
  4851. }
  4852. if (rc != X86EMUL_CONTINUE)
  4853. goto done;
  4854. writeback:
  4855. if (ctxt->d & SrcWrite) {
  4856. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4857. rc = writeback(ctxt, &ctxt->src);
  4858. if (rc != X86EMUL_CONTINUE)
  4859. goto done;
  4860. }
  4861. if (!(ctxt->d & NoWrite)) {
  4862. rc = writeback(ctxt, &ctxt->dst);
  4863. if (rc != X86EMUL_CONTINUE)
  4864. goto done;
  4865. }
  4866. /*
  4867. * restore dst type in case the decoding will be reused
  4868. * (happens for string instruction )
  4869. */
  4870. ctxt->dst.type = saved_dst_type;
  4871. if ((ctxt->d & SrcMask) == SrcSI)
  4872. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4873. if ((ctxt->d & DstMask) == DstDI)
  4874. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4875. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4876. unsigned int count;
  4877. struct read_cache *r = &ctxt->io_read;
  4878. if ((ctxt->d & SrcMask) == SrcSI)
  4879. count = ctxt->src.count;
  4880. else
  4881. count = ctxt->dst.count;
  4882. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4883. if (!string_insn_completed(ctxt)) {
  4884. /*
  4885. * Re-enter guest when pio read ahead buffer is empty
  4886. * or, if it is not used, after each 1024 iteration.
  4887. */
  4888. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4889. (r->end == 0 || r->end != r->pos)) {
  4890. /*
  4891. * Reset read cache. Usually happens before
  4892. * decode, but since instruction is restarted
  4893. * we have to do it here.
  4894. */
  4895. ctxt->mem_read.end = 0;
  4896. writeback_registers(ctxt);
  4897. return EMULATION_RESTART;
  4898. }
  4899. goto done; /* skip rip writeback */
  4900. }
  4901. ctxt->eflags &= ~X86_EFLAGS_RF;
  4902. }
  4903. ctxt->eip = ctxt->_eip;
  4904. done:
  4905. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4906. WARN_ON(ctxt->exception.vector > 0x1f);
  4907. ctxt->have_exception = true;
  4908. }
  4909. if (rc == X86EMUL_INTERCEPTED)
  4910. return EMULATION_INTERCEPTED;
  4911. if (rc == X86EMUL_CONTINUE)
  4912. writeback_registers(ctxt);
  4913. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4914. twobyte_insn:
  4915. switch (ctxt->b) {
  4916. case 0x09: /* wbinvd */
  4917. (ctxt->ops->wbinvd)(ctxt);
  4918. break;
  4919. case 0x08: /* invd */
  4920. case 0x0d: /* GrpP (prefetch) */
  4921. case 0x18: /* Grp16 (prefetch/nop) */
  4922. case 0x1f: /* nop */
  4923. break;
  4924. case 0x20: /* mov cr, reg */
  4925. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4926. break;
  4927. case 0x21: /* mov from dr to reg */
  4928. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4929. break;
  4930. case 0x40 ... 0x4f: /* cmov */
  4931. if (test_cc(ctxt->b, ctxt->eflags))
  4932. ctxt->dst.val = ctxt->src.val;
  4933. else if (ctxt->op_bytes != 4)
  4934. ctxt->dst.type = OP_NONE; /* no writeback */
  4935. break;
  4936. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4937. if (test_cc(ctxt->b, ctxt->eflags))
  4938. rc = jmp_rel(ctxt, ctxt->src.val);
  4939. break;
  4940. case 0x90 ... 0x9f: /* setcc r/m8 */
  4941. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4942. break;
  4943. case 0xb6 ... 0xb7: /* movzx */
  4944. ctxt->dst.bytes = ctxt->op_bytes;
  4945. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4946. : (u16) ctxt->src.val;
  4947. break;
  4948. case 0xbe ... 0xbf: /* movsx */
  4949. ctxt->dst.bytes = ctxt->op_bytes;
  4950. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4951. (s16) ctxt->src.val;
  4952. break;
  4953. default:
  4954. goto cannot_emulate;
  4955. }
  4956. threebyte_insn:
  4957. if (rc != X86EMUL_CONTINUE)
  4958. goto done;
  4959. goto writeback;
  4960. cannot_emulate:
  4961. return EMULATION_FAILED;
  4962. }
  4963. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4964. {
  4965. invalidate_registers(ctxt);
  4966. }
  4967. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4968. {
  4969. writeback_registers(ctxt);
  4970. }
  4971. bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
  4972. {
  4973. if (ctxt->rep_prefix && (ctxt->d & String))
  4974. return false;
  4975. if (ctxt->d & TwoMemOp)
  4976. return false;
  4977. return true;
  4978. }