process_64.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. *
  4. * Pentium III FXSR, SSE support
  5. * Gareth Hughes <gareth@valinux.com>, May 2000
  6. *
  7. * X86-64 port
  8. * Andi Kleen.
  9. *
  10. * CPU hotplug support - ashok.raj@intel.com
  11. */
  12. /*
  13. * This file handles the architecture-dependent parts of process handling..
  14. */
  15. #include <linux/cpu.h>
  16. #include <linux/errno.h>
  17. #include <linux/sched.h>
  18. #include <linux/sched/task.h>
  19. #include <linux/sched/task_stack.h>
  20. #include <linux/fs.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/elfcore.h>
  24. #include <linux/smp.h>
  25. #include <linux/slab.h>
  26. #include <linux/user.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/delay.h>
  29. #include <linux/export.h>
  30. #include <linux/ptrace.h>
  31. #include <linux/notifier.h>
  32. #include <linux/kprobes.h>
  33. #include <linux/kdebug.h>
  34. #include <linux/prctl.h>
  35. #include <linux/uaccess.h>
  36. #include <linux/io.h>
  37. #include <linux/ftrace.h>
  38. #include <linux/syscalls.h>
  39. #include <asm/pgtable.h>
  40. #include <asm/processor.h>
  41. #include <asm/fpu/internal.h>
  42. #include <asm/mmu_context.h>
  43. #include <asm/prctl.h>
  44. #include <asm/desc.h>
  45. #include <asm/proto.h>
  46. #include <asm/ia32.h>
  47. #include <asm/syscalls.h>
  48. #include <asm/debugreg.h>
  49. #include <asm/switch_to.h>
  50. #include <asm/xen/hypervisor.h>
  51. #include <asm/vdso.h>
  52. #include <asm/intel_rdt_sched.h>
  53. #include <asm/unistd.h>
  54. #ifdef CONFIG_IA32_EMULATION
  55. /* Not included via unistd.h */
  56. #include <asm/unistd_32_ia32.h>
  57. #endif
  58. __visible DEFINE_PER_CPU(unsigned long, rsp_scratch);
  59. /* Prints also some state that isn't saved in the pt_regs */
  60. void __show_regs(struct pt_regs *regs, int all)
  61. {
  62. unsigned long cr0 = 0L, cr2 = 0L, cr3 = 0L, cr4 = 0L, fs, gs, shadowgs;
  63. unsigned long d0, d1, d2, d3, d6, d7;
  64. unsigned int fsindex, gsindex;
  65. unsigned int ds, cs, es;
  66. show_iret_regs(regs);
  67. if (regs->orig_ax != -1)
  68. pr_cont(" ORIG_RAX: %016lx\n", regs->orig_ax);
  69. else
  70. pr_cont("\n");
  71. printk(KERN_DEFAULT "RAX: %016lx RBX: %016lx RCX: %016lx\n",
  72. regs->ax, regs->bx, regs->cx);
  73. printk(KERN_DEFAULT "RDX: %016lx RSI: %016lx RDI: %016lx\n",
  74. regs->dx, regs->si, regs->di);
  75. printk(KERN_DEFAULT "RBP: %016lx R08: %016lx R09: %016lx\n",
  76. regs->bp, regs->r8, regs->r9);
  77. printk(KERN_DEFAULT "R10: %016lx R11: %016lx R12: %016lx\n",
  78. regs->r10, regs->r11, regs->r12);
  79. printk(KERN_DEFAULT "R13: %016lx R14: %016lx R15: %016lx\n",
  80. regs->r13, regs->r14, regs->r15);
  81. if (!all)
  82. return;
  83. asm("movl %%ds,%0" : "=r" (ds));
  84. asm("movl %%cs,%0" : "=r" (cs));
  85. asm("movl %%es,%0" : "=r" (es));
  86. asm("movl %%fs,%0" : "=r" (fsindex));
  87. asm("movl %%gs,%0" : "=r" (gsindex));
  88. rdmsrl(MSR_FS_BASE, fs);
  89. rdmsrl(MSR_GS_BASE, gs);
  90. rdmsrl(MSR_KERNEL_GS_BASE, shadowgs);
  91. cr0 = read_cr0();
  92. cr2 = read_cr2();
  93. cr3 = __read_cr3();
  94. cr4 = __read_cr4();
  95. printk(KERN_DEFAULT "FS: %016lx(%04x) GS:%016lx(%04x) knlGS:%016lx\n",
  96. fs, fsindex, gs, gsindex, shadowgs);
  97. printk(KERN_DEFAULT "CS: %04x DS: %04x ES: %04x CR0: %016lx\n", cs, ds,
  98. es, cr0);
  99. printk(KERN_DEFAULT "CR2: %016lx CR3: %016lx CR4: %016lx\n", cr2, cr3,
  100. cr4);
  101. get_debugreg(d0, 0);
  102. get_debugreg(d1, 1);
  103. get_debugreg(d2, 2);
  104. get_debugreg(d3, 3);
  105. get_debugreg(d6, 6);
  106. get_debugreg(d7, 7);
  107. /* Only print out debug registers if they are in their non-default state. */
  108. if (!((d0 == 0) && (d1 == 0) && (d2 == 0) && (d3 == 0) &&
  109. (d6 == DR6_RESERVED) && (d7 == 0x400))) {
  110. printk(KERN_DEFAULT "DR0: %016lx DR1: %016lx DR2: %016lx\n",
  111. d0, d1, d2);
  112. printk(KERN_DEFAULT "DR3: %016lx DR6: %016lx DR7: %016lx\n",
  113. d3, d6, d7);
  114. }
  115. if (boot_cpu_has(X86_FEATURE_OSPKE))
  116. printk(KERN_DEFAULT "PKRU: %08x\n", read_pkru());
  117. }
  118. void release_thread(struct task_struct *dead_task)
  119. {
  120. if (dead_task->mm) {
  121. #ifdef CONFIG_MODIFY_LDT_SYSCALL
  122. if (dead_task->mm->context.ldt) {
  123. pr_warn("WARNING: dead process %s still has LDT? <%p/%d>\n",
  124. dead_task->comm,
  125. dead_task->mm->context.ldt->entries,
  126. dead_task->mm->context.ldt->nr_entries);
  127. BUG();
  128. }
  129. #endif
  130. }
  131. }
  132. enum which_selector {
  133. FS,
  134. GS
  135. };
  136. /*
  137. * Saves the FS or GS base for an outgoing thread if FSGSBASE extensions are
  138. * not available. The goal is to be reasonably fast on non-FSGSBASE systems.
  139. * It's forcibly inlined because it'll generate better code and this function
  140. * is hot.
  141. */
  142. static __always_inline void save_base_legacy(struct task_struct *prev_p,
  143. unsigned short selector,
  144. enum which_selector which)
  145. {
  146. if (likely(selector == 0)) {
  147. /*
  148. * On Intel (without X86_BUG_NULL_SEG), the segment base could
  149. * be the pre-existing saved base or it could be zero. On AMD
  150. * (with X86_BUG_NULL_SEG), the segment base could be almost
  151. * anything.
  152. *
  153. * This branch is very hot (it's hit twice on almost every
  154. * context switch between 64-bit programs), and avoiding
  155. * the RDMSR helps a lot, so we just assume that whatever
  156. * value is already saved is correct. This matches historical
  157. * Linux behavior, so it won't break existing applications.
  158. *
  159. * To avoid leaking state, on non-X86_BUG_NULL_SEG CPUs, if we
  160. * report that the base is zero, it needs to actually be zero:
  161. * see the corresponding logic in load_seg_legacy.
  162. */
  163. } else {
  164. /*
  165. * If the selector is 1, 2, or 3, then the base is zero on
  166. * !X86_BUG_NULL_SEG CPUs and could be anything on
  167. * X86_BUG_NULL_SEG CPUs. In the latter case, Linux
  168. * has never attempted to preserve the base across context
  169. * switches.
  170. *
  171. * If selector > 3, then it refers to a real segment, and
  172. * saving the base isn't necessary.
  173. */
  174. if (which == FS)
  175. prev_p->thread.fsbase = 0;
  176. else
  177. prev_p->thread.gsbase = 0;
  178. }
  179. }
  180. static __always_inline void save_fsgs(struct task_struct *task)
  181. {
  182. savesegment(fs, task->thread.fsindex);
  183. savesegment(gs, task->thread.gsindex);
  184. save_base_legacy(task, task->thread.fsindex, FS);
  185. save_base_legacy(task, task->thread.gsindex, GS);
  186. }
  187. static __always_inline void loadseg(enum which_selector which,
  188. unsigned short sel)
  189. {
  190. if (which == FS)
  191. loadsegment(fs, sel);
  192. else
  193. load_gs_index(sel);
  194. }
  195. static __always_inline void load_seg_legacy(unsigned short prev_index,
  196. unsigned long prev_base,
  197. unsigned short next_index,
  198. unsigned long next_base,
  199. enum which_selector which)
  200. {
  201. if (likely(next_index <= 3)) {
  202. /*
  203. * The next task is using 64-bit TLS, is not using this
  204. * segment at all, or is having fun with arcane CPU features.
  205. */
  206. if (next_base == 0) {
  207. /*
  208. * Nasty case: on AMD CPUs, we need to forcibly zero
  209. * the base.
  210. */
  211. if (static_cpu_has_bug(X86_BUG_NULL_SEG)) {
  212. loadseg(which, __USER_DS);
  213. loadseg(which, next_index);
  214. } else {
  215. /*
  216. * We could try to exhaustively detect cases
  217. * under which we can skip the segment load,
  218. * but there's really only one case that matters
  219. * for performance: if both the previous and
  220. * next states are fully zeroed, we can skip
  221. * the load.
  222. *
  223. * (This assumes that prev_base == 0 has no
  224. * false positives. This is the case on
  225. * Intel-style CPUs.)
  226. */
  227. if (likely(prev_index | next_index | prev_base))
  228. loadseg(which, next_index);
  229. }
  230. } else {
  231. if (prev_index != next_index)
  232. loadseg(which, next_index);
  233. wrmsrl(which == FS ? MSR_FS_BASE : MSR_KERNEL_GS_BASE,
  234. next_base);
  235. }
  236. } else {
  237. /*
  238. * The next task is using a real segment. Loading the selector
  239. * is sufficient.
  240. */
  241. loadseg(which, next_index);
  242. }
  243. }
  244. int copy_thread_tls(unsigned long clone_flags, unsigned long sp,
  245. unsigned long arg, struct task_struct *p, unsigned long tls)
  246. {
  247. int err;
  248. struct pt_regs *childregs;
  249. struct fork_frame *fork_frame;
  250. struct inactive_task_frame *frame;
  251. struct task_struct *me = current;
  252. childregs = task_pt_regs(p);
  253. fork_frame = container_of(childregs, struct fork_frame, regs);
  254. frame = &fork_frame->frame;
  255. frame->bp = 0;
  256. frame->ret_addr = (unsigned long) ret_from_fork;
  257. p->thread.sp = (unsigned long) fork_frame;
  258. p->thread.io_bitmap_ptr = NULL;
  259. savesegment(gs, p->thread.gsindex);
  260. p->thread.gsbase = p->thread.gsindex ? 0 : me->thread.gsbase;
  261. savesegment(fs, p->thread.fsindex);
  262. p->thread.fsbase = p->thread.fsindex ? 0 : me->thread.fsbase;
  263. savesegment(es, p->thread.es);
  264. savesegment(ds, p->thread.ds);
  265. memset(p->thread.ptrace_bps, 0, sizeof(p->thread.ptrace_bps));
  266. if (unlikely(p->flags & PF_KTHREAD)) {
  267. /* kernel thread */
  268. memset(childregs, 0, sizeof(struct pt_regs));
  269. frame->bx = sp; /* function */
  270. frame->r12 = arg;
  271. return 0;
  272. }
  273. frame->bx = 0;
  274. *childregs = *current_pt_regs();
  275. childregs->ax = 0;
  276. if (sp)
  277. childregs->sp = sp;
  278. err = -ENOMEM;
  279. if (unlikely(test_tsk_thread_flag(me, TIF_IO_BITMAP))) {
  280. p->thread.io_bitmap_ptr = kmemdup(me->thread.io_bitmap_ptr,
  281. IO_BITMAP_BYTES, GFP_KERNEL);
  282. if (!p->thread.io_bitmap_ptr) {
  283. p->thread.io_bitmap_max = 0;
  284. return -ENOMEM;
  285. }
  286. set_tsk_thread_flag(p, TIF_IO_BITMAP);
  287. }
  288. /*
  289. * Set a new TLS for the child thread?
  290. */
  291. if (clone_flags & CLONE_SETTLS) {
  292. #ifdef CONFIG_IA32_EMULATION
  293. if (in_ia32_syscall())
  294. err = do_set_thread_area(p, -1,
  295. (struct user_desc __user *)tls, 0);
  296. else
  297. #endif
  298. err = do_arch_prctl_64(p, ARCH_SET_FS, tls);
  299. if (err)
  300. goto out;
  301. }
  302. err = 0;
  303. out:
  304. if (err && p->thread.io_bitmap_ptr) {
  305. kfree(p->thread.io_bitmap_ptr);
  306. p->thread.io_bitmap_max = 0;
  307. }
  308. return err;
  309. }
  310. static void
  311. start_thread_common(struct pt_regs *regs, unsigned long new_ip,
  312. unsigned long new_sp,
  313. unsigned int _cs, unsigned int _ss, unsigned int _ds)
  314. {
  315. WARN_ON_ONCE(regs != current_pt_regs());
  316. if (static_cpu_has(X86_BUG_NULL_SEG)) {
  317. /* Loading zero below won't clear the base. */
  318. loadsegment(fs, __USER_DS);
  319. load_gs_index(__USER_DS);
  320. }
  321. loadsegment(fs, 0);
  322. loadsegment(es, _ds);
  323. loadsegment(ds, _ds);
  324. load_gs_index(0);
  325. regs->ip = new_ip;
  326. regs->sp = new_sp;
  327. regs->cs = _cs;
  328. regs->ss = _ss;
  329. regs->flags = X86_EFLAGS_IF;
  330. force_iret();
  331. }
  332. void
  333. start_thread(struct pt_regs *regs, unsigned long new_ip, unsigned long new_sp)
  334. {
  335. start_thread_common(regs, new_ip, new_sp,
  336. __USER_CS, __USER_DS, 0);
  337. }
  338. #ifdef CONFIG_COMPAT
  339. void compat_start_thread(struct pt_regs *regs, u32 new_ip, u32 new_sp)
  340. {
  341. start_thread_common(regs, new_ip, new_sp,
  342. test_thread_flag(TIF_X32)
  343. ? __USER_CS : __USER32_CS,
  344. __USER_DS, __USER_DS);
  345. }
  346. #endif
  347. /*
  348. * switch_to(x,y) should switch tasks from x to y.
  349. *
  350. * This could still be optimized:
  351. * - fold all the options into a flag word and test it with a single test.
  352. * - could test fs/gs bitsliced
  353. *
  354. * Kprobes not supported here. Set the probe on schedule instead.
  355. * Function graph tracer not supported too.
  356. */
  357. __visible __notrace_funcgraph struct task_struct *
  358. __switch_to(struct task_struct *prev_p, struct task_struct *next_p)
  359. {
  360. struct thread_struct *prev = &prev_p->thread;
  361. struct thread_struct *next = &next_p->thread;
  362. struct fpu *prev_fpu = &prev->fpu;
  363. struct fpu *next_fpu = &next->fpu;
  364. int cpu = smp_processor_id();
  365. struct tss_struct *tss = &per_cpu(cpu_tss_rw, cpu);
  366. WARN_ON_ONCE(IS_ENABLED(CONFIG_DEBUG_ENTRY) &&
  367. this_cpu_read(irq_count) != -1);
  368. switch_fpu_prepare(prev_fpu, cpu);
  369. /* We must save %fs and %gs before load_TLS() because
  370. * %fs and %gs may be cleared by load_TLS().
  371. *
  372. * (e.g. xen_load_tls())
  373. */
  374. save_fsgs(prev_p);
  375. /*
  376. * Load TLS before restoring any segments so that segment loads
  377. * reference the correct GDT entries.
  378. */
  379. load_TLS(next, cpu);
  380. /*
  381. * Leave lazy mode, flushing any hypercalls made here. This
  382. * must be done after loading TLS entries in the GDT but before
  383. * loading segments that might reference them, and and it must
  384. * be done before fpu__restore(), so the TS bit is up to
  385. * date.
  386. */
  387. arch_end_context_switch(next_p);
  388. /* Switch DS and ES.
  389. *
  390. * Reading them only returns the selectors, but writing them (if
  391. * nonzero) loads the full descriptor from the GDT or LDT. The
  392. * LDT for next is loaded in switch_mm, and the GDT is loaded
  393. * above.
  394. *
  395. * We therefore need to write new values to the segment
  396. * registers on every context switch unless both the new and old
  397. * values are zero.
  398. *
  399. * Note that we don't need to do anything for CS and SS, as
  400. * those are saved and restored as part of pt_regs.
  401. */
  402. savesegment(es, prev->es);
  403. if (unlikely(next->es | prev->es))
  404. loadsegment(es, next->es);
  405. savesegment(ds, prev->ds);
  406. if (unlikely(next->ds | prev->ds))
  407. loadsegment(ds, next->ds);
  408. load_seg_legacy(prev->fsindex, prev->fsbase,
  409. next->fsindex, next->fsbase, FS);
  410. load_seg_legacy(prev->gsindex, prev->gsbase,
  411. next->gsindex, next->gsbase, GS);
  412. switch_fpu_finish(next_fpu, cpu);
  413. /*
  414. * Switch the PDA and FPU contexts.
  415. */
  416. this_cpu_write(current_task, next_p);
  417. this_cpu_write(cpu_current_top_of_stack, task_top_of_stack(next_p));
  418. /* Reload sp0. */
  419. update_sp0(next_p);
  420. /*
  421. * Now maybe reload the debug registers and handle I/O bitmaps
  422. */
  423. if (unlikely(task_thread_info(next_p)->flags & _TIF_WORK_CTXSW_NEXT ||
  424. task_thread_info(prev_p)->flags & _TIF_WORK_CTXSW_PREV))
  425. __switch_to_xtra(prev_p, next_p, tss);
  426. #ifdef CONFIG_XEN_PV
  427. /*
  428. * On Xen PV, IOPL bits in pt_regs->flags have no effect, and
  429. * current_pt_regs()->flags may not match the current task's
  430. * intended IOPL. We need to switch it manually.
  431. */
  432. if (unlikely(static_cpu_has(X86_FEATURE_XENPV) &&
  433. prev->iopl != next->iopl))
  434. xen_set_iopl_mask(next->iopl);
  435. #endif
  436. if (static_cpu_has_bug(X86_BUG_SYSRET_SS_ATTRS)) {
  437. /*
  438. * AMD CPUs have a misfeature: SYSRET sets the SS selector but
  439. * does not update the cached descriptor. As a result, if we
  440. * do SYSRET while SS is NULL, we'll end up in user mode with
  441. * SS apparently equal to __USER_DS but actually unusable.
  442. *
  443. * The straightforward workaround would be to fix it up just
  444. * before SYSRET, but that would slow down the system call
  445. * fast paths. Instead, we ensure that SS is never NULL in
  446. * system call context. We do this by replacing NULL SS
  447. * selectors at every context switch. SYSCALL sets up a valid
  448. * SS, so the only way to get NULL is to re-enter the kernel
  449. * from CPL 3 through an interrupt. Since that can't happen
  450. * in the same task as a running syscall, we are guaranteed to
  451. * context switch between every interrupt vector entry and a
  452. * subsequent SYSRET.
  453. *
  454. * We read SS first because SS reads are much faster than
  455. * writes. Out of caution, we force SS to __KERNEL_DS even if
  456. * it previously had a different non-NULL value.
  457. */
  458. unsigned short ss_sel;
  459. savesegment(ss, ss_sel);
  460. if (ss_sel != __KERNEL_DS)
  461. loadsegment(ss, __KERNEL_DS);
  462. }
  463. /* Load the Intel cache allocation PQR MSR. */
  464. intel_rdt_sched_in();
  465. return prev_p;
  466. }
  467. void set_personality_64bit(void)
  468. {
  469. /* inherit personality from parent */
  470. /* Make sure to be in 64bit mode */
  471. clear_thread_flag(TIF_IA32);
  472. clear_thread_flag(TIF_ADDR32);
  473. clear_thread_flag(TIF_X32);
  474. /* Pretend that this comes from a 64bit execve */
  475. task_pt_regs(current)->orig_ax = __NR_execve;
  476. /* Ensure the corresponding mm is not marked. */
  477. if (current->mm)
  478. current->mm->context.ia32_compat = 0;
  479. /* TBD: overwrites user setup. Should have two bits.
  480. But 64bit processes have always behaved this way,
  481. so it's not too bad. The main problem is just that
  482. 32bit childs are affected again. */
  483. current->personality &= ~READ_IMPLIES_EXEC;
  484. }
  485. static void __set_personality_x32(void)
  486. {
  487. #ifdef CONFIG_X86_X32
  488. clear_thread_flag(TIF_IA32);
  489. set_thread_flag(TIF_X32);
  490. if (current->mm)
  491. current->mm->context.ia32_compat = TIF_X32;
  492. current->personality &= ~READ_IMPLIES_EXEC;
  493. /*
  494. * in_compat_syscall() uses the presence of the x32 syscall bit
  495. * flag to determine compat status. The x86 mmap() code relies on
  496. * the syscall bitness so set x32 syscall bit right here to make
  497. * in_compat_syscall() work during exec().
  498. *
  499. * Pretend to come from a x32 execve.
  500. */
  501. task_pt_regs(current)->orig_ax = __NR_x32_execve | __X32_SYSCALL_BIT;
  502. current_thread_info()->status &= ~TS_COMPAT;
  503. #endif
  504. }
  505. static void __set_personality_ia32(void)
  506. {
  507. #ifdef CONFIG_IA32_EMULATION
  508. set_thread_flag(TIF_IA32);
  509. clear_thread_flag(TIF_X32);
  510. if (current->mm)
  511. current->mm->context.ia32_compat = TIF_IA32;
  512. current->personality |= force_personality32;
  513. /* Prepare the first "return" to user space */
  514. task_pt_regs(current)->orig_ax = __NR_ia32_execve;
  515. current_thread_info()->status |= TS_COMPAT;
  516. #endif
  517. }
  518. void set_personality_ia32(bool x32)
  519. {
  520. /* Make sure to be in 32bit mode */
  521. set_thread_flag(TIF_ADDR32);
  522. if (x32)
  523. __set_personality_x32();
  524. else
  525. __set_personality_ia32();
  526. }
  527. EXPORT_SYMBOL_GPL(set_personality_ia32);
  528. #ifdef CONFIG_CHECKPOINT_RESTORE
  529. static long prctl_map_vdso(const struct vdso_image *image, unsigned long addr)
  530. {
  531. int ret;
  532. ret = map_vdso_once(image, addr);
  533. if (ret)
  534. return ret;
  535. return (long)image->size;
  536. }
  537. #endif
  538. long do_arch_prctl_64(struct task_struct *task, int option, unsigned long arg2)
  539. {
  540. int ret = 0;
  541. int doit = task == current;
  542. int cpu;
  543. switch (option) {
  544. case ARCH_SET_GS:
  545. if (arg2 >= TASK_SIZE_MAX)
  546. return -EPERM;
  547. cpu = get_cpu();
  548. task->thread.gsindex = 0;
  549. task->thread.gsbase = arg2;
  550. if (doit) {
  551. load_gs_index(0);
  552. ret = wrmsrl_safe(MSR_KERNEL_GS_BASE, arg2);
  553. }
  554. put_cpu();
  555. break;
  556. case ARCH_SET_FS:
  557. /* Not strictly needed for fs, but do it for symmetry
  558. with gs */
  559. if (arg2 >= TASK_SIZE_MAX)
  560. return -EPERM;
  561. cpu = get_cpu();
  562. task->thread.fsindex = 0;
  563. task->thread.fsbase = arg2;
  564. if (doit) {
  565. /* set the selector to 0 to not confuse __switch_to */
  566. loadsegment(fs, 0);
  567. ret = wrmsrl_safe(MSR_FS_BASE, arg2);
  568. }
  569. put_cpu();
  570. break;
  571. case ARCH_GET_FS: {
  572. unsigned long base;
  573. if (doit)
  574. rdmsrl(MSR_FS_BASE, base);
  575. else
  576. base = task->thread.fsbase;
  577. ret = put_user(base, (unsigned long __user *)arg2);
  578. break;
  579. }
  580. case ARCH_GET_GS: {
  581. unsigned long base;
  582. if (doit)
  583. rdmsrl(MSR_KERNEL_GS_BASE, base);
  584. else
  585. base = task->thread.gsbase;
  586. ret = put_user(base, (unsigned long __user *)arg2);
  587. break;
  588. }
  589. #ifdef CONFIG_CHECKPOINT_RESTORE
  590. # ifdef CONFIG_X86_X32_ABI
  591. case ARCH_MAP_VDSO_X32:
  592. return prctl_map_vdso(&vdso_image_x32, arg2);
  593. # endif
  594. # if defined CONFIG_X86_32 || defined CONFIG_IA32_EMULATION
  595. case ARCH_MAP_VDSO_32:
  596. return prctl_map_vdso(&vdso_image_32, arg2);
  597. # endif
  598. case ARCH_MAP_VDSO_64:
  599. return prctl_map_vdso(&vdso_image_64, arg2);
  600. #endif
  601. default:
  602. ret = -EINVAL;
  603. break;
  604. }
  605. return ret;
  606. }
  607. SYSCALL_DEFINE2(arch_prctl, int, option, unsigned long, arg2)
  608. {
  609. long ret;
  610. ret = do_arch_prctl_64(current, option, arg2);
  611. if (ret == -EINVAL)
  612. ret = do_arch_prctl_common(current, option, arg2);
  613. return ret;
  614. }
  615. #ifdef CONFIG_IA32_EMULATION
  616. COMPAT_SYSCALL_DEFINE2(arch_prctl, int, option, unsigned long, arg2)
  617. {
  618. return do_arch_prctl_common(current, option, arg2);
  619. }
  620. #endif
  621. unsigned long KSTK_ESP(struct task_struct *task)
  622. {
  623. return task_pt_regs(task)->sp;
  624. }