cputable.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <linux/jump_label.h>
  18. #include <asm/oprofile_impl.h>
  19. #include <asm/cputable.h>
  20. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  21. #include <asm/mmu.h>
  22. #include <asm/setup.h>
  23. static struct cpu_spec the_cpu_spec __read_mostly;
  24. struct cpu_spec* cur_cpu_spec __read_mostly = NULL;
  25. EXPORT_SYMBOL(cur_cpu_spec);
  26. /* The platform string corresponding to the real PVR */
  27. const char *powerpc_base_platform;
  28. /* NOTE:
  29. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  30. * the responsibility of the appropriate CPU save/restore functions to
  31. * eventually copy these settings over. Those save/restore aren't yet
  32. * part of the cputable though. That has to be fixed for both ppc32
  33. * and ppc64
  34. */
  35. #ifdef CONFIG_PPC32
  36. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  47. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  48. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  49. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  50. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  56. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  57. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  58. #endif /* CONFIG_PPC32 */
  59. #ifdef CONFIG_PPC64
  60. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  62. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  63. extern void __restore_cpu_pa6t(void);
  64. extern void __restore_cpu_ppc970(void);
  65. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  66. extern void __restore_cpu_power7(void);
  67. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  68. extern void __restore_cpu_power8(void);
  69. extern void __setup_cpu_power9(unsigned long offset, struct cpu_spec* spec);
  70. extern void __restore_cpu_power9(void);
  71. extern long __machine_check_early_realmode_p7(struct pt_regs *regs);
  72. extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
  73. extern long __machine_check_early_realmode_p9(struct pt_regs *regs);
  74. #endif /* CONFIG_PPC64 */
  75. #if defined(CONFIG_E500)
  76. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  77. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  78. extern void __restore_cpu_e5500(void);
  79. extern void __restore_cpu_e6500(void);
  80. #endif /* CONFIG_E500 */
  81. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  82. * ones as well...
  83. */
  84. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  85. PPC_FEATURE_HAS_MMU)
  86. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  87. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  88. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  89. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  90. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  91. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  92. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  93. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  94. PPC_FEATURE_TRUE_LE | \
  95. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  96. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  97. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  98. PPC_FEATURE_TRUE_LE | \
  99. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  100. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  101. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  102. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  103. PPC_FEATURE_TRUE_LE | \
  104. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  105. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  106. PPC_FEATURE2_HTM_COMP | \
  107. PPC_FEATURE2_HTM_NOSC_COMP | \
  108. PPC_FEATURE2_DSCR | \
  109. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR | \
  110. PPC_FEATURE2_VEC_CRYPTO)
  111. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  112. PPC_FEATURE_TRUE_LE | \
  113. PPC_FEATURE_HAS_ALTIVEC_COMP)
  114. #define COMMON_USER_POWER9 COMMON_USER_POWER8
  115. #define COMMON_USER2_POWER9 (COMMON_USER2_POWER8 | \
  116. PPC_FEATURE2_ARCH_3_00 | \
  117. PPC_FEATURE2_HAS_IEEE128 | \
  118. PPC_FEATURE2_DARN )
  119. #ifdef CONFIG_PPC_BOOK3E_64
  120. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  121. #else
  122. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  123. PPC_FEATURE_BOOKE)
  124. #endif
  125. static struct cpu_spec __initdata cpu_specs[] = {
  126. #ifdef CONFIG_PPC_BOOK3S_64
  127. { /* Power4 */
  128. .pvr_mask = 0xffff0000,
  129. .pvr_value = 0x00350000,
  130. .cpu_name = "POWER4 (gp)",
  131. .cpu_features = CPU_FTRS_POWER4,
  132. .cpu_user_features = COMMON_USER_POWER4,
  133. .mmu_features = MMU_FTRS_POWER4 | MMU_FTR_TLBIE_CROP_VA,
  134. .icache_bsize = 128,
  135. .dcache_bsize = 128,
  136. .num_pmcs = 8,
  137. .pmc_type = PPC_PMC_IBM,
  138. .oprofile_cpu_type = "ppc64/power4",
  139. .oprofile_type = PPC_OPROFILE_POWER4,
  140. .platform = "power4",
  141. },
  142. { /* Power4+ */
  143. .pvr_mask = 0xffff0000,
  144. .pvr_value = 0x00380000,
  145. .cpu_name = "POWER4+ (gq)",
  146. .cpu_features = CPU_FTRS_POWER4,
  147. .cpu_user_features = COMMON_USER_POWER4,
  148. .mmu_features = MMU_FTRS_POWER4 | MMU_FTR_TLBIE_CROP_VA,
  149. .icache_bsize = 128,
  150. .dcache_bsize = 128,
  151. .num_pmcs = 8,
  152. .pmc_type = PPC_PMC_IBM,
  153. .oprofile_cpu_type = "ppc64/power4",
  154. .oprofile_type = PPC_OPROFILE_POWER4,
  155. .platform = "power4",
  156. },
  157. { /* PPC970 */
  158. .pvr_mask = 0xffff0000,
  159. .pvr_value = 0x00390000,
  160. .cpu_name = "PPC970",
  161. .cpu_features = CPU_FTRS_PPC970,
  162. .cpu_user_features = COMMON_USER_POWER4 |
  163. PPC_FEATURE_HAS_ALTIVEC_COMP,
  164. .mmu_features = MMU_FTRS_PPC970,
  165. .icache_bsize = 128,
  166. .dcache_bsize = 128,
  167. .num_pmcs = 8,
  168. .pmc_type = PPC_PMC_IBM,
  169. .cpu_setup = __setup_cpu_ppc970,
  170. .cpu_restore = __restore_cpu_ppc970,
  171. .oprofile_cpu_type = "ppc64/970",
  172. .oprofile_type = PPC_OPROFILE_POWER4,
  173. .platform = "ppc970",
  174. },
  175. { /* PPC970FX */
  176. .pvr_mask = 0xffff0000,
  177. .pvr_value = 0x003c0000,
  178. .cpu_name = "PPC970FX",
  179. .cpu_features = CPU_FTRS_PPC970,
  180. .cpu_user_features = COMMON_USER_POWER4 |
  181. PPC_FEATURE_HAS_ALTIVEC_COMP,
  182. .mmu_features = MMU_FTRS_PPC970,
  183. .icache_bsize = 128,
  184. .dcache_bsize = 128,
  185. .num_pmcs = 8,
  186. .pmc_type = PPC_PMC_IBM,
  187. .cpu_setup = __setup_cpu_ppc970,
  188. .cpu_restore = __restore_cpu_ppc970,
  189. .oprofile_cpu_type = "ppc64/970",
  190. .oprofile_type = PPC_OPROFILE_POWER4,
  191. .platform = "ppc970",
  192. },
  193. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  194. .pvr_mask = 0xffffffff,
  195. .pvr_value = 0x00440100,
  196. .cpu_name = "PPC970MP",
  197. .cpu_features = CPU_FTRS_PPC970,
  198. .cpu_user_features = COMMON_USER_POWER4 |
  199. PPC_FEATURE_HAS_ALTIVEC_COMP,
  200. .mmu_features = MMU_FTRS_PPC970,
  201. .icache_bsize = 128,
  202. .dcache_bsize = 128,
  203. .num_pmcs = 8,
  204. .pmc_type = PPC_PMC_IBM,
  205. .cpu_setup = __setup_cpu_ppc970,
  206. .cpu_restore = __restore_cpu_ppc970,
  207. .oprofile_cpu_type = "ppc64/970MP",
  208. .oprofile_type = PPC_OPROFILE_POWER4,
  209. .platform = "ppc970",
  210. },
  211. { /* PPC970MP */
  212. .pvr_mask = 0xffff0000,
  213. .pvr_value = 0x00440000,
  214. .cpu_name = "PPC970MP",
  215. .cpu_features = CPU_FTRS_PPC970,
  216. .cpu_user_features = COMMON_USER_POWER4 |
  217. PPC_FEATURE_HAS_ALTIVEC_COMP,
  218. .mmu_features = MMU_FTRS_PPC970,
  219. .icache_bsize = 128,
  220. .dcache_bsize = 128,
  221. .num_pmcs = 8,
  222. .pmc_type = PPC_PMC_IBM,
  223. .cpu_setup = __setup_cpu_ppc970MP,
  224. .cpu_restore = __restore_cpu_ppc970,
  225. .oprofile_cpu_type = "ppc64/970MP",
  226. .oprofile_type = PPC_OPROFILE_POWER4,
  227. .platform = "ppc970",
  228. },
  229. { /* PPC970GX */
  230. .pvr_mask = 0xffff0000,
  231. .pvr_value = 0x00450000,
  232. .cpu_name = "PPC970GX",
  233. .cpu_features = CPU_FTRS_PPC970,
  234. .cpu_user_features = COMMON_USER_POWER4 |
  235. PPC_FEATURE_HAS_ALTIVEC_COMP,
  236. .mmu_features = MMU_FTRS_PPC970,
  237. .icache_bsize = 128,
  238. .dcache_bsize = 128,
  239. .num_pmcs = 8,
  240. .pmc_type = PPC_PMC_IBM,
  241. .cpu_setup = __setup_cpu_ppc970,
  242. .oprofile_cpu_type = "ppc64/970",
  243. .oprofile_type = PPC_OPROFILE_POWER4,
  244. .platform = "ppc970",
  245. },
  246. { /* Power5 GR */
  247. .pvr_mask = 0xffff0000,
  248. .pvr_value = 0x003a0000,
  249. .cpu_name = "POWER5 (gr)",
  250. .cpu_features = CPU_FTRS_POWER5,
  251. .cpu_user_features = COMMON_USER_POWER5,
  252. .mmu_features = MMU_FTRS_POWER5,
  253. .icache_bsize = 128,
  254. .dcache_bsize = 128,
  255. .num_pmcs = 6,
  256. .pmc_type = PPC_PMC_IBM,
  257. .oprofile_cpu_type = "ppc64/power5",
  258. .oprofile_type = PPC_OPROFILE_POWER4,
  259. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  260. * and above but only works on POWER5 and above
  261. */
  262. .oprofile_mmcra_sihv = MMCRA_SIHV,
  263. .oprofile_mmcra_sipr = MMCRA_SIPR,
  264. .platform = "power5",
  265. },
  266. { /* Power5++ */
  267. .pvr_mask = 0xffffff00,
  268. .pvr_value = 0x003b0300,
  269. .cpu_name = "POWER5+ (gs)",
  270. .cpu_features = CPU_FTRS_POWER5,
  271. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  272. .mmu_features = MMU_FTRS_POWER5,
  273. .icache_bsize = 128,
  274. .dcache_bsize = 128,
  275. .num_pmcs = 6,
  276. .oprofile_cpu_type = "ppc64/power5++",
  277. .oprofile_type = PPC_OPROFILE_POWER4,
  278. .oprofile_mmcra_sihv = MMCRA_SIHV,
  279. .oprofile_mmcra_sipr = MMCRA_SIPR,
  280. .platform = "power5+",
  281. },
  282. { /* Power5 GS */
  283. .pvr_mask = 0xffff0000,
  284. .pvr_value = 0x003b0000,
  285. .cpu_name = "POWER5+ (gs)",
  286. .cpu_features = CPU_FTRS_POWER5,
  287. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  288. .mmu_features = MMU_FTRS_POWER5,
  289. .icache_bsize = 128,
  290. .dcache_bsize = 128,
  291. .num_pmcs = 6,
  292. .pmc_type = PPC_PMC_IBM,
  293. .oprofile_cpu_type = "ppc64/power5+",
  294. .oprofile_type = PPC_OPROFILE_POWER4,
  295. .oprofile_mmcra_sihv = MMCRA_SIHV,
  296. .oprofile_mmcra_sipr = MMCRA_SIPR,
  297. .platform = "power5+",
  298. },
  299. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  300. .pvr_mask = 0xffffffff,
  301. .pvr_value = 0x0f000001,
  302. .cpu_name = "POWER5+",
  303. .cpu_features = CPU_FTRS_POWER5,
  304. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  305. .mmu_features = MMU_FTRS_POWER5,
  306. .icache_bsize = 128,
  307. .dcache_bsize = 128,
  308. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  309. .oprofile_type = PPC_OPROFILE_POWER4,
  310. .platform = "power5+",
  311. },
  312. { /* Power6 */
  313. .pvr_mask = 0xffff0000,
  314. .pvr_value = 0x003e0000,
  315. .cpu_name = "POWER6 (raw)",
  316. .cpu_features = CPU_FTRS_POWER6,
  317. .cpu_user_features = COMMON_USER_POWER6 |
  318. PPC_FEATURE_POWER6_EXT,
  319. .mmu_features = MMU_FTRS_POWER6,
  320. .icache_bsize = 128,
  321. .dcache_bsize = 128,
  322. .num_pmcs = 6,
  323. .pmc_type = PPC_PMC_IBM,
  324. .oprofile_cpu_type = "ppc64/power6",
  325. .oprofile_type = PPC_OPROFILE_POWER4,
  326. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  327. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  328. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  329. POWER6_MMCRA_OTHER,
  330. .platform = "power6x",
  331. },
  332. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  333. .pvr_mask = 0xffffffff,
  334. .pvr_value = 0x0f000002,
  335. .cpu_name = "POWER6 (architected)",
  336. .cpu_features = CPU_FTRS_POWER6,
  337. .cpu_user_features = COMMON_USER_POWER6,
  338. .mmu_features = MMU_FTRS_POWER6,
  339. .icache_bsize = 128,
  340. .dcache_bsize = 128,
  341. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  342. .oprofile_type = PPC_OPROFILE_POWER4,
  343. .platform = "power6",
  344. },
  345. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  346. .pvr_mask = 0xffffffff,
  347. .pvr_value = 0x0f000003,
  348. .cpu_name = "POWER7 (architected)",
  349. .cpu_features = CPU_FTRS_POWER7,
  350. .cpu_user_features = COMMON_USER_POWER7,
  351. .cpu_user_features2 = COMMON_USER2_POWER7,
  352. .mmu_features = MMU_FTRS_POWER7,
  353. .icache_bsize = 128,
  354. .dcache_bsize = 128,
  355. .oprofile_type = PPC_OPROFILE_POWER4,
  356. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  357. .cpu_setup = __setup_cpu_power7,
  358. .cpu_restore = __restore_cpu_power7,
  359. .machine_check_early = __machine_check_early_realmode_p7,
  360. .platform = "power7",
  361. },
  362. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  363. .pvr_mask = 0xffffffff,
  364. .pvr_value = 0x0f000004,
  365. .cpu_name = "POWER8 (architected)",
  366. .cpu_features = CPU_FTRS_POWER8,
  367. .cpu_user_features = COMMON_USER_POWER8,
  368. .cpu_user_features2 = COMMON_USER2_POWER8,
  369. .mmu_features = MMU_FTRS_POWER8,
  370. .icache_bsize = 128,
  371. .dcache_bsize = 128,
  372. .oprofile_type = PPC_OPROFILE_INVALID,
  373. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  374. .cpu_setup = __setup_cpu_power8,
  375. .cpu_restore = __restore_cpu_power8,
  376. .machine_check_early = __machine_check_early_realmode_p8,
  377. .platform = "power8",
  378. },
  379. { /* 3.00-compliant processor, i.e. Power9 "architected" mode */
  380. .pvr_mask = 0xffffffff,
  381. .pvr_value = 0x0f000005,
  382. .cpu_name = "POWER9 (architected)",
  383. .cpu_features = CPU_FTRS_POWER9,
  384. .cpu_user_features = COMMON_USER_POWER9,
  385. .cpu_user_features2 = COMMON_USER2_POWER9,
  386. .mmu_features = MMU_FTRS_POWER9,
  387. .icache_bsize = 128,
  388. .dcache_bsize = 128,
  389. .oprofile_type = PPC_OPROFILE_INVALID,
  390. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  391. .cpu_setup = __setup_cpu_power9,
  392. .cpu_restore = __restore_cpu_power9,
  393. .platform = "power9",
  394. },
  395. { /* Power7 */
  396. .pvr_mask = 0xffff0000,
  397. .pvr_value = 0x003f0000,
  398. .cpu_name = "POWER7 (raw)",
  399. .cpu_features = CPU_FTRS_POWER7,
  400. .cpu_user_features = COMMON_USER_POWER7,
  401. .cpu_user_features2 = COMMON_USER2_POWER7,
  402. .mmu_features = MMU_FTRS_POWER7,
  403. .icache_bsize = 128,
  404. .dcache_bsize = 128,
  405. .num_pmcs = 6,
  406. .pmc_type = PPC_PMC_IBM,
  407. .oprofile_cpu_type = "ppc64/power7",
  408. .oprofile_type = PPC_OPROFILE_POWER4,
  409. .cpu_setup = __setup_cpu_power7,
  410. .cpu_restore = __restore_cpu_power7,
  411. .machine_check_early = __machine_check_early_realmode_p7,
  412. .platform = "power7",
  413. },
  414. { /* Power7+ */
  415. .pvr_mask = 0xffff0000,
  416. .pvr_value = 0x004A0000,
  417. .cpu_name = "POWER7+ (raw)",
  418. .cpu_features = CPU_FTRS_POWER7,
  419. .cpu_user_features = COMMON_USER_POWER7,
  420. .cpu_user_features2 = COMMON_USER2_POWER7,
  421. .mmu_features = MMU_FTRS_POWER7,
  422. .icache_bsize = 128,
  423. .dcache_bsize = 128,
  424. .num_pmcs = 6,
  425. .pmc_type = PPC_PMC_IBM,
  426. .oprofile_cpu_type = "ppc64/power7",
  427. .oprofile_type = PPC_OPROFILE_POWER4,
  428. .cpu_setup = __setup_cpu_power7,
  429. .cpu_restore = __restore_cpu_power7,
  430. .machine_check_early = __machine_check_early_realmode_p7,
  431. .platform = "power7+",
  432. },
  433. { /* Power8E */
  434. .pvr_mask = 0xffff0000,
  435. .pvr_value = 0x004b0000,
  436. .cpu_name = "POWER8E (raw)",
  437. .cpu_features = CPU_FTRS_POWER8E,
  438. .cpu_user_features = COMMON_USER_POWER8,
  439. .cpu_user_features2 = COMMON_USER2_POWER8,
  440. .mmu_features = MMU_FTRS_POWER8,
  441. .icache_bsize = 128,
  442. .dcache_bsize = 128,
  443. .num_pmcs = 6,
  444. .pmc_type = PPC_PMC_IBM,
  445. .oprofile_cpu_type = "ppc64/power8",
  446. .oprofile_type = PPC_OPROFILE_INVALID,
  447. .cpu_setup = __setup_cpu_power8,
  448. .cpu_restore = __restore_cpu_power8,
  449. .machine_check_early = __machine_check_early_realmode_p8,
  450. .platform = "power8",
  451. },
  452. { /* Power8NVL */
  453. .pvr_mask = 0xffff0000,
  454. .pvr_value = 0x004c0000,
  455. .cpu_name = "POWER8NVL (raw)",
  456. .cpu_features = CPU_FTRS_POWER8,
  457. .cpu_user_features = COMMON_USER_POWER8,
  458. .cpu_user_features2 = COMMON_USER2_POWER8,
  459. .mmu_features = MMU_FTRS_POWER8,
  460. .icache_bsize = 128,
  461. .dcache_bsize = 128,
  462. .num_pmcs = 6,
  463. .pmc_type = PPC_PMC_IBM,
  464. .oprofile_cpu_type = "ppc64/power8",
  465. .oprofile_type = PPC_OPROFILE_INVALID,
  466. .cpu_setup = __setup_cpu_power8,
  467. .cpu_restore = __restore_cpu_power8,
  468. .machine_check_early = __machine_check_early_realmode_p8,
  469. .platform = "power8",
  470. },
  471. { /* Power8 DD1: Does not support doorbell IPIs */
  472. .pvr_mask = 0xffffff00,
  473. .pvr_value = 0x004d0100,
  474. .cpu_name = "POWER8 (raw)",
  475. .cpu_features = CPU_FTRS_POWER8_DD1,
  476. .cpu_user_features = COMMON_USER_POWER8,
  477. .cpu_user_features2 = COMMON_USER2_POWER8,
  478. .mmu_features = MMU_FTRS_POWER8,
  479. .icache_bsize = 128,
  480. .dcache_bsize = 128,
  481. .num_pmcs = 6,
  482. .pmc_type = PPC_PMC_IBM,
  483. .oprofile_cpu_type = "ppc64/power8",
  484. .oprofile_type = PPC_OPROFILE_INVALID,
  485. .cpu_setup = __setup_cpu_power8,
  486. .cpu_restore = __restore_cpu_power8,
  487. .machine_check_early = __machine_check_early_realmode_p8,
  488. .platform = "power8",
  489. },
  490. { /* Power8 */
  491. .pvr_mask = 0xffff0000,
  492. .pvr_value = 0x004d0000,
  493. .cpu_name = "POWER8 (raw)",
  494. .cpu_features = CPU_FTRS_POWER8,
  495. .cpu_user_features = COMMON_USER_POWER8,
  496. .cpu_user_features2 = COMMON_USER2_POWER8,
  497. .mmu_features = MMU_FTRS_POWER8,
  498. .icache_bsize = 128,
  499. .dcache_bsize = 128,
  500. .num_pmcs = 6,
  501. .pmc_type = PPC_PMC_IBM,
  502. .oprofile_cpu_type = "ppc64/power8",
  503. .oprofile_type = PPC_OPROFILE_INVALID,
  504. .cpu_setup = __setup_cpu_power8,
  505. .cpu_restore = __restore_cpu_power8,
  506. .machine_check_early = __machine_check_early_realmode_p8,
  507. .platform = "power8",
  508. },
  509. { /* Power9 DD1*/
  510. .pvr_mask = 0xffffff00,
  511. .pvr_value = 0x004e0100,
  512. .cpu_name = "POWER9 (raw)",
  513. .cpu_features = CPU_FTRS_POWER9_DD1,
  514. .cpu_user_features = COMMON_USER_POWER9,
  515. .cpu_user_features2 = COMMON_USER2_POWER9,
  516. .mmu_features = MMU_FTRS_POWER9,
  517. .icache_bsize = 128,
  518. .dcache_bsize = 128,
  519. .num_pmcs = 6,
  520. .pmc_type = PPC_PMC_IBM,
  521. .oprofile_cpu_type = "ppc64/power9",
  522. .oprofile_type = PPC_OPROFILE_INVALID,
  523. .cpu_setup = __setup_cpu_power9,
  524. .cpu_restore = __restore_cpu_power9,
  525. .machine_check_early = __machine_check_early_realmode_p9,
  526. .platform = "power9",
  527. },
  528. { /* Power9 DD2.0 */
  529. .pvr_mask = 0xffffefff,
  530. .pvr_value = 0x004e0200,
  531. .cpu_name = "POWER9 (raw)",
  532. .cpu_features = CPU_FTRS_POWER9_DD2_0,
  533. .cpu_user_features = COMMON_USER_POWER9,
  534. .cpu_user_features2 = COMMON_USER2_POWER9,
  535. .mmu_features = MMU_FTRS_POWER9,
  536. .icache_bsize = 128,
  537. .dcache_bsize = 128,
  538. .num_pmcs = 6,
  539. .pmc_type = PPC_PMC_IBM,
  540. .oprofile_cpu_type = "ppc64/power9",
  541. .oprofile_type = PPC_OPROFILE_INVALID,
  542. .cpu_setup = __setup_cpu_power9,
  543. .cpu_restore = __restore_cpu_power9,
  544. .machine_check_early = __machine_check_early_realmode_p9,
  545. .platform = "power9",
  546. },
  547. { /* Power9 DD 2.1 or later (see DD2.0 above) */
  548. .pvr_mask = 0xffff0000,
  549. .pvr_value = 0x004e0000,
  550. .cpu_name = "POWER9 (raw)",
  551. .cpu_features = CPU_FTRS_POWER9_DD2_1,
  552. .cpu_user_features = COMMON_USER_POWER9,
  553. .cpu_user_features2 = COMMON_USER2_POWER9,
  554. .mmu_features = MMU_FTRS_POWER9,
  555. .icache_bsize = 128,
  556. .dcache_bsize = 128,
  557. .num_pmcs = 6,
  558. .pmc_type = PPC_PMC_IBM,
  559. .oprofile_cpu_type = "ppc64/power9",
  560. .oprofile_type = PPC_OPROFILE_INVALID,
  561. .cpu_setup = __setup_cpu_power9,
  562. .cpu_restore = __restore_cpu_power9,
  563. .machine_check_early = __machine_check_early_realmode_p9,
  564. .platform = "power9",
  565. },
  566. { /* Cell Broadband Engine */
  567. .pvr_mask = 0xffff0000,
  568. .pvr_value = 0x00700000,
  569. .cpu_name = "Cell Broadband Engine",
  570. .cpu_features = CPU_FTRS_CELL,
  571. .cpu_user_features = COMMON_USER_PPC64 |
  572. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  573. PPC_FEATURE_SMT,
  574. .mmu_features = MMU_FTRS_CELL,
  575. .icache_bsize = 128,
  576. .dcache_bsize = 128,
  577. .num_pmcs = 4,
  578. .pmc_type = PPC_PMC_IBM,
  579. .oprofile_cpu_type = "ppc64/cell-be",
  580. .oprofile_type = PPC_OPROFILE_CELL,
  581. .platform = "ppc-cell-be",
  582. },
  583. { /* PA Semi PA6T */
  584. .pvr_mask = 0x7fff0000,
  585. .pvr_value = 0x00900000,
  586. .cpu_name = "PA6T",
  587. .cpu_features = CPU_FTRS_PA6T,
  588. .cpu_user_features = COMMON_USER_PA6T,
  589. .mmu_features = MMU_FTRS_PA6T,
  590. .icache_bsize = 64,
  591. .dcache_bsize = 64,
  592. .num_pmcs = 6,
  593. .pmc_type = PPC_PMC_PA6T,
  594. .cpu_setup = __setup_cpu_pa6t,
  595. .cpu_restore = __restore_cpu_pa6t,
  596. .oprofile_cpu_type = "ppc64/pa6t",
  597. .oprofile_type = PPC_OPROFILE_PA6T,
  598. .platform = "pa6t",
  599. },
  600. { /* default match */
  601. .pvr_mask = 0x00000000,
  602. .pvr_value = 0x00000000,
  603. .cpu_name = "POWER4 (compatible)",
  604. .cpu_features = CPU_FTRS_COMPATIBLE,
  605. .cpu_user_features = COMMON_USER_PPC64,
  606. .mmu_features = MMU_FTRS_DEFAULT_HPTE_ARCH_V2,
  607. .icache_bsize = 128,
  608. .dcache_bsize = 128,
  609. .num_pmcs = 6,
  610. .pmc_type = PPC_PMC_IBM,
  611. .platform = "power4",
  612. }
  613. #endif /* CONFIG_PPC_BOOK3S_64 */
  614. #ifdef CONFIG_PPC32
  615. #ifdef CONFIG_PPC_BOOK3S_32
  616. { /* 601 */
  617. .pvr_mask = 0xffff0000,
  618. .pvr_value = 0x00010000,
  619. .cpu_name = "601",
  620. .cpu_features = CPU_FTRS_PPC601,
  621. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  622. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  623. .mmu_features = MMU_FTR_HPTE_TABLE,
  624. .icache_bsize = 32,
  625. .dcache_bsize = 32,
  626. .machine_check = machine_check_generic,
  627. .platform = "ppc601",
  628. },
  629. { /* 603 */
  630. .pvr_mask = 0xffff0000,
  631. .pvr_value = 0x00030000,
  632. .cpu_name = "603",
  633. .cpu_features = CPU_FTRS_603,
  634. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  635. .mmu_features = 0,
  636. .icache_bsize = 32,
  637. .dcache_bsize = 32,
  638. .cpu_setup = __setup_cpu_603,
  639. .machine_check = machine_check_generic,
  640. .platform = "ppc603",
  641. },
  642. { /* 603e */
  643. .pvr_mask = 0xffff0000,
  644. .pvr_value = 0x00060000,
  645. .cpu_name = "603e",
  646. .cpu_features = CPU_FTRS_603,
  647. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  648. .mmu_features = 0,
  649. .icache_bsize = 32,
  650. .dcache_bsize = 32,
  651. .cpu_setup = __setup_cpu_603,
  652. .machine_check = machine_check_generic,
  653. .platform = "ppc603",
  654. },
  655. { /* 603ev */
  656. .pvr_mask = 0xffff0000,
  657. .pvr_value = 0x00070000,
  658. .cpu_name = "603ev",
  659. .cpu_features = CPU_FTRS_603,
  660. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  661. .mmu_features = 0,
  662. .icache_bsize = 32,
  663. .dcache_bsize = 32,
  664. .cpu_setup = __setup_cpu_603,
  665. .machine_check = machine_check_generic,
  666. .platform = "ppc603",
  667. },
  668. { /* 604 */
  669. .pvr_mask = 0xffff0000,
  670. .pvr_value = 0x00040000,
  671. .cpu_name = "604",
  672. .cpu_features = CPU_FTRS_604,
  673. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  674. .mmu_features = MMU_FTR_HPTE_TABLE,
  675. .icache_bsize = 32,
  676. .dcache_bsize = 32,
  677. .num_pmcs = 2,
  678. .cpu_setup = __setup_cpu_604,
  679. .machine_check = machine_check_generic,
  680. .platform = "ppc604",
  681. },
  682. { /* 604e */
  683. .pvr_mask = 0xfffff000,
  684. .pvr_value = 0x00090000,
  685. .cpu_name = "604e",
  686. .cpu_features = CPU_FTRS_604,
  687. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  688. .mmu_features = MMU_FTR_HPTE_TABLE,
  689. .icache_bsize = 32,
  690. .dcache_bsize = 32,
  691. .num_pmcs = 4,
  692. .cpu_setup = __setup_cpu_604,
  693. .machine_check = machine_check_generic,
  694. .platform = "ppc604",
  695. },
  696. { /* 604r */
  697. .pvr_mask = 0xffff0000,
  698. .pvr_value = 0x00090000,
  699. .cpu_name = "604r",
  700. .cpu_features = CPU_FTRS_604,
  701. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  702. .mmu_features = MMU_FTR_HPTE_TABLE,
  703. .icache_bsize = 32,
  704. .dcache_bsize = 32,
  705. .num_pmcs = 4,
  706. .cpu_setup = __setup_cpu_604,
  707. .machine_check = machine_check_generic,
  708. .platform = "ppc604",
  709. },
  710. { /* 604ev */
  711. .pvr_mask = 0xffff0000,
  712. .pvr_value = 0x000a0000,
  713. .cpu_name = "604ev",
  714. .cpu_features = CPU_FTRS_604,
  715. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  716. .mmu_features = MMU_FTR_HPTE_TABLE,
  717. .icache_bsize = 32,
  718. .dcache_bsize = 32,
  719. .num_pmcs = 4,
  720. .cpu_setup = __setup_cpu_604,
  721. .machine_check = machine_check_generic,
  722. .platform = "ppc604",
  723. },
  724. { /* 740/750 (0x4202, don't support TAU ?) */
  725. .pvr_mask = 0xffffffff,
  726. .pvr_value = 0x00084202,
  727. .cpu_name = "740/750",
  728. .cpu_features = CPU_FTRS_740_NOTAU,
  729. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  730. .mmu_features = MMU_FTR_HPTE_TABLE,
  731. .icache_bsize = 32,
  732. .dcache_bsize = 32,
  733. .num_pmcs = 4,
  734. .cpu_setup = __setup_cpu_750,
  735. .machine_check = machine_check_generic,
  736. .platform = "ppc750",
  737. },
  738. { /* 750CX (80100 and 8010x?) */
  739. .pvr_mask = 0xfffffff0,
  740. .pvr_value = 0x00080100,
  741. .cpu_name = "750CX",
  742. .cpu_features = CPU_FTRS_750,
  743. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  744. .mmu_features = MMU_FTR_HPTE_TABLE,
  745. .icache_bsize = 32,
  746. .dcache_bsize = 32,
  747. .num_pmcs = 4,
  748. .cpu_setup = __setup_cpu_750cx,
  749. .machine_check = machine_check_generic,
  750. .platform = "ppc750",
  751. },
  752. { /* 750CX (82201 and 82202) */
  753. .pvr_mask = 0xfffffff0,
  754. .pvr_value = 0x00082200,
  755. .cpu_name = "750CX",
  756. .cpu_features = CPU_FTRS_750,
  757. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  758. .mmu_features = MMU_FTR_HPTE_TABLE,
  759. .icache_bsize = 32,
  760. .dcache_bsize = 32,
  761. .num_pmcs = 4,
  762. .pmc_type = PPC_PMC_IBM,
  763. .cpu_setup = __setup_cpu_750cx,
  764. .machine_check = machine_check_generic,
  765. .platform = "ppc750",
  766. },
  767. { /* 750CXe (82214) */
  768. .pvr_mask = 0xfffffff0,
  769. .pvr_value = 0x00082210,
  770. .cpu_name = "750CXe",
  771. .cpu_features = CPU_FTRS_750,
  772. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  773. .mmu_features = MMU_FTR_HPTE_TABLE,
  774. .icache_bsize = 32,
  775. .dcache_bsize = 32,
  776. .num_pmcs = 4,
  777. .pmc_type = PPC_PMC_IBM,
  778. .cpu_setup = __setup_cpu_750cx,
  779. .machine_check = machine_check_generic,
  780. .platform = "ppc750",
  781. },
  782. { /* 750CXe "Gekko" (83214) */
  783. .pvr_mask = 0xffffffff,
  784. .pvr_value = 0x00083214,
  785. .cpu_name = "750CXe",
  786. .cpu_features = CPU_FTRS_750,
  787. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  788. .mmu_features = MMU_FTR_HPTE_TABLE,
  789. .icache_bsize = 32,
  790. .dcache_bsize = 32,
  791. .num_pmcs = 4,
  792. .pmc_type = PPC_PMC_IBM,
  793. .cpu_setup = __setup_cpu_750cx,
  794. .machine_check = machine_check_generic,
  795. .platform = "ppc750",
  796. },
  797. { /* 750CL (and "Broadway") */
  798. .pvr_mask = 0xfffff0e0,
  799. .pvr_value = 0x00087000,
  800. .cpu_name = "750CL",
  801. .cpu_features = CPU_FTRS_750CL,
  802. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  803. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  804. .icache_bsize = 32,
  805. .dcache_bsize = 32,
  806. .num_pmcs = 4,
  807. .pmc_type = PPC_PMC_IBM,
  808. .cpu_setup = __setup_cpu_750,
  809. .machine_check = machine_check_generic,
  810. .platform = "ppc750",
  811. .oprofile_cpu_type = "ppc/750",
  812. .oprofile_type = PPC_OPROFILE_G4,
  813. },
  814. { /* 745/755 */
  815. .pvr_mask = 0xfffff000,
  816. .pvr_value = 0x00083000,
  817. .cpu_name = "745/755",
  818. .cpu_features = CPU_FTRS_750,
  819. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  820. .mmu_features = MMU_FTR_HPTE_TABLE,
  821. .icache_bsize = 32,
  822. .dcache_bsize = 32,
  823. .num_pmcs = 4,
  824. .pmc_type = PPC_PMC_IBM,
  825. .cpu_setup = __setup_cpu_750,
  826. .machine_check = machine_check_generic,
  827. .platform = "ppc750",
  828. },
  829. { /* 750FX rev 1.x */
  830. .pvr_mask = 0xffffff00,
  831. .pvr_value = 0x70000100,
  832. .cpu_name = "750FX",
  833. .cpu_features = CPU_FTRS_750FX1,
  834. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  835. .mmu_features = MMU_FTR_HPTE_TABLE,
  836. .icache_bsize = 32,
  837. .dcache_bsize = 32,
  838. .num_pmcs = 4,
  839. .pmc_type = PPC_PMC_IBM,
  840. .cpu_setup = __setup_cpu_750,
  841. .machine_check = machine_check_generic,
  842. .platform = "ppc750",
  843. .oprofile_cpu_type = "ppc/750",
  844. .oprofile_type = PPC_OPROFILE_G4,
  845. },
  846. { /* 750FX rev 2.0 must disable HID0[DPM] */
  847. .pvr_mask = 0xffffffff,
  848. .pvr_value = 0x70000200,
  849. .cpu_name = "750FX",
  850. .cpu_features = CPU_FTRS_750FX2,
  851. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  852. .mmu_features = MMU_FTR_HPTE_TABLE,
  853. .icache_bsize = 32,
  854. .dcache_bsize = 32,
  855. .num_pmcs = 4,
  856. .pmc_type = PPC_PMC_IBM,
  857. .cpu_setup = __setup_cpu_750,
  858. .machine_check = machine_check_generic,
  859. .platform = "ppc750",
  860. .oprofile_cpu_type = "ppc/750",
  861. .oprofile_type = PPC_OPROFILE_G4,
  862. },
  863. { /* 750FX (All revs except 2.0) */
  864. .pvr_mask = 0xffff0000,
  865. .pvr_value = 0x70000000,
  866. .cpu_name = "750FX",
  867. .cpu_features = CPU_FTRS_750FX,
  868. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  869. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  870. .icache_bsize = 32,
  871. .dcache_bsize = 32,
  872. .num_pmcs = 4,
  873. .pmc_type = PPC_PMC_IBM,
  874. .cpu_setup = __setup_cpu_750fx,
  875. .machine_check = machine_check_generic,
  876. .platform = "ppc750",
  877. .oprofile_cpu_type = "ppc/750",
  878. .oprofile_type = PPC_OPROFILE_G4,
  879. },
  880. { /* 750GX */
  881. .pvr_mask = 0xffff0000,
  882. .pvr_value = 0x70020000,
  883. .cpu_name = "750GX",
  884. .cpu_features = CPU_FTRS_750GX,
  885. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  886. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  887. .icache_bsize = 32,
  888. .dcache_bsize = 32,
  889. .num_pmcs = 4,
  890. .pmc_type = PPC_PMC_IBM,
  891. .cpu_setup = __setup_cpu_750fx,
  892. .machine_check = machine_check_generic,
  893. .platform = "ppc750",
  894. .oprofile_cpu_type = "ppc/750",
  895. .oprofile_type = PPC_OPROFILE_G4,
  896. },
  897. { /* 740/750 (L2CR bit need fixup for 740) */
  898. .pvr_mask = 0xffff0000,
  899. .pvr_value = 0x00080000,
  900. .cpu_name = "740/750",
  901. .cpu_features = CPU_FTRS_740,
  902. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  903. .mmu_features = MMU_FTR_HPTE_TABLE,
  904. .icache_bsize = 32,
  905. .dcache_bsize = 32,
  906. .num_pmcs = 4,
  907. .pmc_type = PPC_PMC_IBM,
  908. .cpu_setup = __setup_cpu_750,
  909. .machine_check = machine_check_generic,
  910. .platform = "ppc750",
  911. },
  912. { /* 7400 rev 1.1 ? (no TAU) */
  913. .pvr_mask = 0xffffffff,
  914. .pvr_value = 0x000c1101,
  915. .cpu_name = "7400 (1.1)",
  916. .cpu_features = CPU_FTRS_7400_NOTAU,
  917. .cpu_user_features = COMMON_USER |
  918. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  919. .mmu_features = MMU_FTR_HPTE_TABLE,
  920. .icache_bsize = 32,
  921. .dcache_bsize = 32,
  922. .num_pmcs = 4,
  923. .pmc_type = PPC_PMC_G4,
  924. .cpu_setup = __setup_cpu_7400,
  925. .machine_check = machine_check_generic,
  926. .platform = "ppc7400",
  927. },
  928. { /* 7400 */
  929. .pvr_mask = 0xffff0000,
  930. .pvr_value = 0x000c0000,
  931. .cpu_name = "7400",
  932. .cpu_features = CPU_FTRS_7400,
  933. .cpu_user_features = COMMON_USER |
  934. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  935. .mmu_features = MMU_FTR_HPTE_TABLE,
  936. .icache_bsize = 32,
  937. .dcache_bsize = 32,
  938. .num_pmcs = 4,
  939. .pmc_type = PPC_PMC_G4,
  940. .cpu_setup = __setup_cpu_7400,
  941. .machine_check = machine_check_generic,
  942. .platform = "ppc7400",
  943. },
  944. { /* 7410 */
  945. .pvr_mask = 0xffff0000,
  946. .pvr_value = 0x800c0000,
  947. .cpu_name = "7410",
  948. .cpu_features = CPU_FTRS_7400,
  949. .cpu_user_features = COMMON_USER |
  950. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  951. .mmu_features = MMU_FTR_HPTE_TABLE,
  952. .icache_bsize = 32,
  953. .dcache_bsize = 32,
  954. .num_pmcs = 4,
  955. .pmc_type = PPC_PMC_G4,
  956. .cpu_setup = __setup_cpu_7410,
  957. .machine_check = machine_check_generic,
  958. .platform = "ppc7400",
  959. },
  960. { /* 7450 2.0 - no doze/nap */
  961. .pvr_mask = 0xffffffff,
  962. .pvr_value = 0x80000200,
  963. .cpu_name = "7450",
  964. .cpu_features = CPU_FTRS_7450_20,
  965. .cpu_user_features = COMMON_USER |
  966. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  967. .mmu_features = MMU_FTR_HPTE_TABLE,
  968. .icache_bsize = 32,
  969. .dcache_bsize = 32,
  970. .num_pmcs = 6,
  971. .pmc_type = PPC_PMC_G4,
  972. .cpu_setup = __setup_cpu_745x,
  973. .oprofile_cpu_type = "ppc/7450",
  974. .oprofile_type = PPC_OPROFILE_G4,
  975. .machine_check = machine_check_generic,
  976. .platform = "ppc7450",
  977. },
  978. { /* 7450 2.1 */
  979. .pvr_mask = 0xffffffff,
  980. .pvr_value = 0x80000201,
  981. .cpu_name = "7450",
  982. .cpu_features = CPU_FTRS_7450_21,
  983. .cpu_user_features = COMMON_USER |
  984. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  985. .mmu_features = MMU_FTR_HPTE_TABLE,
  986. .icache_bsize = 32,
  987. .dcache_bsize = 32,
  988. .num_pmcs = 6,
  989. .pmc_type = PPC_PMC_G4,
  990. .cpu_setup = __setup_cpu_745x,
  991. .oprofile_cpu_type = "ppc/7450",
  992. .oprofile_type = PPC_OPROFILE_G4,
  993. .machine_check = machine_check_generic,
  994. .platform = "ppc7450",
  995. },
  996. { /* 7450 2.3 and newer */
  997. .pvr_mask = 0xffff0000,
  998. .pvr_value = 0x80000000,
  999. .cpu_name = "7450",
  1000. .cpu_features = CPU_FTRS_7450_23,
  1001. .cpu_user_features = COMMON_USER |
  1002. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1003. .mmu_features = MMU_FTR_HPTE_TABLE,
  1004. .icache_bsize = 32,
  1005. .dcache_bsize = 32,
  1006. .num_pmcs = 6,
  1007. .pmc_type = PPC_PMC_G4,
  1008. .cpu_setup = __setup_cpu_745x,
  1009. .oprofile_cpu_type = "ppc/7450",
  1010. .oprofile_type = PPC_OPROFILE_G4,
  1011. .machine_check = machine_check_generic,
  1012. .platform = "ppc7450",
  1013. },
  1014. { /* 7455 rev 1.x */
  1015. .pvr_mask = 0xffffff00,
  1016. .pvr_value = 0x80010100,
  1017. .cpu_name = "7455",
  1018. .cpu_features = CPU_FTRS_7455_1,
  1019. .cpu_user_features = COMMON_USER |
  1020. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1021. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1022. .icache_bsize = 32,
  1023. .dcache_bsize = 32,
  1024. .num_pmcs = 6,
  1025. .pmc_type = PPC_PMC_G4,
  1026. .cpu_setup = __setup_cpu_745x,
  1027. .oprofile_cpu_type = "ppc/7450",
  1028. .oprofile_type = PPC_OPROFILE_G4,
  1029. .machine_check = machine_check_generic,
  1030. .platform = "ppc7450",
  1031. },
  1032. { /* 7455 rev 2.0 */
  1033. .pvr_mask = 0xffffffff,
  1034. .pvr_value = 0x80010200,
  1035. .cpu_name = "7455",
  1036. .cpu_features = CPU_FTRS_7455_20,
  1037. .cpu_user_features = COMMON_USER |
  1038. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1039. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1040. .icache_bsize = 32,
  1041. .dcache_bsize = 32,
  1042. .num_pmcs = 6,
  1043. .pmc_type = PPC_PMC_G4,
  1044. .cpu_setup = __setup_cpu_745x,
  1045. .oprofile_cpu_type = "ppc/7450",
  1046. .oprofile_type = PPC_OPROFILE_G4,
  1047. .machine_check = machine_check_generic,
  1048. .platform = "ppc7450",
  1049. },
  1050. { /* 7455 others */
  1051. .pvr_mask = 0xffff0000,
  1052. .pvr_value = 0x80010000,
  1053. .cpu_name = "7455",
  1054. .cpu_features = CPU_FTRS_7455,
  1055. .cpu_user_features = COMMON_USER |
  1056. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1057. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1058. .icache_bsize = 32,
  1059. .dcache_bsize = 32,
  1060. .num_pmcs = 6,
  1061. .pmc_type = PPC_PMC_G4,
  1062. .cpu_setup = __setup_cpu_745x,
  1063. .oprofile_cpu_type = "ppc/7450",
  1064. .oprofile_type = PPC_OPROFILE_G4,
  1065. .machine_check = machine_check_generic,
  1066. .platform = "ppc7450",
  1067. },
  1068. { /* 7447/7457 Rev 1.0 */
  1069. .pvr_mask = 0xffffffff,
  1070. .pvr_value = 0x80020100,
  1071. .cpu_name = "7447/7457",
  1072. .cpu_features = CPU_FTRS_7447_10,
  1073. .cpu_user_features = COMMON_USER |
  1074. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1075. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1076. .icache_bsize = 32,
  1077. .dcache_bsize = 32,
  1078. .num_pmcs = 6,
  1079. .pmc_type = PPC_PMC_G4,
  1080. .cpu_setup = __setup_cpu_745x,
  1081. .oprofile_cpu_type = "ppc/7450",
  1082. .oprofile_type = PPC_OPROFILE_G4,
  1083. .machine_check = machine_check_generic,
  1084. .platform = "ppc7450",
  1085. },
  1086. { /* 7447/7457 Rev 1.1 */
  1087. .pvr_mask = 0xffffffff,
  1088. .pvr_value = 0x80020101,
  1089. .cpu_name = "7447/7457",
  1090. .cpu_features = CPU_FTRS_7447_10,
  1091. .cpu_user_features = COMMON_USER |
  1092. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1093. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1094. .icache_bsize = 32,
  1095. .dcache_bsize = 32,
  1096. .num_pmcs = 6,
  1097. .pmc_type = PPC_PMC_G4,
  1098. .cpu_setup = __setup_cpu_745x,
  1099. .oprofile_cpu_type = "ppc/7450",
  1100. .oprofile_type = PPC_OPROFILE_G4,
  1101. .machine_check = machine_check_generic,
  1102. .platform = "ppc7450",
  1103. },
  1104. { /* 7447/7457 Rev 1.2 and later */
  1105. .pvr_mask = 0xffff0000,
  1106. .pvr_value = 0x80020000,
  1107. .cpu_name = "7447/7457",
  1108. .cpu_features = CPU_FTRS_7447,
  1109. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1110. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1111. .icache_bsize = 32,
  1112. .dcache_bsize = 32,
  1113. .num_pmcs = 6,
  1114. .pmc_type = PPC_PMC_G4,
  1115. .cpu_setup = __setup_cpu_745x,
  1116. .oprofile_cpu_type = "ppc/7450",
  1117. .oprofile_type = PPC_OPROFILE_G4,
  1118. .machine_check = machine_check_generic,
  1119. .platform = "ppc7450",
  1120. },
  1121. { /* 7447A */
  1122. .pvr_mask = 0xffff0000,
  1123. .pvr_value = 0x80030000,
  1124. .cpu_name = "7447A",
  1125. .cpu_features = CPU_FTRS_7447A,
  1126. .cpu_user_features = COMMON_USER |
  1127. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1128. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1129. .icache_bsize = 32,
  1130. .dcache_bsize = 32,
  1131. .num_pmcs = 6,
  1132. .pmc_type = PPC_PMC_G4,
  1133. .cpu_setup = __setup_cpu_745x,
  1134. .oprofile_cpu_type = "ppc/7450",
  1135. .oprofile_type = PPC_OPROFILE_G4,
  1136. .machine_check = machine_check_generic,
  1137. .platform = "ppc7450",
  1138. },
  1139. { /* 7448 */
  1140. .pvr_mask = 0xffff0000,
  1141. .pvr_value = 0x80040000,
  1142. .cpu_name = "7448",
  1143. .cpu_features = CPU_FTRS_7448,
  1144. .cpu_user_features = COMMON_USER |
  1145. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1146. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1147. .icache_bsize = 32,
  1148. .dcache_bsize = 32,
  1149. .num_pmcs = 6,
  1150. .pmc_type = PPC_PMC_G4,
  1151. .cpu_setup = __setup_cpu_745x,
  1152. .oprofile_cpu_type = "ppc/7450",
  1153. .oprofile_type = PPC_OPROFILE_G4,
  1154. .machine_check = machine_check_generic,
  1155. .platform = "ppc7450",
  1156. },
  1157. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1158. .pvr_mask = 0x7fff0000,
  1159. .pvr_value = 0x00810000,
  1160. .cpu_name = "82xx",
  1161. .cpu_features = CPU_FTRS_82XX,
  1162. .cpu_user_features = COMMON_USER,
  1163. .mmu_features = 0,
  1164. .icache_bsize = 32,
  1165. .dcache_bsize = 32,
  1166. .cpu_setup = __setup_cpu_603,
  1167. .machine_check = machine_check_generic,
  1168. .platform = "ppc603",
  1169. },
  1170. { /* All G2_LE (603e core, plus some) have the same pvr */
  1171. .pvr_mask = 0x7fff0000,
  1172. .pvr_value = 0x00820000,
  1173. .cpu_name = "G2_LE",
  1174. .cpu_features = CPU_FTRS_G2_LE,
  1175. .cpu_user_features = COMMON_USER,
  1176. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1177. .icache_bsize = 32,
  1178. .dcache_bsize = 32,
  1179. .cpu_setup = __setup_cpu_603,
  1180. .machine_check = machine_check_generic,
  1181. .platform = "ppc603",
  1182. },
  1183. { /* e300c1 (a 603e core, plus some) on 83xx */
  1184. .pvr_mask = 0x7fff0000,
  1185. .pvr_value = 0x00830000,
  1186. .cpu_name = "e300c1",
  1187. .cpu_features = CPU_FTRS_E300,
  1188. .cpu_user_features = COMMON_USER,
  1189. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1190. .icache_bsize = 32,
  1191. .dcache_bsize = 32,
  1192. .cpu_setup = __setup_cpu_603,
  1193. .machine_check = machine_check_generic,
  1194. .platform = "ppc603",
  1195. },
  1196. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1197. .pvr_mask = 0x7fff0000,
  1198. .pvr_value = 0x00840000,
  1199. .cpu_name = "e300c2",
  1200. .cpu_features = CPU_FTRS_E300C2,
  1201. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1202. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1203. MMU_FTR_NEED_DTLB_SW_LRU,
  1204. .icache_bsize = 32,
  1205. .dcache_bsize = 32,
  1206. .cpu_setup = __setup_cpu_603,
  1207. .machine_check = machine_check_generic,
  1208. .platform = "ppc603",
  1209. },
  1210. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1211. .pvr_mask = 0x7fff0000,
  1212. .pvr_value = 0x00850000,
  1213. .cpu_name = "e300c3",
  1214. .cpu_features = CPU_FTRS_E300,
  1215. .cpu_user_features = COMMON_USER,
  1216. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1217. MMU_FTR_NEED_DTLB_SW_LRU,
  1218. .icache_bsize = 32,
  1219. .dcache_bsize = 32,
  1220. .cpu_setup = __setup_cpu_603,
  1221. .machine_check = machine_check_generic,
  1222. .num_pmcs = 4,
  1223. .oprofile_cpu_type = "ppc/e300",
  1224. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1225. .platform = "ppc603",
  1226. },
  1227. { /* e300c4 (e300c1, plus one IU) */
  1228. .pvr_mask = 0x7fff0000,
  1229. .pvr_value = 0x00860000,
  1230. .cpu_name = "e300c4",
  1231. .cpu_features = CPU_FTRS_E300,
  1232. .cpu_user_features = COMMON_USER,
  1233. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1234. MMU_FTR_NEED_DTLB_SW_LRU,
  1235. .icache_bsize = 32,
  1236. .dcache_bsize = 32,
  1237. .cpu_setup = __setup_cpu_603,
  1238. .machine_check = machine_check_generic,
  1239. .num_pmcs = 4,
  1240. .oprofile_cpu_type = "ppc/e300",
  1241. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1242. .platform = "ppc603",
  1243. },
  1244. { /* default match, we assume split I/D cache & TB (non-601)... */
  1245. .pvr_mask = 0x00000000,
  1246. .pvr_value = 0x00000000,
  1247. .cpu_name = "(generic PPC)",
  1248. .cpu_features = CPU_FTRS_CLASSIC32,
  1249. .cpu_user_features = COMMON_USER,
  1250. .mmu_features = MMU_FTR_HPTE_TABLE,
  1251. .icache_bsize = 32,
  1252. .dcache_bsize = 32,
  1253. .machine_check = machine_check_generic,
  1254. .platform = "ppc603",
  1255. },
  1256. #endif /* CONFIG_PPC_BOOK3S_32 */
  1257. #ifdef CONFIG_PPC_8xx
  1258. { /* 8xx */
  1259. .pvr_mask = 0xffff0000,
  1260. .pvr_value = PVR_8xx,
  1261. .cpu_name = "8xx",
  1262. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1263. * if the 8xx code is there.... */
  1264. .cpu_features = CPU_FTRS_8XX,
  1265. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1266. .mmu_features = MMU_FTR_TYPE_8xx,
  1267. .icache_bsize = 16,
  1268. .dcache_bsize = 16,
  1269. .machine_check = machine_check_8xx,
  1270. .platform = "ppc823",
  1271. },
  1272. #endif /* CONFIG_PPC_8xx */
  1273. #ifdef CONFIG_40x
  1274. { /* 403GC */
  1275. .pvr_mask = 0xffffff00,
  1276. .pvr_value = 0x00200200,
  1277. .cpu_name = "403GC",
  1278. .cpu_features = CPU_FTRS_40X,
  1279. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1280. .mmu_features = MMU_FTR_TYPE_40x,
  1281. .icache_bsize = 16,
  1282. .dcache_bsize = 16,
  1283. .machine_check = machine_check_4xx,
  1284. .platform = "ppc403",
  1285. },
  1286. { /* 403GCX */
  1287. .pvr_mask = 0xffffff00,
  1288. .pvr_value = 0x00201400,
  1289. .cpu_name = "403GCX",
  1290. .cpu_features = CPU_FTRS_40X,
  1291. .cpu_user_features = PPC_FEATURE_32 |
  1292. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1293. .mmu_features = MMU_FTR_TYPE_40x,
  1294. .icache_bsize = 16,
  1295. .dcache_bsize = 16,
  1296. .machine_check = machine_check_4xx,
  1297. .platform = "ppc403",
  1298. },
  1299. { /* 403G ?? */
  1300. .pvr_mask = 0xffff0000,
  1301. .pvr_value = 0x00200000,
  1302. .cpu_name = "403G ??",
  1303. .cpu_features = CPU_FTRS_40X,
  1304. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1305. .mmu_features = MMU_FTR_TYPE_40x,
  1306. .icache_bsize = 16,
  1307. .dcache_bsize = 16,
  1308. .machine_check = machine_check_4xx,
  1309. .platform = "ppc403",
  1310. },
  1311. { /* 405GP */
  1312. .pvr_mask = 0xffff0000,
  1313. .pvr_value = 0x40110000,
  1314. .cpu_name = "405GP",
  1315. .cpu_features = CPU_FTRS_40X,
  1316. .cpu_user_features = PPC_FEATURE_32 |
  1317. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1318. .mmu_features = MMU_FTR_TYPE_40x,
  1319. .icache_bsize = 32,
  1320. .dcache_bsize = 32,
  1321. .machine_check = machine_check_4xx,
  1322. .platform = "ppc405",
  1323. },
  1324. { /* STB 03xxx */
  1325. .pvr_mask = 0xffff0000,
  1326. .pvr_value = 0x40130000,
  1327. .cpu_name = "STB03xxx",
  1328. .cpu_features = CPU_FTRS_40X,
  1329. .cpu_user_features = PPC_FEATURE_32 |
  1330. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1331. .mmu_features = MMU_FTR_TYPE_40x,
  1332. .icache_bsize = 32,
  1333. .dcache_bsize = 32,
  1334. .machine_check = machine_check_4xx,
  1335. .platform = "ppc405",
  1336. },
  1337. { /* STB 04xxx */
  1338. .pvr_mask = 0xffff0000,
  1339. .pvr_value = 0x41810000,
  1340. .cpu_name = "STB04xxx",
  1341. .cpu_features = CPU_FTRS_40X,
  1342. .cpu_user_features = PPC_FEATURE_32 |
  1343. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1344. .mmu_features = MMU_FTR_TYPE_40x,
  1345. .icache_bsize = 32,
  1346. .dcache_bsize = 32,
  1347. .machine_check = machine_check_4xx,
  1348. .platform = "ppc405",
  1349. },
  1350. { /* NP405L */
  1351. .pvr_mask = 0xffff0000,
  1352. .pvr_value = 0x41610000,
  1353. .cpu_name = "NP405L",
  1354. .cpu_features = CPU_FTRS_40X,
  1355. .cpu_user_features = PPC_FEATURE_32 |
  1356. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1357. .mmu_features = MMU_FTR_TYPE_40x,
  1358. .icache_bsize = 32,
  1359. .dcache_bsize = 32,
  1360. .machine_check = machine_check_4xx,
  1361. .platform = "ppc405",
  1362. },
  1363. { /* NP4GS3 */
  1364. .pvr_mask = 0xffff0000,
  1365. .pvr_value = 0x40B10000,
  1366. .cpu_name = "NP4GS3",
  1367. .cpu_features = CPU_FTRS_40X,
  1368. .cpu_user_features = PPC_FEATURE_32 |
  1369. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1370. .mmu_features = MMU_FTR_TYPE_40x,
  1371. .icache_bsize = 32,
  1372. .dcache_bsize = 32,
  1373. .machine_check = machine_check_4xx,
  1374. .platform = "ppc405",
  1375. },
  1376. { /* NP405H */
  1377. .pvr_mask = 0xffff0000,
  1378. .pvr_value = 0x41410000,
  1379. .cpu_name = "NP405H",
  1380. .cpu_features = CPU_FTRS_40X,
  1381. .cpu_user_features = PPC_FEATURE_32 |
  1382. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1383. .mmu_features = MMU_FTR_TYPE_40x,
  1384. .icache_bsize = 32,
  1385. .dcache_bsize = 32,
  1386. .machine_check = machine_check_4xx,
  1387. .platform = "ppc405",
  1388. },
  1389. { /* 405GPr */
  1390. .pvr_mask = 0xffff0000,
  1391. .pvr_value = 0x50910000,
  1392. .cpu_name = "405GPr",
  1393. .cpu_features = CPU_FTRS_40X,
  1394. .cpu_user_features = PPC_FEATURE_32 |
  1395. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1396. .mmu_features = MMU_FTR_TYPE_40x,
  1397. .icache_bsize = 32,
  1398. .dcache_bsize = 32,
  1399. .machine_check = machine_check_4xx,
  1400. .platform = "ppc405",
  1401. },
  1402. { /* STBx25xx */
  1403. .pvr_mask = 0xffff0000,
  1404. .pvr_value = 0x51510000,
  1405. .cpu_name = "STBx25xx",
  1406. .cpu_features = CPU_FTRS_40X,
  1407. .cpu_user_features = PPC_FEATURE_32 |
  1408. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1409. .mmu_features = MMU_FTR_TYPE_40x,
  1410. .icache_bsize = 32,
  1411. .dcache_bsize = 32,
  1412. .machine_check = machine_check_4xx,
  1413. .platform = "ppc405",
  1414. },
  1415. { /* 405LP */
  1416. .pvr_mask = 0xffff0000,
  1417. .pvr_value = 0x41F10000,
  1418. .cpu_name = "405LP",
  1419. .cpu_features = CPU_FTRS_40X,
  1420. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1421. .mmu_features = MMU_FTR_TYPE_40x,
  1422. .icache_bsize = 32,
  1423. .dcache_bsize = 32,
  1424. .machine_check = machine_check_4xx,
  1425. .platform = "ppc405",
  1426. },
  1427. { /* Xilinx Virtex-II Pro */
  1428. .pvr_mask = 0xfffff000,
  1429. .pvr_value = 0x20010000,
  1430. .cpu_name = "Virtex-II Pro",
  1431. .cpu_features = CPU_FTRS_40X,
  1432. .cpu_user_features = PPC_FEATURE_32 |
  1433. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1434. .mmu_features = MMU_FTR_TYPE_40x,
  1435. .icache_bsize = 32,
  1436. .dcache_bsize = 32,
  1437. .machine_check = machine_check_4xx,
  1438. .platform = "ppc405",
  1439. },
  1440. { /* Xilinx Virtex-4 FX */
  1441. .pvr_mask = 0xfffff000,
  1442. .pvr_value = 0x20011000,
  1443. .cpu_name = "Virtex-4 FX",
  1444. .cpu_features = CPU_FTRS_40X,
  1445. .cpu_user_features = PPC_FEATURE_32 |
  1446. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1447. .mmu_features = MMU_FTR_TYPE_40x,
  1448. .icache_bsize = 32,
  1449. .dcache_bsize = 32,
  1450. .machine_check = machine_check_4xx,
  1451. .platform = "ppc405",
  1452. },
  1453. { /* 405EP */
  1454. .pvr_mask = 0xffff0000,
  1455. .pvr_value = 0x51210000,
  1456. .cpu_name = "405EP",
  1457. .cpu_features = CPU_FTRS_40X,
  1458. .cpu_user_features = PPC_FEATURE_32 |
  1459. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1460. .mmu_features = MMU_FTR_TYPE_40x,
  1461. .icache_bsize = 32,
  1462. .dcache_bsize = 32,
  1463. .machine_check = machine_check_4xx,
  1464. .platform = "ppc405",
  1465. },
  1466. { /* 405EX Rev. A/B with Security */
  1467. .pvr_mask = 0xffff000f,
  1468. .pvr_value = 0x12910007,
  1469. .cpu_name = "405EX Rev. A/B",
  1470. .cpu_features = CPU_FTRS_40X,
  1471. .cpu_user_features = PPC_FEATURE_32 |
  1472. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1473. .mmu_features = MMU_FTR_TYPE_40x,
  1474. .icache_bsize = 32,
  1475. .dcache_bsize = 32,
  1476. .machine_check = machine_check_4xx,
  1477. .platform = "ppc405",
  1478. },
  1479. { /* 405EX Rev. C without Security */
  1480. .pvr_mask = 0xffff000f,
  1481. .pvr_value = 0x1291000d,
  1482. .cpu_name = "405EX Rev. C",
  1483. .cpu_features = CPU_FTRS_40X,
  1484. .cpu_user_features = PPC_FEATURE_32 |
  1485. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1486. .mmu_features = MMU_FTR_TYPE_40x,
  1487. .icache_bsize = 32,
  1488. .dcache_bsize = 32,
  1489. .machine_check = machine_check_4xx,
  1490. .platform = "ppc405",
  1491. },
  1492. { /* 405EX Rev. C with Security */
  1493. .pvr_mask = 0xffff000f,
  1494. .pvr_value = 0x1291000f,
  1495. .cpu_name = "405EX Rev. C",
  1496. .cpu_features = CPU_FTRS_40X,
  1497. .cpu_user_features = PPC_FEATURE_32 |
  1498. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1499. .mmu_features = MMU_FTR_TYPE_40x,
  1500. .icache_bsize = 32,
  1501. .dcache_bsize = 32,
  1502. .machine_check = machine_check_4xx,
  1503. .platform = "ppc405",
  1504. },
  1505. { /* 405EX Rev. D without Security */
  1506. .pvr_mask = 0xffff000f,
  1507. .pvr_value = 0x12910003,
  1508. .cpu_name = "405EX Rev. D",
  1509. .cpu_features = CPU_FTRS_40X,
  1510. .cpu_user_features = PPC_FEATURE_32 |
  1511. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1512. .mmu_features = MMU_FTR_TYPE_40x,
  1513. .icache_bsize = 32,
  1514. .dcache_bsize = 32,
  1515. .machine_check = machine_check_4xx,
  1516. .platform = "ppc405",
  1517. },
  1518. { /* 405EX Rev. D with Security */
  1519. .pvr_mask = 0xffff000f,
  1520. .pvr_value = 0x12910005,
  1521. .cpu_name = "405EX Rev. D",
  1522. .cpu_features = CPU_FTRS_40X,
  1523. .cpu_user_features = PPC_FEATURE_32 |
  1524. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1525. .mmu_features = MMU_FTR_TYPE_40x,
  1526. .icache_bsize = 32,
  1527. .dcache_bsize = 32,
  1528. .machine_check = machine_check_4xx,
  1529. .platform = "ppc405",
  1530. },
  1531. { /* 405EXr Rev. A/B without Security */
  1532. .pvr_mask = 0xffff000f,
  1533. .pvr_value = 0x12910001,
  1534. .cpu_name = "405EXr Rev. A/B",
  1535. .cpu_features = CPU_FTRS_40X,
  1536. .cpu_user_features = PPC_FEATURE_32 |
  1537. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1538. .mmu_features = MMU_FTR_TYPE_40x,
  1539. .icache_bsize = 32,
  1540. .dcache_bsize = 32,
  1541. .machine_check = machine_check_4xx,
  1542. .platform = "ppc405",
  1543. },
  1544. { /* 405EXr Rev. C without Security */
  1545. .pvr_mask = 0xffff000f,
  1546. .pvr_value = 0x12910009,
  1547. .cpu_name = "405EXr Rev. C",
  1548. .cpu_features = CPU_FTRS_40X,
  1549. .cpu_user_features = PPC_FEATURE_32 |
  1550. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1551. .mmu_features = MMU_FTR_TYPE_40x,
  1552. .icache_bsize = 32,
  1553. .dcache_bsize = 32,
  1554. .machine_check = machine_check_4xx,
  1555. .platform = "ppc405",
  1556. },
  1557. { /* 405EXr Rev. C with Security */
  1558. .pvr_mask = 0xffff000f,
  1559. .pvr_value = 0x1291000b,
  1560. .cpu_name = "405EXr Rev. C",
  1561. .cpu_features = CPU_FTRS_40X,
  1562. .cpu_user_features = PPC_FEATURE_32 |
  1563. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1564. .mmu_features = MMU_FTR_TYPE_40x,
  1565. .icache_bsize = 32,
  1566. .dcache_bsize = 32,
  1567. .machine_check = machine_check_4xx,
  1568. .platform = "ppc405",
  1569. },
  1570. { /* 405EXr Rev. D without Security */
  1571. .pvr_mask = 0xffff000f,
  1572. .pvr_value = 0x12910000,
  1573. .cpu_name = "405EXr Rev. D",
  1574. .cpu_features = CPU_FTRS_40X,
  1575. .cpu_user_features = PPC_FEATURE_32 |
  1576. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1577. .mmu_features = MMU_FTR_TYPE_40x,
  1578. .icache_bsize = 32,
  1579. .dcache_bsize = 32,
  1580. .machine_check = machine_check_4xx,
  1581. .platform = "ppc405",
  1582. },
  1583. { /* 405EXr Rev. D with Security */
  1584. .pvr_mask = 0xffff000f,
  1585. .pvr_value = 0x12910002,
  1586. .cpu_name = "405EXr Rev. D",
  1587. .cpu_features = CPU_FTRS_40X,
  1588. .cpu_user_features = PPC_FEATURE_32 |
  1589. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1590. .mmu_features = MMU_FTR_TYPE_40x,
  1591. .icache_bsize = 32,
  1592. .dcache_bsize = 32,
  1593. .machine_check = machine_check_4xx,
  1594. .platform = "ppc405",
  1595. },
  1596. {
  1597. /* 405EZ */
  1598. .pvr_mask = 0xffff0000,
  1599. .pvr_value = 0x41510000,
  1600. .cpu_name = "405EZ",
  1601. .cpu_features = CPU_FTRS_40X,
  1602. .cpu_user_features = PPC_FEATURE_32 |
  1603. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1604. .mmu_features = MMU_FTR_TYPE_40x,
  1605. .icache_bsize = 32,
  1606. .dcache_bsize = 32,
  1607. .machine_check = machine_check_4xx,
  1608. .platform = "ppc405",
  1609. },
  1610. { /* APM8018X */
  1611. .pvr_mask = 0xffff0000,
  1612. .pvr_value = 0x7ff11432,
  1613. .cpu_name = "APM8018X",
  1614. .cpu_features = CPU_FTRS_40X,
  1615. .cpu_user_features = PPC_FEATURE_32 |
  1616. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1617. .mmu_features = MMU_FTR_TYPE_40x,
  1618. .icache_bsize = 32,
  1619. .dcache_bsize = 32,
  1620. .machine_check = machine_check_4xx,
  1621. .platform = "ppc405",
  1622. },
  1623. { /* default match */
  1624. .pvr_mask = 0x00000000,
  1625. .pvr_value = 0x00000000,
  1626. .cpu_name = "(generic 40x PPC)",
  1627. .cpu_features = CPU_FTRS_40X,
  1628. .cpu_user_features = PPC_FEATURE_32 |
  1629. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1630. .mmu_features = MMU_FTR_TYPE_40x,
  1631. .icache_bsize = 32,
  1632. .dcache_bsize = 32,
  1633. .machine_check = machine_check_4xx,
  1634. .platform = "ppc405",
  1635. }
  1636. #endif /* CONFIG_40x */
  1637. #ifdef CONFIG_44x
  1638. {
  1639. .pvr_mask = 0xf0000fff,
  1640. .pvr_value = 0x40000850,
  1641. .cpu_name = "440GR Rev. A",
  1642. .cpu_features = CPU_FTRS_44X,
  1643. .cpu_user_features = COMMON_USER_BOOKE,
  1644. .mmu_features = MMU_FTR_TYPE_44x,
  1645. .icache_bsize = 32,
  1646. .dcache_bsize = 32,
  1647. .machine_check = machine_check_4xx,
  1648. .platform = "ppc440",
  1649. },
  1650. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1651. .pvr_mask = 0xf0000fff,
  1652. .pvr_value = 0x40000858,
  1653. .cpu_name = "440EP Rev. A",
  1654. .cpu_features = CPU_FTRS_44X,
  1655. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1656. .mmu_features = MMU_FTR_TYPE_44x,
  1657. .icache_bsize = 32,
  1658. .dcache_bsize = 32,
  1659. .cpu_setup = __setup_cpu_440ep,
  1660. .machine_check = machine_check_4xx,
  1661. .platform = "ppc440",
  1662. },
  1663. {
  1664. .pvr_mask = 0xf0000fff,
  1665. .pvr_value = 0x400008d3,
  1666. .cpu_name = "440GR Rev. B",
  1667. .cpu_features = CPU_FTRS_44X,
  1668. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1669. .mmu_features = MMU_FTR_TYPE_44x,
  1670. .icache_bsize = 32,
  1671. .dcache_bsize = 32,
  1672. .machine_check = machine_check_4xx,
  1673. .platform = "ppc440",
  1674. },
  1675. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1676. .pvr_mask = 0xf0000ff7,
  1677. .pvr_value = 0x400008d4,
  1678. .cpu_name = "440EP Rev. C",
  1679. .cpu_features = CPU_FTRS_44X,
  1680. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1681. .mmu_features = MMU_FTR_TYPE_44x,
  1682. .icache_bsize = 32,
  1683. .dcache_bsize = 32,
  1684. .cpu_setup = __setup_cpu_440ep,
  1685. .machine_check = machine_check_4xx,
  1686. .platform = "ppc440",
  1687. },
  1688. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1689. .pvr_mask = 0xf0000fff,
  1690. .pvr_value = 0x400008db,
  1691. .cpu_name = "440EP Rev. B",
  1692. .cpu_features = CPU_FTRS_44X,
  1693. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1694. .mmu_features = MMU_FTR_TYPE_44x,
  1695. .icache_bsize = 32,
  1696. .dcache_bsize = 32,
  1697. .cpu_setup = __setup_cpu_440ep,
  1698. .machine_check = machine_check_4xx,
  1699. .platform = "ppc440",
  1700. },
  1701. { /* 440GRX */
  1702. .pvr_mask = 0xf0000ffb,
  1703. .pvr_value = 0x200008D0,
  1704. .cpu_name = "440GRX",
  1705. .cpu_features = CPU_FTRS_44X,
  1706. .cpu_user_features = COMMON_USER_BOOKE,
  1707. .mmu_features = MMU_FTR_TYPE_44x,
  1708. .icache_bsize = 32,
  1709. .dcache_bsize = 32,
  1710. .cpu_setup = __setup_cpu_440grx,
  1711. .machine_check = machine_check_440A,
  1712. .platform = "ppc440",
  1713. },
  1714. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1715. .pvr_mask = 0xf0000ffb,
  1716. .pvr_value = 0x200008D8,
  1717. .cpu_name = "440EPX",
  1718. .cpu_features = CPU_FTRS_44X,
  1719. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1720. .mmu_features = MMU_FTR_TYPE_44x,
  1721. .icache_bsize = 32,
  1722. .dcache_bsize = 32,
  1723. .cpu_setup = __setup_cpu_440epx,
  1724. .machine_check = machine_check_440A,
  1725. .platform = "ppc440",
  1726. },
  1727. { /* 440GP Rev. B */
  1728. .pvr_mask = 0xf0000fff,
  1729. .pvr_value = 0x40000440,
  1730. .cpu_name = "440GP Rev. B",
  1731. .cpu_features = CPU_FTRS_44X,
  1732. .cpu_user_features = COMMON_USER_BOOKE,
  1733. .mmu_features = MMU_FTR_TYPE_44x,
  1734. .icache_bsize = 32,
  1735. .dcache_bsize = 32,
  1736. .machine_check = machine_check_4xx,
  1737. .platform = "ppc440gp",
  1738. },
  1739. { /* 440GP Rev. C */
  1740. .pvr_mask = 0xf0000fff,
  1741. .pvr_value = 0x40000481,
  1742. .cpu_name = "440GP Rev. C",
  1743. .cpu_features = CPU_FTRS_44X,
  1744. .cpu_user_features = COMMON_USER_BOOKE,
  1745. .mmu_features = MMU_FTR_TYPE_44x,
  1746. .icache_bsize = 32,
  1747. .dcache_bsize = 32,
  1748. .machine_check = machine_check_4xx,
  1749. .platform = "ppc440gp",
  1750. },
  1751. { /* 440GX Rev. A */
  1752. .pvr_mask = 0xf0000fff,
  1753. .pvr_value = 0x50000850,
  1754. .cpu_name = "440GX Rev. A",
  1755. .cpu_features = CPU_FTRS_44X,
  1756. .cpu_user_features = COMMON_USER_BOOKE,
  1757. .mmu_features = MMU_FTR_TYPE_44x,
  1758. .icache_bsize = 32,
  1759. .dcache_bsize = 32,
  1760. .cpu_setup = __setup_cpu_440gx,
  1761. .machine_check = machine_check_440A,
  1762. .platform = "ppc440",
  1763. },
  1764. { /* 440GX Rev. B */
  1765. .pvr_mask = 0xf0000fff,
  1766. .pvr_value = 0x50000851,
  1767. .cpu_name = "440GX Rev. B",
  1768. .cpu_features = CPU_FTRS_44X,
  1769. .cpu_user_features = COMMON_USER_BOOKE,
  1770. .mmu_features = MMU_FTR_TYPE_44x,
  1771. .icache_bsize = 32,
  1772. .dcache_bsize = 32,
  1773. .cpu_setup = __setup_cpu_440gx,
  1774. .machine_check = machine_check_440A,
  1775. .platform = "ppc440",
  1776. },
  1777. { /* 440GX Rev. C */
  1778. .pvr_mask = 0xf0000fff,
  1779. .pvr_value = 0x50000892,
  1780. .cpu_name = "440GX Rev. C",
  1781. .cpu_features = CPU_FTRS_44X,
  1782. .cpu_user_features = COMMON_USER_BOOKE,
  1783. .mmu_features = MMU_FTR_TYPE_44x,
  1784. .icache_bsize = 32,
  1785. .dcache_bsize = 32,
  1786. .cpu_setup = __setup_cpu_440gx,
  1787. .machine_check = machine_check_440A,
  1788. .platform = "ppc440",
  1789. },
  1790. { /* 440GX Rev. F */
  1791. .pvr_mask = 0xf0000fff,
  1792. .pvr_value = 0x50000894,
  1793. .cpu_name = "440GX Rev. F",
  1794. .cpu_features = CPU_FTRS_44X,
  1795. .cpu_user_features = COMMON_USER_BOOKE,
  1796. .mmu_features = MMU_FTR_TYPE_44x,
  1797. .icache_bsize = 32,
  1798. .dcache_bsize = 32,
  1799. .cpu_setup = __setup_cpu_440gx,
  1800. .machine_check = machine_check_440A,
  1801. .platform = "ppc440",
  1802. },
  1803. { /* 440SP Rev. A */
  1804. .pvr_mask = 0xfff00fff,
  1805. .pvr_value = 0x53200891,
  1806. .cpu_name = "440SP Rev. A",
  1807. .cpu_features = CPU_FTRS_44X,
  1808. .cpu_user_features = COMMON_USER_BOOKE,
  1809. .mmu_features = MMU_FTR_TYPE_44x,
  1810. .icache_bsize = 32,
  1811. .dcache_bsize = 32,
  1812. .machine_check = machine_check_4xx,
  1813. .platform = "ppc440",
  1814. },
  1815. { /* 440SPe Rev. A */
  1816. .pvr_mask = 0xfff00fff,
  1817. .pvr_value = 0x53400890,
  1818. .cpu_name = "440SPe Rev. A",
  1819. .cpu_features = CPU_FTRS_44X,
  1820. .cpu_user_features = COMMON_USER_BOOKE,
  1821. .mmu_features = MMU_FTR_TYPE_44x,
  1822. .icache_bsize = 32,
  1823. .dcache_bsize = 32,
  1824. .cpu_setup = __setup_cpu_440spe,
  1825. .machine_check = machine_check_440A,
  1826. .platform = "ppc440",
  1827. },
  1828. { /* 440SPe Rev. B */
  1829. .pvr_mask = 0xfff00fff,
  1830. .pvr_value = 0x53400891,
  1831. .cpu_name = "440SPe Rev. B",
  1832. .cpu_features = CPU_FTRS_44X,
  1833. .cpu_user_features = COMMON_USER_BOOKE,
  1834. .mmu_features = MMU_FTR_TYPE_44x,
  1835. .icache_bsize = 32,
  1836. .dcache_bsize = 32,
  1837. .cpu_setup = __setup_cpu_440spe,
  1838. .machine_check = machine_check_440A,
  1839. .platform = "ppc440",
  1840. },
  1841. { /* 440 in Xilinx Virtex-5 FXT */
  1842. .pvr_mask = 0xfffffff0,
  1843. .pvr_value = 0x7ff21910,
  1844. .cpu_name = "440 in Virtex-5 FXT",
  1845. .cpu_features = CPU_FTRS_44X,
  1846. .cpu_user_features = COMMON_USER_BOOKE,
  1847. .mmu_features = MMU_FTR_TYPE_44x,
  1848. .icache_bsize = 32,
  1849. .dcache_bsize = 32,
  1850. .cpu_setup = __setup_cpu_440x5,
  1851. .machine_check = machine_check_440A,
  1852. .platform = "ppc440",
  1853. },
  1854. { /* 460EX */
  1855. .pvr_mask = 0xffff0006,
  1856. .pvr_value = 0x13020002,
  1857. .cpu_name = "460EX",
  1858. .cpu_features = CPU_FTRS_440x6,
  1859. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1860. .mmu_features = MMU_FTR_TYPE_44x,
  1861. .icache_bsize = 32,
  1862. .dcache_bsize = 32,
  1863. .cpu_setup = __setup_cpu_460ex,
  1864. .machine_check = machine_check_440A,
  1865. .platform = "ppc440",
  1866. },
  1867. { /* 460EX Rev B */
  1868. .pvr_mask = 0xffff0007,
  1869. .pvr_value = 0x13020004,
  1870. .cpu_name = "460EX Rev. B",
  1871. .cpu_features = CPU_FTRS_440x6,
  1872. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1873. .mmu_features = MMU_FTR_TYPE_44x,
  1874. .icache_bsize = 32,
  1875. .dcache_bsize = 32,
  1876. .cpu_setup = __setup_cpu_460ex,
  1877. .machine_check = machine_check_440A,
  1878. .platform = "ppc440",
  1879. },
  1880. { /* 460GT */
  1881. .pvr_mask = 0xffff0006,
  1882. .pvr_value = 0x13020000,
  1883. .cpu_name = "460GT",
  1884. .cpu_features = CPU_FTRS_440x6,
  1885. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1886. .mmu_features = MMU_FTR_TYPE_44x,
  1887. .icache_bsize = 32,
  1888. .dcache_bsize = 32,
  1889. .cpu_setup = __setup_cpu_460gt,
  1890. .machine_check = machine_check_440A,
  1891. .platform = "ppc440",
  1892. },
  1893. { /* 460GT Rev B */
  1894. .pvr_mask = 0xffff0007,
  1895. .pvr_value = 0x13020005,
  1896. .cpu_name = "460GT Rev. B",
  1897. .cpu_features = CPU_FTRS_440x6,
  1898. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1899. .mmu_features = MMU_FTR_TYPE_44x,
  1900. .icache_bsize = 32,
  1901. .dcache_bsize = 32,
  1902. .cpu_setup = __setup_cpu_460gt,
  1903. .machine_check = machine_check_440A,
  1904. .platform = "ppc440",
  1905. },
  1906. { /* 460SX */
  1907. .pvr_mask = 0xffffff00,
  1908. .pvr_value = 0x13541800,
  1909. .cpu_name = "460SX",
  1910. .cpu_features = CPU_FTRS_44X,
  1911. .cpu_user_features = COMMON_USER_BOOKE,
  1912. .mmu_features = MMU_FTR_TYPE_44x,
  1913. .icache_bsize = 32,
  1914. .dcache_bsize = 32,
  1915. .cpu_setup = __setup_cpu_460sx,
  1916. .machine_check = machine_check_440A,
  1917. .platform = "ppc440",
  1918. },
  1919. { /* 464 in APM821xx */
  1920. .pvr_mask = 0xfffffff0,
  1921. .pvr_value = 0x12C41C80,
  1922. .cpu_name = "APM821XX",
  1923. .cpu_features = CPU_FTRS_44X,
  1924. .cpu_user_features = COMMON_USER_BOOKE |
  1925. PPC_FEATURE_HAS_FPU,
  1926. .mmu_features = MMU_FTR_TYPE_44x,
  1927. .icache_bsize = 32,
  1928. .dcache_bsize = 32,
  1929. .cpu_setup = __setup_cpu_apm821xx,
  1930. .machine_check = machine_check_440A,
  1931. .platform = "ppc440",
  1932. },
  1933. #ifdef CONFIG_PPC_47x
  1934. { /* 476 DD2 core */
  1935. .pvr_mask = 0xffffffff,
  1936. .pvr_value = 0x11a52080,
  1937. .cpu_name = "476",
  1938. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1939. .cpu_user_features = COMMON_USER_BOOKE |
  1940. PPC_FEATURE_HAS_FPU,
  1941. .mmu_features = MMU_FTR_TYPE_47x |
  1942. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1943. .icache_bsize = 32,
  1944. .dcache_bsize = 128,
  1945. .machine_check = machine_check_47x,
  1946. .platform = "ppc470",
  1947. },
  1948. { /* 476fpe */
  1949. .pvr_mask = 0xffff0000,
  1950. .pvr_value = 0x7ff50000,
  1951. .cpu_name = "476fpe",
  1952. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1953. .cpu_user_features = COMMON_USER_BOOKE |
  1954. PPC_FEATURE_HAS_FPU,
  1955. .mmu_features = MMU_FTR_TYPE_47x |
  1956. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1957. .icache_bsize = 32,
  1958. .dcache_bsize = 128,
  1959. .machine_check = machine_check_47x,
  1960. .platform = "ppc470",
  1961. },
  1962. { /* 476 iss */
  1963. .pvr_mask = 0xffff0000,
  1964. .pvr_value = 0x00050000,
  1965. .cpu_name = "476",
  1966. .cpu_features = CPU_FTRS_47X,
  1967. .cpu_user_features = COMMON_USER_BOOKE |
  1968. PPC_FEATURE_HAS_FPU,
  1969. .mmu_features = MMU_FTR_TYPE_47x |
  1970. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1971. .icache_bsize = 32,
  1972. .dcache_bsize = 128,
  1973. .machine_check = machine_check_47x,
  1974. .platform = "ppc470",
  1975. },
  1976. { /* 476 others */
  1977. .pvr_mask = 0xffff0000,
  1978. .pvr_value = 0x11a50000,
  1979. .cpu_name = "476",
  1980. .cpu_features = CPU_FTRS_47X,
  1981. .cpu_user_features = COMMON_USER_BOOKE |
  1982. PPC_FEATURE_HAS_FPU,
  1983. .mmu_features = MMU_FTR_TYPE_47x |
  1984. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1985. .icache_bsize = 32,
  1986. .dcache_bsize = 128,
  1987. .machine_check = machine_check_47x,
  1988. .platform = "ppc470",
  1989. },
  1990. #endif /* CONFIG_PPC_47x */
  1991. { /* default match */
  1992. .pvr_mask = 0x00000000,
  1993. .pvr_value = 0x00000000,
  1994. .cpu_name = "(generic 44x PPC)",
  1995. .cpu_features = CPU_FTRS_44X,
  1996. .cpu_user_features = COMMON_USER_BOOKE,
  1997. .mmu_features = MMU_FTR_TYPE_44x,
  1998. .icache_bsize = 32,
  1999. .dcache_bsize = 32,
  2000. .machine_check = machine_check_4xx,
  2001. .platform = "ppc440",
  2002. }
  2003. #endif /* CONFIG_44x */
  2004. #ifdef CONFIG_E200
  2005. { /* e200z5 */
  2006. .pvr_mask = 0xfff00000,
  2007. .pvr_value = 0x81000000,
  2008. .cpu_name = "e200z5",
  2009. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  2010. .cpu_features = CPU_FTRS_E200,
  2011. .cpu_user_features = COMMON_USER_BOOKE |
  2012. PPC_FEATURE_HAS_EFP_SINGLE |
  2013. PPC_FEATURE_UNIFIED_CACHE,
  2014. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2015. .dcache_bsize = 32,
  2016. .machine_check = machine_check_e200,
  2017. .platform = "ppc5554",
  2018. },
  2019. { /* e200z6 */
  2020. .pvr_mask = 0xfff00000,
  2021. .pvr_value = 0x81100000,
  2022. .cpu_name = "e200z6",
  2023. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  2024. .cpu_features = CPU_FTRS_E200,
  2025. .cpu_user_features = COMMON_USER_BOOKE |
  2026. PPC_FEATURE_HAS_SPE_COMP |
  2027. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2028. PPC_FEATURE_UNIFIED_CACHE,
  2029. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2030. .dcache_bsize = 32,
  2031. .machine_check = machine_check_e200,
  2032. .platform = "ppc5554",
  2033. },
  2034. { /* default match */
  2035. .pvr_mask = 0x00000000,
  2036. .pvr_value = 0x00000000,
  2037. .cpu_name = "(generic E200 PPC)",
  2038. .cpu_features = CPU_FTRS_E200,
  2039. .cpu_user_features = COMMON_USER_BOOKE |
  2040. PPC_FEATURE_HAS_EFP_SINGLE |
  2041. PPC_FEATURE_UNIFIED_CACHE,
  2042. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2043. .dcache_bsize = 32,
  2044. .cpu_setup = __setup_cpu_e200,
  2045. .machine_check = machine_check_e200,
  2046. .platform = "ppc5554",
  2047. }
  2048. #endif /* CONFIG_E200 */
  2049. #endif /* CONFIG_PPC32 */
  2050. #ifdef CONFIG_E500
  2051. #ifdef CONFIG_PPC32
  2052. #ifndef CONFIG_PPC_E500MC
  2053. { /* e500 */
  2054. .pvr_mask = 0xffff0000,
  2055. .pvr_value = 0x80200000,
  2056. .cpu_name = "e500",
  2057. .cpu_features = CPU_FTRS_E500,
  2058. .cpu_user_features = COMMON_USER_BOOKE |
  2059. PPC_FEATURE_HAS_SPE_COMP |
  2060. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2061. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2062. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2063. .icache_bsize = 32,
  2064. .dcache_bsize = 32,
  2065. .num_pmcs = 4,
  2066. .oprofile_cpu_type = "ppc/e500",
  2067. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2068. .cpu_setup = __setup_cpu_e500v1,
  2069. .machine_check = machine_check_e500,
  2070. .platform = "ppc8540",
  2071. },
  2072. { /* e500v2 */
  2073. .pvr_mask = 0xffff0000,
  2074. .pvr_value = 0x80210000,
  2075. .cpu_name = "e500v2",
  2076. .cpu_features = CPU_FTRS_E500_2,
  2077. .cpu_user_features = COMMON_USER_BOOKE |
  2078. PPC_FEATURE_HAS_SPE_COMP |
  2079. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2080. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2081. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2082. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2083. .icache_bsize = 32,
  2084. .dcache_bsize = 32,
  2085. .num_pmcs = 4,
  2086. .oprofile_cpu_type = "ppc/e500",
  2087. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2088. .cpu_setup = __setup_cpu_e500v2,
  2089. .machine_check = machine_check_e500,
  2090. .platform = "ppc8548",
  2091. .cpu_down_flush = cpu_down_flush_e500v2,
  2092. },
  2093. #else
  2094. { /* e500mc */
  2095. .pvr_mask = 0xffff0000,
  2096. .pvr_value = 0x80230000,
  2097. .cpu_name = "e500mc",
  2098. .cpu_features = CPU_FTRS_E500MC,
  2099. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2100. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2101. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2102. MMU_FTR_USE_TLBILX,
  2103. .icache_bsize = 64,
  2104. .dcache_bsize = 64,
  2105. .num_pmcs = 4,
  2106. .oprofile_cpu_type = "ppc/e500mc",
  2107. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2108. .cpu_setup = __setup_cpu_e500mc,
  2109. .machine_check = machine_check_e500mc,
  2110. .platform = "ppce500mc",
  2111. .cpu_down_flush = cpu_down_flush_e500mc,
  2112. },
  2113. #endif /* CONFIG_PPC_E500MC */
  2114. #endif /* CONFIG_PPC32 */
  2115. #ifdef CONFIG_PPC_E500MC
  2116. { /* e5500 */
  2117. .pvr_mask = 0xffff0000,
  2118. .pvr_value = 0x80240000,
  2119. .cpu_name = "e5500",
  2120. .cpu_features = CPU_FTRS_E5500,
  2121. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2122. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2123. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2124. MMU_FTR_USE_TLBILX,
  2125. .icache_bsize = 64,
  2126. .dcache_bsize = 64,
  2127. .num_pmcs = 4,
  2128. .oprofile_cpu_type = "ppc/e500mc",
  2129. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2130. .cpu_setup = __setup_cpu_e5500,
  2131. #ifndef CONFIG_PPC32
  2132. .cpu_restore = __restore_cpu_e5500,
  2133. #endif
  2134. .machine_check = machine_check_e500mc,
  2135. .platform = "ppce5500",
  2136. .cpu_down_flush = cpu_down_flush_e5500,
  2137. },
  2138. { /* e6500 */
  2139. .pvr_mask = 0xffff0000,
  2140. .pvr_value = 0x80400000,
  2141. .cpu_name = "e6500",
  2142. .cpu_features = CPU_FTRS_E6500,
  2143. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2144. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2145. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2146. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2147. MMU_FTR_USE_TLBILX,
  2148. .icache_bsize = 64,
  2149. .dcache_bsize = 64,
  2150. .num_pmcs = 6,
  2151. .oprofile_cpu_type = "ppc/e6500",
  2152. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2153. .cpu_setup = __setup_cpu_e6500,
  2154. #ifndef CONFIG_PPC32
  2155. .cpu_restore = __restore_cpu_e6500,
  2156. #endif
  2157. .machine_check = machine_check_e500mc,
  2158. .platform = "ppce6500",
  2159. .cpu_down_flush = cpu_down_flush_e6500,
  2160. },
  2161. #endif /* CONFIG_PPC_E500MC */
  2162. #ifdef CONFIG_PPC32
  2163. { /* default match */
  2164. .pvr_mask = 0x00000000,
  2165. .pvr_value = 0x00000000,
  2166. .cpu_name = "(generic E500 PPC)",
  2167. .cpu_features = CPU_FTRS_E500,
  2168. .cpu_user_features = COMMON_USER_BOOKE |
  2169. PPC_FEATURE_HAS_SPE_COMP |
  2170. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2171. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2172. .icache_bsize = 32,
  2173. .dcache_bsize = 32,
  2174. .machine_check = machine_check_e500,
  2175. .platform = "powerpc",
  2176. }
  2177. #endif /* CONFIG_PPC32 */
  2178. #endif /* CONFIG_E500 */
  2179. };
  2180. void __init set_cur_cpu_spec(struct cpu_spec *s)
  2181. {
  2182. struct cpu_spec *t = &the_cpu_spec;
  2183. t = PTRRELOC(t);
  2184. *t = *s;
  2185. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2186. }
  2187. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2188. struct cpu_spec *s)
  2189. {
  2190. struct cpu_spec *t = &the_cpu_spec;
  2191. struct cpu_spec old;
  2192. t = PTRRELOC(t);
  2193. old = *t;
  2194. /* Copy everything, then do fixups */
  2195. *t = *s;
  2196. /*
  2197. * If we are overriding a previous value derived from the real
  2198. * PVR with a new value obtained using a logical PVR value,
  2199. * don't modify the performance monitor fields.
  2200. */
  2201. if (old.num_pmcs && !s->num_pmcs) {
  2202. t->num_pmcs = old.num_pmcs;
  2203. t->pmc_type = old.pmc_type;
  2204. t->oprofile_type = old.oprofile_type;
  2205. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2206. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2207. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2208. /*
  2209. * If we have passed through this logic once before and
  2210. * have pulled the default case because the real PVR was
  2211. * not found inside cpu_specs[], then we are possibly
  2212. * running in compatibility mode. In that case, let the
  2213. * oprofiler know which set of compatibility counters to
  2214. * pull from by making sure the oprofile_cpu_type string
  2215. * is set to that of compatibility mode. If the
  2216. * oprofile_cpu_type already has a value, then we are
  2217. * possibly overriding a real PVR with a logical one,
  2218. * and, in that case, keep the current value for
  2219. * oprofile_cpu_type.
  2220. */
  2221. if (old.oprofile_cpu_type != NULL) {
  2222. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2223. t->oprofile_type = old.oprofile_type;
  2224. }
  2225. }
  2226. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2227. /*
  2228. * Set the base platform string once; assumes
  2229. * we're called with real pvr first.
  2230. */
  2231. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2232. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2233. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2234. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2235. * that processor. I will consolidate that at a later time, for now,
  2236. * just use #ifdef. We also don't need to PTRRELOC the function
  2237. * pointer on ppc64 and booke as we are running at 0 in real mode
  2238. * on ppc64 and reloc_offset is always 0 on booke.
  2239. */
  2240. if (t->cpu_setup) {
  2241. t->cpu_setup(offset, t);
  2242. }
  2243. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2244. return t;
  2245. }
  2246. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2247. {
  2248. struct cpu_spec *s = cpu_specs;
  2249. int i;
  2250. s = PTRRELOC(s);
  2251. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2252. if ((pvr & s->pvr_mask) == s->pvr_value)
  2253. return setup_cpu_spec(offset, s);
  2254. }
  2255. BUG();
  2256. return NULL;
  2257. }
  2258. /*
  2259. * Used by cpufeatures to get the name for CPUs with a PVR table.
  2260. * If they don't hae a PVR table, cpufeatures gets the name from
  2261. * cpu device-tree node.
  2262. */
  2263. void __init identify_cpu_name(unsigned int pvr)
  2264. {
  2265. struct cpu_spec *s = cpu_specs;
  2266. struct cpu_spec *t = &the_cpu_spec;
  2267. int i;
  2268. s = PTRRELOC(s);
  2269. t = PTRRELOC(t);
  2270. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2271. if ((pvr & s->pvr_mask) == s->pvr_value) {
  2272. t->cpu_name = s->cpu_name;
  2273. return;
  2274. }
  2275. }
  2276. }
  2277. #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
  2278. struct static_key_true cpu_feature_keys[NUM_CPU_FTR_KEYS] = {
  2279. [0 ... NUM_CPU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2280. };
  2281. EXPORT_SYMBOL_GPL(cpu_feature_keys);
  2282. void __init cpu_feature_keys_init(void)
  2283. {
  2284. int i;
  2285. for (i = 0; i < NUM_CPU_FTR_KEYS; i++) {
  2286. unsigned long f = 1ul << i;
  2287. if (!(cur_cpu_spec->cpu_features & f))
  2288. static_branch_disable(&cpu_feature_keys[i]);
  2289. }
  2290. }
  2291. struct static_key_true mmu_feature_keys[NUM_MMU_FTR_KEYS] = {
  2292. [0 ... NUM_MMU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2293. };
  2294. EXPORT_SYMBOL_GPL(mmu_feature_keys);
  2295. void __init mmu_feature_keys_init(void)
  2296. {
  2297. int i;
  2298. for (i = 0; i < NUM_MMU_FTR_KEYS; i++) {
  2299. unsigned long f = 1ul << i;
  2300. if (!(cur_cpu_spec->mmu_features & f))
  2301. static_branch_disable(&mmu_feature_keys[i]);
  2302. }
  2303. }
  2304. #endif