mmu.S 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * linux/arch/m32r/mm/mmu.S
  4. *
  5. * Copyright (C) 2001 by Hiroyuki Kondo
  6. */
  7. #include <linux/linkage.h>
  8. #include <asm/assembler.h>
  9. #include <asm/smp.h>
  10. .text
  11. #ifdef CONFIG_MMU
  12. #include <asm/mmu_context.h>
  13. #include <asm/page.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/m32r.h>
  16. /*
  17. * TLB Miss Exception handler
  18. */
  19. .balign 16
  20. ENTRY(tme_handler)
  21. .global tlb_entry_i_dat
  22. .global tlb_entry_d_dat
  23. SWITCH_TO_KERNEL_STACK
  24. #if defined(CONFIG_ISA_M32R2)
  25. st r0, @-sp
  26. st r1, @-sp
  27. st r2, @-sp
  28. st r3, @-sp
  29. seth r3, #high(MMU_REG_BASE)
  30. ld r1, @(MESTS_offset, r3) ; r1: status (MESTS reg.)
  31. ld r0, @(MDEVP_offset, r3) ; r0: PFN + ASID (MDEVP reg.)
  32. st r1, @(MESTS_offset, r3) ; clear status (MESTS reg.)
  33. and3 r1, r1, #(MESTS_IT)
  34. bnez r1, 1f ; instruction TLB miss?
  35. ;; data TLB miss
  36. ;; input
  37. ;; r0: PFN + ASID (MDEVP reg.)
  38. ;; r1 - r3: free
  39. ;; output
  40. ;; r0: PFN + ASID
  41. ;; r1: TLB entry base address
  42. ;; r2: &tlb_entry_{i|d}_dat
  43. ;; r3: free
  44. #ifndef CONFIG_SMP
  45. seth r2, #high(tlb_entry_d_dat)
  46. or3 r2, r2, #low(tlb_entry_d_dat)
  47. #else /* CONFIG_SMP */
  48. ldi r1, #-8192
  49. seth r2, #high(tlb_entry_d_dat)
  50. or3 r2, r2, #low(tlb_entry_d_dat)
  51. and r1, sp
  52. ld r1, @(16, r1) ; current_thread_info->cpu
  53. slli r1, #2
  54. add r2, r1
  55. #endif /* !CONFIG_SMP */
  56. seth r1, #high(DTLB_BASE)
  57. or3 r1, r1, #low(DTLB_BASE)
  58. bra 2f
  59. .balign 16
  60. .fillinsn
  61. 1:
  62. ;; instrucntion TLB miss
  63. ;; input
  64. ;; r0: MDEVP reg. (included ASID)
  65. ;; r1 - r3: free
  66. ;; output
  67. ;; r0: PFN + ASID
  68. ;; r1: TLB entry base address
  69. ;; r2: &tlb_entry_{i|d}_dat
  70. ;; r3: free
  71. ldi r3, #-4096
  72. and3 r0, r0, #(MMU_CONTEXT_ASID_MASK)
  73. mvfc r1, bpc
  74. and r1, r3
  75. or r0, r1 ; r0: PFN + ASID
  76. #ifndef CONFIG_SMP
  77. seth r2, #high(tlb_entry_i_dat)
  78. or3 r2, r2, #low(tlb_entry_i_dat)
  79. #else /* CONFIG_SMP */
  80. ldi r1, #-8192
  81. seth r2, #high(tlb_entry_i_dat)
  82. or3 r2, r2, #low(tlb_entry_i_dat)
  83. and r1, sp
  84. ld r1, @(16, r1) ; current_thread_info->cpu
  85. slli r1, #2
  86. add r2, r1
  87. #endif /* !CONFIG_SMP */
  88. seth r1, #high(ITLB_BASE)
  89. or3 r1, r1, #low(ITLB_BASE)
  90. .fillinsn
  91. 2:
  92. ;; select TLB entry
  93. ;; input
  94. ;; r0: PFN + ASID
  95. ;; r1: TLB entry base address
  96. ;; r2: &tlb_entry_{i|d}_dat
  97. ;; r3: free
  98. ;; output
  99. ;; r0: PFN + ASID
  100. ;; r1: TLB entry address
  101. ;; r2, r3: free
  102. #ifdef CONFIG_ISA_DUAL_ISSUE
  103. ld r3, @r2 || srli r1, #3
  104. #else
  105. ld r3, @r2
  106. srli r1, #3
  107. #endif
  108. add r1, r3
  109. ; tlb_entry_{d|i}_dat++;
  110. addi r3, #1
  111. and3 r3, r3, #(NR_TLB_ENTRIES - 1)
  112. #ifdef CONFIG_ISA_DUAL_ISSUE
  113. st r3, @r2 || slli r1, #3
  114. #else
  115. st r3, @r2
  116. slli r1, #3
  117. #endif
  118. ;; load pte
  119. ;; input
  120. ;; r0: PFN + ASID
  121. ;; r1: TLB entry address
  122. ;; r2, r3: free
  123. ;; output
  124. ;; r0: PFN + ASID
  125. ;; r1: TLB entry address
  126. ;; r2: pte_data
  127. ;; r3: free
  128. ; pgd = *(unsigned long *)MPTB;
  129. ld24 r2, #(-MPTB - 1)
  130. srl3 r3, r0, #22
  131. #ifdef CONFIG_ISA_DUAL_ISSUE
  132. not r2, r2 || slli r3, #2 ; r3: pgd offset
  133. #else
  134. not r2, r2
  135. slli r3, #2
  136. #endif
  137. ld r2, @r2 ; r2: pgd base addr (MPTB reg.)
  138. or r3, r2 ; r3: pmd addr
  139. ; pmd = pmd_offset(pgd, address);
  140. ld r3, @r3 ; r3: pmd data
  141. beqz r3, 3f ; pmd_none(*pmd) ?
  142. and3 r2, r3, #0xfff
  143. add3 r2, r2, #-355 ; _KERNPG_TABLE(=0x163)
  144. bnez r2, 3f ; pmd_bad(*pmd) ?
  145. ldi r2, #-4096
  146. ; pte = pte_offset(pmd, address);
  147. and r2, r3 ; r2: pte base addr
  148. srl3 r3, r0, #10
  149. and3 r3, r3, #0xffc ; r3: pte offset
  150. or r3, r2
  151. seth r2, #0x8000
  152. or r3, r2 ; r3: pte addr
  153. ; pte_data = (unsigned long)pte_val(*pte);
  154. ld r2, @r3 ; r2: pte data
  155. and3 r3, r2, #2 ; _PAGE_PRESENT(=2) check
  156. beqz r3, 3f
  157. .fillinsn
  158. 5:
  159. ;; set tlb
  160. ;; input
  161. ;; r0: PFN + ASID
  162. ;; r1: TLB entry address
  163. ;; r2: pte_data
  164. ;; r3: free
  165. st r0, @r1 ; set_tlb_tag(entry++, address);
  166. st r2, @+r1 ; set_tlb_data(entry, pte_data);
  167. .fillinsn
  168. 6:
  169. ld r3, @sp+
  170. ld r2, @sp+
  171. ld r1, @sp+
  172. ld r0, @sp+
  173. rte
  174. .fillinsn
  175. 3:
  176. ;; error
  177. ;; input
  178. ;; r0: PFN + ASID
  179. ;; r1: TLB entry address
  180. ;; r2, r3: free
  181. ;; output
  182. ;; r0: PFN + ASID
  183. ;; r1: TLB entry address
  184. ;; r2: pte_data
  185. ;; r3: free
  186. #ifdef CONFIG_ISA_DUAL_ISSUE
  187. bra 5b || ldi r2, #2
  188. #else
  189. ldi r2, #2 ; r2: pte_data = 0 | _PAGE_PRESENT(=2)
  190. bra 5b
  191. #endif
  192. #elif defined (CONFIG_ISA_M32R)
  193. st sp, @-sp
  194. st r0, @-sp
  195. st r1, @-sp
  196. st r2, @-sp
  197. st r3, @-sp
  198. st r4, @-sp
  199. seth r3, #high(MMU_REG_BASE)
  200. ld r0, @(MDEVA_offset,r3) ; r0: address (MDEVA reg.)
  201. mvfc r2, bpc ; r2: bpc
  202. ld r1, @(MESTS_offset,r3) ; r1: status (MESTS reg.)
  203. st r1, @(MESTS_offset,r3) ; clear status (MESTS reg.)
  204. and3 r1, r1, #(MESTS_IT)
  205. beqz r1, 1f ; data TLB miss?
  206. ;; instrucntion TLB miss
  207. mv r0, r2 ; address = bpc;
  208. ; entry = (unsigned long *)ITLB_BASE+tlb_entry_i*2;
  209. seth r3, #shigh(tlb_entry_i_dat)
  210. ld r4, @(low(tlb_entry_i_dat),r3)
  211. sll3 r2, r4, #3
  212. seth r1, #high(ITLB_BASE)
  213. or3 r1, r1, #low(ITLB_BASE)
  214. add r2, r1 ; r2: entry
  215. addi r4, #1 ; tlb_entry_i++;
  216. and3 r4, r4, #(NR_TLB_ENTRIES-1)
  217. st r4, @(low(tlb_entry_i_dat),r3)
  218. bra 2f
  219. .fillinsn
  220. 1:
  221. ;; data TLB miss
  222. ; entry = (unsigned long *)DTLB_BASE+tlb_entry_d*2;
  223. seth r3, #shigh(tlb_entry_d_dat)
  224. ld r4, @(low(tlb_entry_d_dat),r3)
  225. sll3 r2, r4, #3
  226. seth r1, #high(DTLB_BASE)
  227. or3 r1, r1, #low(DTLB_BASE)
  228. add r2, r1 ; r2: entry
  229. addi r4, #1 ; tlb_entry_d++;
  230. and3 r4, r4, #(NR_TLB_ENTRIES-1)
  231. st r4, @(low(tlb_entry_d_dat),r3)
  232. .fillinsn
  233. 2:
  234. ;; load pte
  235. ; r0: address, r2: entry
  236. ; r1,r3,r4: (free)
  237. ; pgd = *(unsigned long *)MPTB;
  238. ld24 r1, #(-MPTB-1)
  239. not r1, r1
  240. ld r1, @r1
  241. srl3 r4, r0, #22
  242. sll3 r3, r4, #2
  243. add r3, r1 ; r3: pgd
  244. ; pmd = pmd_offset(pgd, address);
  245. ld r1, @r3 ; r1: pmd
  246. beqz r1, 3f ; pmd_none(*pmd) ?
  247. ;
  248. and3 r1, r1, #0x3ff
  249. ldi r4, #0x163 ; _KERNPG_TABLE(=0x163)
  250. bne r1, r4, 3f ; pmd_bad(*pmd) ?
  251. .fillinsn
  252. 4:
  253. ; pte = pte_offset(pmd, address);
  254. ld r4, @r3 ; r4: pte
  255. ldi r3, #-4096
  256. and r4, r3
  257. srl3 r3, r0, #10
  258. and3 r3, r3, #0xffc
  259. add r4, r3
  260. seth r3, #0x8000
  261. add r4, r3 ; r4: pte
  262. ; pte_data = (unsigned long)pte_val(*pte);
  263. ld r1, @r4 ; r1: pte_data
  264. and3 r3, r1, #2 ; _PAGE_PRESENT(=2) check
  265. beqz r3, 3f
  266. .fillinsn
  267. ;; set tlb
  268. ; r0: address, r1: pte_data, r2: entry
  269. ; r3,r4: (free)
  270. 5:
  271. ldi r3, #-4096 ; set_tlb_tag(entry++, address);
  272. and r3, r0
  273. seth r4, #shigh(MASID)
  274. ld r4, @(low(MASID),r4) ; r4: MASID
  275. and3 r4, r4, #(MMU_CONTEXT_ASID_MASK)
  276. or r3, r4
  277. st r3, @r2
  278. st r1, @(4,r2) ; set_tlb_data(entry, pte_data);
  279. ld r4, @sp+
  280. ld r3, @sp+
  281. ld r2, @sp+
  282. ld r1, @sp+
  283. ld r0, @sp+
  284. ld sp, @sp+
  285. rte
  286. .fillinsn
  287. 3:
  288. ldi r1, #2 ; r1: pte_data = 0 | _PAGE_PRESENT(=2)
  289. bra 5b
  290. #else
  291. #error unknown isa configuration
  292. #endif
  293. ENTRY(init_tlb)
  294. ;; Set MMU Register
  295. seth r0, #high(MMU_REG_BASE) ; Set MMU_REG_BASE higher
  296. or3 r0, r0, #low(MMU_REG_BASE) ; Set MMU_REG_BASE lower
  297. ldi r1, #0
  298. st r1, @(MPSZ_offset,r0) ; Set MPSZ Reg(Page size 4KB:0 16KB:1 64KB:2)
  299. ldi r1, #0
  300. st r1, @(MASID_offset,r0) ; Set ASID Zero
  301. ;; Set TLB
  302. seth r0, #high(ITLB_BASE) ; Set ITLB_BASE higher
  303. or3 r0, r0, #low(ITLB_BASE) ; Set ITLB_BASE lower
  304. seth r1, #high(DTLB_BASE) ; Set DTLB_BASE higher
  305. or3 r1, r1, #low(DTLB_BASE) ; Set DTLB_BASE lower
  306. ldi r2, #0
  307. ldi r3, #NR_TLB_ENTRIES
  308. addi r0, #-4
  309. addi r1, #-4
  310. clear_tlb:
  311. st r2, @+r0 ; VPA <- 0
  312. st r2, @+r0 ; PPA <- 0
  313. st r2, @+r1 ; VPA <- 0
  314. st r2, @+r1 ; PPA <- 0
  315. addi r3, #-1
  316. bnez r3, clear_tlb
  317. ;;
  318. jmp r14
  319. ENTRY(m32r_itlb_entrys)
  320. ENTRY(m32r_otlb_entrys)
  321. #endif /* CONFIG_MMU */
  322. .end