s1d13806.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. //----------------------------------------------------------------------------
  3. //
  4. // File generated by S1D13806CFG.EXE
  5. //
  6. // Copyright (c) 2000,2001 Epson Research and Development, Inc.
  7. // All rights reserved.
  8. //
  9. //----------------------------------------------------------------------------
  10. // Panel: (active) 640x480 77Hz STN Single 8-bit (PCLK=CLKI=25.175MHz)
  11. // Memory: Embedded SDRAM (MCLK=CLKI3=50.000MHz) (BUSCLK=33.333MHz)
  12. #define SWIVEL_VIEW 0 /* 0:none, 1:90 not completed */
  13. static struct s1d13xxxfb_regval s1d13xxxfb_initregs[] = {
  14. {0x0001,0x00}, // Miscellaneous Register
  15. {0x01FC,0x00}, // Display Mode Register
  16. #if defined(CONFIG_PLAT_MAPPI)
  17. {0x0004,0x00}, // General IO Pins Configuration Register 0
  18. {0x0005,0x00}, // General IO Pins Configuration Register 1
  19. {0x0008,0x00}, // General IO Pins Control Register 0
  20. {0x0009,0x00}, // General IO Pins Control Register 1
  21. {0x0010,0x00}, // Memory Clock Configuration Register
  22. {0x0014,0x00}, // LCD Pixel Clock Configuration Register
  23. {0x0018,0x00}, // CRT/TV Pixel Clock Configuration Register
  24. {0x001C,0x00}, // MediaPlug Clock Configuration Register
  25. /*
  26. * .. 10MHz: 0x00
  27. * .. 30MHz: 0x01
  28. * 30MHz ..: 0x02
  29. */
  30. {0x001E,0x02}, // CPU To Memory Wait State Select Register
  31. {0x0021,0x02}, // DRAM Refresh Rate Register
  32. {0x002A,0x11}, // DRAM Timings Control Register 0
  33. {0x002B,0x13}, // DRAM Timings Control Register 1
  34. {0x0020,0x80}, // Memory Configuration Register
  35. {0x0030,0x25}, // Panel Type Register
  36. {0x0031,0x00}, // MOD Rate Register
  37. {0x0032,0x4F}, // LCD Horizontal Display Width Register
  38. {0x0034,0x12}, // LCD Horizontal Non-Display Period Register
  39. {0x0035,0x01}, // TFT FPLINE Start Position Register
  40. {0x0036,0x0B}, // TFT FPLINE Pulse Width Register
  41. {0x0038,0xDF}, // LCD Vertical Display Height Register 0
  42. {0x0039,0x01}, // LCD Vertical Display Height Register 1
  43. {0x003A,0x2C}, // LCD Vertical Non-Display Period Register
  44. {0x003B,0x0A}, // TFT FPFRAME Start Position Register
  45. {0x003C,0x01}, // TFT FPFRAME Pulse Width Register
  46. {0x0041,0x00}, // LCD Miscellaneous Register
  47. {0x0042,0x00}, // LCD Display Start Address Register 0
  48. {0x0043,0x00}, // LCD Display Start Address Register 1
  49. {0x0044,0x00}, // LCD Display Start Address Register 2
  50. #elif defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI3)
  51. {0x0004,0x07}, // GPIO[0:7] direction
  52. {0x0005,0x00}, // GPIO[8:12] direction
  53. {0x0008,0x00}, // GPIO[0:7] data
  54. {0x0009,0x00}, // GPIO[8:12] data
  55. {0x0008,0x04}, // LCD panel Vcc on
  56. {0x0008,0x05}, // LCD panel reset
  57. {0x0010,0x01}, // Memory Clock Configuration Register
  58. {0x0014,0x30}, // LCD Pixel Clock Configuration Register (CLKI 22MHz/4)
  59. {0x0018,0x00}, // CRT/TV Pixel Clock Configuration Register
  60. {0x001C,0x00}, // MediaPlug Clock Configuration Register(10MHz)
  61. {0x001E,0x00}, // CPU To Memory Wait State Select Register
  62. {0x0020,0x80}, // Memory Configuration Register
  63. {0x0021,0x03}, // DRAM Refresh Rate Register
  64. {0x002A,0x00}, // DRAM Timings Control Register 0
  65. {0x002B,0x01}, // DRAM Timings Control Register 1
  66. {0x0030,0x25}, // Panel Type Register
  67. {0x0031,0x00}, // MOD Rate Register
  68. {0x0032,0x1d}, // LCD Horizontal Display Width Register
  69. {0x0034,0x05}, // LCD Horizontal Non-Display Period Register
  70. {0x0035,0x01}, // TFT FPLINE Start Position Register
  71. {0x0036,0x01}, // TFT FPLINE Pulse Width Register
  72. {0x0038,0x3F}, // LCD Vertical Display Height Register 0
  73. {0x0039,0x01}, // LCD Vertical Display Height Register 1
  74. {0x003A,0x0b}, // LCD Vertical Non-Display Period Register
  75. {0x003B,0x07}, // TFT FPFRAME Start Position Register
  76. {0x003C,0x02}, // TFT FPFRAME Pulse Width Register
  77. {0x0041,0x00}, // LCD Miscellaneous Register
  78. #if (SWIVEL_VIEW == 0)
  79. {0x0042,0x00}, // LCD Display Start Address Register 0
  80. {0x0043,0x00}, // LCD Display Start Address Register 1
  81. {0x0044,0x00}, // LCD Display Start Address Register 2
  82. #elif (SWIVEL_VIEW == 1)
  83. // 1024 - W(320) = 0x2C0
  84. {0x0042,0xC0}, // LCD Display Start Address Register 0
  85. {0x0043,0x02}, // LCD Display Start Address Register 1
  86. {0x0044,0x00}, // LCD Display Start Address Register 2
  87. // 1024
  88. {0x0046,0x00}, // LCD Memory Address Offset Register 0
  89. {0x0047,0x02}, // LCD Memory Address Offset Register 1
  90. #else
  91. #error unsupported SWIVEL_VIEW mode
  92. #endif
  93. #else
  94. #error no platform configuration
  95. #endif /* CONFIG_PLAT_XXX */
  96. {0x0048,0x00}, // LCD Pixel Panning Register
  97. {0x004A,0x00}, // LCD Display FIFO High Threshold Control Register
  98. {0x004B,0x00}, // LCD Display FIFO Low Threshold Control Register
  99. {0x0050,0x4F}, // CRT/TV Horizontal Display Width Register
  100. {0x0052,0x13}, // CRT/TV Horizontal Non-Display Period Register
  101. {0x0053,0x01}, // CRT/TV HRTC Start Position Register
  102. {0x0054,0x0B}, // CRT/TV HRTC Pulse Width Register
  103. {0x0056,0xDF}, // CRT/TV Vertical Display Height Register 0
  104. {0x0057,0x01}, // CRT/TV Vertical Display Height Register 1
  105. {0x0058,0x2B}, // CRT/TV Vertical Non-Display Period Register
  106. {0x0059,0x09}, // CRT/TV VRTC Start Position Register
  107. {0x005A,0x01}, // CRT/TV VRTC Pulse Width Register
  108. {0x005B,0x10}, // TV Output Control Register
  109. {0x0062,0x00}, // CRT/TV Display Start Address Register 0
  110. {0x0063,0x00}, // CRT/TV Display Start Address Register 1
  111. {0x0064,0x00}, // CRT/TV Display Start Address Register 2
  112. {0x0068,0x00}, // CRT/TV Pixel Panning Register
  113. {0x006A,0x00}, // CRT/TV Display FIFO High Threshold Control Register
  114. {0x006B,0x00}, // CRT/TV Display FIFO Low Threshold Control Register
  115. {0x0070,0x00}, // LCD Ink/Cursor Control Register
  116. {0x0071,0x01}, // LCD Ink/Cursor Start Address Register
  117. {0x0072,0x00}, // LCD Cursor X Position Register 0
  118. {0x0073,0x00}, // LCD Cursor X Position Register 1
  119. {0x0074,0x00}, // LCD Cursor Y Position Register 0
  120. {0x0075,0x00}, // LCD Cursor Y Position Register 1
  121. {0x0076,0x00}, // LCD Ink/Cursor Blue Color 0 Register
  122. {0x0077,0x00}, // LCD Ink/Cursor Green Color 0 Register
  123. {0x0078,0x00}, // LCD Ink/Cursor Red Color 0 Register
  124. {0x007A,0x1F}, // LCD Ink/Cursor Blue Color 1 Register
  125. {0x007B,0x3F}, // LCD Ink/Cursor Green Color 1 Register
  126. {0x007C,0x1F}, // LCD Ink/Cursor Red Color 1 Register
  127. {0x007E,0x00}, // LCD Ink/Cursor FIFO Threshold Register
  128. {0x0080,0x00}, // CRT/TV Ink/Cursor Control Register
  129. {0x0081,0x01}, // CRT/TV Ink/Cursor Start Address Register
  130. {0x0082,0x00}, // CRT/TV Cursor X Position Register 0
  131. {0x0083,0x00}, // CRT/TV Cursor X Position Register 1
  132. {0x0084,0x00}, // CRT/TV Cursor Y Position Register 0
  133. {0x0085,0x00}, // CRT/TV Cursor Y Position Register 1
  134. {0x0086,0x00}, // CRT/TV Ink/Cursor Blue Color 0 Register
  135. {0x0087,0x00}, // CRT/TV Ink/Cursor Green Color 0 Register
  136. {0x0088,0x00}, // CRT/TV Ink/Cursor Red Color 0 Register
  137. {0x008A,0x1F}, // CRT/TV Ink/Cursor Blue Color 1 Register
  138. {0x008B,0x3F}, // CRT/TV Ink/Cursor Green Color 1 Register
  139. {0x008C,0x1F}, // CRT/TV Ink/Cursor Red Color 1 Register
  140. {0x008E,0x00}, // CRT/TV Ink/Cursor FIFO Threshold Register
  141. {0x0100,0x00}, // BitBlt Control Register 0
  142. {0x0101,0x00}, // BitBlt Control Register 1
  143. {0x0102,0x00}, // BitBlt ROP Code/Color Expansion Register
  144. {0x0103,0x00}, // BitBlt Operation Register
  145. {0x0104,0x00}, // BitBlt Source Start Address Register 0
  146. {0x0105,0x00}, // BitBlt Source Start Address Register 1
  147. {0x0106,0x00}, // BitBlt Source Start Address Register 2
  148. {0x0108,0x00}, // BitBlt Destination Start Address Register 0
  149. {0x0109,0x00}, // BitBlt Destination Start Address Register 1
  150. {0x010A,0x00}, // BitBlt Destination Start Address Register 2
  151. {0x010C,0x00}, // BitBlt Memory Address Offset Register 0
  152. {0x010D,0x00}, // BitBlt Memory Address Offset Register 1
  153. {0x0110,0x00}, // BitBlt Width Register 0
  154. {0x0111,0x00}, // BitBlt Width Register 1
  155. {0x0112,0x00}, // BitBlt Height Register 0
  156. {0x0113,0x00}, // BitBlt Height Register 1
  157. {0x0114,0x00}, // BitBlt Background Color Register 0
  158. {0x0115,0x00}, // BitBlt Background Color Register 1
  159. {0x0118,0x00}, // BitBlt Foreground Color Register 0
  160. {0x0119,0x00}, // BitBlt Foreground Color Register 1
  161. {0x01E0,0x00}, // Look-Up Table Mode Register
  162. {0x01E2,0x00}, // Look-Up Table Address Register
  163. {0x01F0,0x10}, // Power Save Configuration Register
  164. {0x01F1,0x00}, // Power Save Status Register
  165. {0x01F4,0x00}, // CPU-to-Memory Access Watchdog Timer Register
  166. #if (SWIVEL_VIEW == 0)
  167. {0x01FC,0x01}, // Display Mode Register(0x01:LCD, 0x02:CRT, 0x03:LCD&CRT)
  168. #elif (SWIVEL_VIEW == 1)
  169. {0x01FC,0x41}, // Display Mode Register(0x01:LCD, 0x02:CRT, 0x03:LCD&CRT)
  170. #else
  171. #error unsupported SWIVEL_VIEW mode
  172. #endif /* SWIVEL_VIEW */
  173. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI3)
  174. {0x0008,0x07}, // LCD panel Vdd & Vg on
  175. #endif
  176. {0x0040,0x05}, // LCD Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
  177. #if defined(CONFIG_PLAT_MAPPI)
  178. {0x0046,0x80}, // LCD Memory Address Offset Register 0
  179. {0x0047,0x02}, // LCD Memory Address Offset Register 1
  180. #elif defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI3)
  181. {0x0046,0xf0}, // LCD Memory Address Offset Register 0
  182. {0x0047,0x00}, // LCD Memory Address Offset Register 1
  183. #endif
  184. {0x0060,0x05}, // CRT/TV Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
  185. {0x0066,0x80}, // CRT/TV Memory Address Offset Register 0 // takeo
  186. {0x0067,0x02}, // CRT/TV Memory Address Offset Register 1
  187. };