setup.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Architecture-specific setup.
  4. *
  5. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. * Stephane Eranian <eranian@hpl.hp.com>
  8. * Copyright (C) 2000, 2004 Intel Corp
  9. * Rohit Seth <rohit.seth@intel.com>
  10. * Suresh Siddha <suresh.b.siddha@intel.com>
  11. * Gordon Jin <gordon.jin@intel.com>
  12. * Copyright (C) 1999 VA Linux Systems
  13. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  14. *
  15. * 12/26/04 S.Siddha, G.Jin, R.Seth
  16. * Add multi-threading and multi-core detection
  17. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  18. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  19. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  20. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  21. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  22. * 01/07/99 S.Eranian added the support for command line argument
  23. * 06/24/99 W.Drummond added boot_cpu_data.
  24. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/cpu.h>
  33. #include <linux/kernel.h>
  34. #include <linux/reboot.h>
  35. #include <linux/sched/mm.h>
  36. #include <linux/sched/clock.h>
  37. #include <linux/sched/task_stack.h>
  38. #include <linux/seq_file.h>
  39. #include <linux/string.h>
  40. #include <linux/threads.h>
  41. #include <linux/screen_info.h>
  42. #include <linux/dmi.h>
  43. #include <linux/serial.h>
  44. #include <linux/serial_core.h>
  45. #include <linux/efi.h>
  46. #include <linux/initrd.h>
  47. #include <linux/pm.h>
  48. #include <linux/cpufreq.h>
  49. #include <linux/kexec.h>
  50. #include <linux/crash_dump.h>
  51. #include <asm/machvec.h>
  52. #include <asm/mca.h>
  53. #include <asm/meminit.h>
  54. #include <asm/page.h>
  55. #include <asm/patch.h>
  56. #include <asm/pgtable.h>
  57. #include <asm/processor.h>
  58. #include <asm/sal.h>
  59. #include <asm/sections.h>
  60. #include <asm/setup.h>
  61. #include <asm/smp.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/unistd.h>
  64. #include <asm/hpsim.h>
  65. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  66. # error "struct cpuinfo_ia64 too big!"
  67. #endif
  68. #ifdef CONFIG_SMP
  69. unsigned long __per_cpu_offset[NR_CPUS];
  70. EXPORT_SYMBOL(__per_cpu_offset);
  71. #endif
  72. DEFINE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  73. EXPORT_SYMBOL(ia64_cpu_info);
  74. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  75. #ifdef CONFIG_SMP
  76. EXPORT_SYMBOL(local_per_cpu_offset);
  77. #endif
  78. unsigned long ia64_cycles_per_usec;
  79. struct ia64_boot_param *ia64_boot_param;
  80. struct screen_info screen_info;
  81. unsigned long vga_console_iobase;
  82. unsigned long vga_console_membase;
  83. static struct resource data_resource = {
  84. .name = "Kernel data",
  85. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  86. };
  87. static struct resource code_resource = {
  88. .name = "Kernel code",
  89. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  90. };
  91. static struct resource bss_resource = {
  92. .name = "Kernel bss",
  93. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  94. };
  95. unsigned long ia64_max_cacheline_size;
  96. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  97. EXPORT_SYMBOL(ia64_iobase);
  98. struct io_space io_space[MAX_IO_SPACES];
  99. EXPORT_SYMBOL(io_space);
  100. unsigned int num_io_spaces;
  101. /*
  102. * "flush_icache_range()" needs to know what processor dependent stride size to use
  103. * when it makes i-cache(s) coherent with d-caches.
  104. */
  105. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  106. unsigned long ia64_i_cache_stride_shift = ~0;
  107. /*
  108. * "clflush_cache_range()" needs to know what processor dependent stride size to
  109. * use when it flushes cache lines including both d-cache and i-cache.
  110. */
  111. /* Safest way to go: 32 bytes by 32 bytes */
  112. #define CACHE_STRIDE_SHIFT 5
  113. unsigned long ia64_cache_stride_shift = ~0;
  114. /*
  115. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  116. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  117. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  118. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  119. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  120. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  121. * page-size of 2^64.
  122. */
  123. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  124. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  125. /*
  126. * We use a special marker for the end of memory and it uses the extra (+1) slot
  127. */
  128. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  129. int num_rsvd_regions __initdata;
  130. /*
  131. * Filter incoming memory segments based on the primitive map created from the boot
  132. * parameters. Segments contained in the map are removed from the memory ranges. A
  133. * caller-specified function is called with the memory ranges that remain after filtering.
  134. * This routine does not assume the incoming segments are sorted.
  135. */
  136. int __init
  137. filter_rsvd_memory (u64 start, u64 end, void *arg)
  138. {
  139. u64 range_start, range_end, prev_start;
  140. void (*func)(unsigned long, unsigned long, int);
  141. int i;
  142. #if IGNORE_PFN0
  143. if (start == PAGE_OFFSET) {
  144. printk(KERN_WARNING "warning: skipping physical page 0\n");
  145. start += PAGE_SIZE;
  146. if (start >= end) return 0;
  147. }
  148. #endif
  149. /*
  150. * lowest possible address(walker uses virtual)
  151. */
  152. prev_start = PAGE_OFFSET;
  153. func = arg;
  154. for (i = 0; i < num_rsvd_regions; ++i) {
  155. range_start = max(start, prev_start);
  156. range_end = min(end, rsvd_region[i].start);
  157. if (range_start < range_end)
  158. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  159. /* nothing more available in this segment */
  160. if (range_end == end) return 0;
  161. prev_start = rsvd_region[i].end;
  162. }
  163. /* end of memory marker allows full processing inside loop body */
  164. return 0;
  165. }
  166. /*
  167. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  168. * are not filtered out.
  169. */
  170. int __init
  171. filter_memory(u64 start, u64 end, void *arg)
  172. {
  173. void (*func)(unsigned long, unsigned long, int);
  174. #if IGNORE_PFN0
  175. if (start == PAGE_OFFSET) {
  176. printk(KERN_WARNING "warning: skipping physical page 0\n");
  177. start += PAGE_SIZE;
  178. if (start >= end)
  179. return 0;
  180. }
  181. #endif
  182. func = arg;
  183. if (start < end)
  184. call_pernode_memory(__pa(start), end - start, func);
  185. return 0;
  186. }
  187. static void __init
  188. sort_regions (struct rsvd_region *rsvd_region, int max)
  189. {
  190. int j;
  191. /* simple bubble sorting */
  192. while (max--) {
  193. for (j = 0; j < max; ++j) {
  194. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  195. struct rsvd_region tmp;
  196. tmp = rsvd_region[j];
  197. rsvd_region[j] = rsvd_region[j + 1];
  198. rsvd_region[j + 1] = tmp;
  199. }
  200. }
  201. }
  202. }
  203. /* merge overlaps */
  204. static int __init
  205. merge_regions (struct rsvd_region *rsvd_region, int max)
  206. {
  207. int i;
  208. for (i = 1; i < max; ++i) {
  209. if (rsvd_region[i].start >= rsvd_region[i-1].end)
  210. continue;
  211. if (rsvd_region[i].end > rsvd_region[i-1].end)
  212. rsvd_region[i-1].end = rsvd_region[i].end;
  213. --max;
  214. memmove(&rsvd_region[i], &rsvd_region[i+1],
  215. (max - i) * sizeof(struct rsvd_region));
  216. }
  217. return max;
  218. }
  219. /*
  220. * Request address space for all standard resources
  221. */
  222. static int __init register_memory(void)
  223. {
  224. code_resource.start = ia64_tpa(_text);
  225. code_resource.end = ia64_tpa(_etext) - 1;
  226. data_resource.start = ia64_tpa(_etext);
  227. data_resource.end = ia64_tpa(_edata) - 1;
  228. bss_resource.start = ia64_tpa(__bss_start);
  229. bss_resource.end = ia64_tpa(_end) - 1;
  230. efi_initialize_iomem_resources(&code_resource, &data_resource,
  231. &bss_resource);
  232. return 0;
  233. }
  234. __initcall(register_memory);
  235. #ifdef CONFIG_KEXEC
  236. /*
  237. * This function checks if the reserved crashkernel is allowed on the specific
  238. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  239. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  240. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  241. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  242. *
  243. * So, the only machvec that really supports loading the kdump kernel
  244. * over 4 GB is "sn2".
  245. */
  246. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  247. {
  248. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  249. return 1;
  250. else
  251. return pbase < (1UL << 32);
  252. }
  253. static void __init setup_crashkernel(unsigned long total, int *n)
  254. {
  255. unsigned long long base = 0, size = 0;
  256. int ret;
  257. ret = parse_crashkernel(boot_command_line, total,
  258. &size, &base);
  259. if (ret == 0 && size > 0) {
  260. if (!base) {
  261. sort_regions(rsvd_region, *n);
  262. *n = merge_regions(rsvd_region, *n);
  263. base = kdump_find_rsvd_region(size,
  264. rsvd_region, *n);
  265. }
  266. if (!check_crashkernel_memory(base, size)) {
  267. pr_warning("crashkernel: There would be kdump memory "
  268. "at %ld GB but this is unusable because it "
  269. "must\nbe below 4 GB. Change the memory "
  270. "configuration of the machine.\n",
  271. (unsigned long)(base >> 30));
  272. return;
  273. }
  274. if (base != ~0UL) {
  275. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  276. "for crashkernel (System RAM: %ldMB)\n",
  277. (unsigned long)(size >> 20),
  278. (unsigned long)(base >> 20),
  279. (unsigned long)(total >> 20));
  280. rsvd_region[*n].start =
  281. (unsigned long)__va(base);
  282. rsvd_region[*n].end =
  283. (unsigned long)__va(base + size);
  284. (*n)++;
  285. crashk_res.start = base;
  286. crashk_res.end = base + size - 1;
  287. }
  288. }
  289. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  290. efi_memmap_res.end = efi_memmap_res.start +
  291. ia64_boot_param->efi_memmap_size;
  292. boot_param_res.start = __pa(ia64_boot_param);
  293. boot_param_res.end = boot_param_res.start +
  294. sizeof(*ia64_boot_param);
  295. }
  296. #else
  297. static inline void __init setup_crashkernel(unsigned long total, int *n)
  298. {}
  299. #endif
  300. /**
  301. * reserve_memory - setup reserved memory areas
  302. *
  303. * Setup the reserved memory areas set aside for the boot parameters,
  304. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  305. * see arch/ia64/include/asm/meminit.h if you need to define more.
  306. */
  307. void __init
  308. reserve_memory (void)
  309. {
  310. int n = 0;
  311. unsigned long total_memory;
  312. /*
  313. * none of the entries in this table overlap
  314. */
  315. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  316. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  317. n++;
  318. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  319. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  320. n++;
  321. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  322. rsvd_region[n].end = (rsvd_region[n].start
  323. + strlen(__va(ia64_boot_param->command_line)) + 1);
  324. n++;
  325. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  326. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  327. n++;
  328. #ifdef CONFIG_BLK_DEV_INITRD
  329. if (ia64_boot_param->initrd_start) {
  330. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  331. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  332. n++;
  333. }
  334. #endif
  335. #ifdef CONFIG_CRASH_DUMP
  336. if (reserve_elfcorehdr(&rsvd_region[n].start,
  337. &rsvd_region[n].end) == 0)
  338. n++;
  339. #endif
  340. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  341. n++;
  342. setup_crashkernel(total_memory, &n);
  343. /* end of memory marker */
  344. rsvd_region[n].start = ~0UL;
  345. rsvd_region[n].end = ~0UL;
  346. n++;
  347. num_rsvd_regions = n;
  348. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  349. sort_regions(rsvd_region, num_rsvd_regions);
  350. num_rsvd_regions = merge_regions(rsvd_region, num_rsvd_regions);
  351. }
  352. /**
  353. * find_initrd - get initrd parameters from the boot parameter structure
  354. *
  355. * Grab the initrd start and end from the boot parameter struct given us by
  356. * the boot loader.
  357. */
  358. void __init
  359. find_initrd (void)
  360. {
  361. #ifdef CONFIG_BLK_DEV_INITRD
  362. if (ia64_boot_param->initrd_start) {
  363. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  364. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  365. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%llu bytes)\n",
  366. initrd_start, ia64_boot_param->initrd_size);
  367. }
  368. #endif
  369. }
  370. static void __init
  371. io_port_init (void)
  372. {
  373. unsigned long phys_iobase;
  374. /*
  375. * Set `iobase' based on the EFI memory map or, failing that, the
  376. * value firmware left in ar.k0.
  377. *
  378. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  379. * the port's virtual address, so ia32_load_state() loads it with a
  380. * user virtual address. But in ia64 mode, glibc uses the
  381. * *physical* address in ar.k0 to mmap the appropriate area from
  382. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  383. * cases, user-mode can only use the legacy 0-64K I/O port space.
  384. *
  385. * ar.k0 is not involved in kernel I/O port accesses, which can use
  386. * any of the I/O port spaces and are done via MMIO using the
  387. * virtual mmio_base from the appropriate io_space[].
  388. */
  389. phys_iobase = efi_get_iobase();
  390. if (!phys_iobase) {
  391. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  392. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  393. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  394. }
  395. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  396. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  397. /* setup legacy IO port space */
  398. io_space[0].mmio_base = ia64_iobase;
  399. io_space[0].sparse = 1;
  400. num_io_spaces = 1;
  401. }
  402. /**
  403. * early_console_setup - setup debugging console
  404. *
  405. * Consoles started here require little enough setup that we can start using
  406. * them very early in the boot process, either right after the machine
  407. * vector initialization, or even before if the drivers can detect their hw.
  408. *
  409. * Returns non-zero if a console couldn't be setup.
  410. */
  411. static inline int __init
  412. early_console_setup (char *cmdline)
  413. {
  414. int earlycons = 0;
  415. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  416. {
  417. extern int sn_serial_console_early_setup(void);
  418. if (!sn_serial_console_early_setup())
  419. earlycons++;
  420. }
  421. #endif
  422. #ifdef CONFIG_EFI_PCDP
  423. if (!efi_setup_pcdp_console(cmdline))
  424. earlycons++;
  425. #endif
  426. if (!simcons_register())
  427. earlycons++;
  428. return (earlycons) ? 0 : -1;
  429. }
  430. static inline void
  431. mark_bsp_online (void)
  432. {
  433. #ifdef CONFIG_SMP
  434. /* If we register an early console, allow CPU 0 to printk */
  435. set_cpu_online(smp_processor_id(), true);
  436. #endif
  437. }
  438. static __initdata int nomca;
  439. static __init int setup_nomca(char *s)
  440. {
  441. nomca = 1;
  442. return 0;
  443. }
  444. early_param("nomca", setup_nomca);
  445. #ifdef CONFIG_CRASH_DUMP
  446. int __init reserve_elfcorehdr(u64 *start, u64 *end)
  447. {
  448. u64 length;
  449. /* We get the address using the kernel command line,
  450. * but the size is extracted from the EFI tables.
  451. * Both address and size are required for reservation
  452. * to work properly.
  453. */
  454. if (!is_vmcore_usable())
  455. return -EINVAL;
  456. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  457. vmcore_unusable();
  458. return -EINVAL;
  459. }
  460. *start = (unsigned long)__va(elfcorehdr_addr);
  461. *end = *start + length;
  462. return 0;
  463. }
  464. #endif /* CONFIG_PROC_VMCORE */
  465. void __init
  466. setup_arch (char **cmdline_p)
  467. {
  468. unw_init();
  469. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  470. *cmdline_p = __va(ia64_boot_param->command_line);
  471. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  472. efi_init();
  473. io_port_init();
  474. #ifdef CONFIG_IA64_GENERIC
  475. /* machvec needs to be parsed from the command line
  476. * before parse_early_param() is called to ensure
  477. * that ia64_mv is initialised before any command line
  478. * settings may cause console setup to occur
  479. */
  480. machvec_init_from_cmdline(*cmdline_p);
  481. #endif
  482. parse_early_param();
  483. if (early_console_setup(*cmdline_p) == 0)
  484. mark_bsp_online();
  485. #ifdef CONFIG_ACPI
  486. /* Initialize the ACPI boot-time table parser */
  487. acpi_table_init();
  488. early_acpi_boot_init();
  489. # ifdef CONFIG_ACPI_NUMA
  490. acpi_numa_init();
  491. acpi_numa_fixup();
  492. # ifdef CONFIG_ACPI_HOTPLUG_CPU
  493. prefill_possible_map();
  494. # endif
  495. per_cpu_scan_finalize((cpumask_weight(&early_cpu_possible_map) == 0 ?
  496. 32 : cpumask_weight(&early_cpu_possible_map)),
  497. additional_cpus > 0 ? additional_cpus : 0);
  498. # endif
  499. #endif /* CONFIG_APCI_BOOT */
  500. #ifdef CONFIG_SMP
  501. smp_build_cpu_map();
  502. #endif
  503. find_memory();
  504. /* process SAL system table: */
  505. ia64_sal_init(__va(efi.sal_systab));
  506. #ifdef CONFIG_ITANIUM
  507. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  508. #else
  509. {
  510. unsigned long num_phys_stacked;
  511. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  512. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  513. }
  514. #endif
  515. #ifdef CONFIG_SMP
  516. cpu_physical_id(0) = hard_smp_processor_id();
  517. #endif
  518. cpu_init(); /* initialize the bootstrap CPU */
  519. mmu_context_init(); /* initialize context_id bitmap */
  520. #ifdef CONFIG_VT
  521. if (!conswitchp) {
  522. # if defined(CONFIG_DUMMY_CONSOLE)
  523. conswitchp = &dummy_con;
  524. # endif
  525. # if defined(CONFIG_VGA_CONSOLE)
  526. /*
  527. * Non-legacy systems may route legacy VGA MMIO range to system
  528. * memory. vga_con probes the MMIO hole, so memory looks like
  529. * a VGA device to it. The EFI memory map can tell us if it's
  530. * memory so we can avoid this problem.
  531. */
  532. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  533. conswitchp = &vga_con;
  534. # endif
  535. }
  536. #endif
  537. /* enable IA-64 Machine Check Abort Handling unless disabled */
  538. if (!nomca)
  539. ia64_mca_init();
  540. platform_setup(cmdline_p);
  541. #ifndef CONFIG_IA64_HP_SIM
  542. check_sal_cache_flush();
  543. #endif
  544. paging_init();
  545. clear_sched_clock_stable();
  546. }
  547. /*
  548. * Display cpu info for all CPUs.
  549. */
  550. static int
  551. show_cpuinfo (struct seq_file *m, void *v)
  552. {
  553. #ifdef CONFIG_SMP
  554. # define lpj c->loops_per_jiffy
  555. # define cpunum c->cpu
  556. #else
  557. # define lpj loops_per_jiffy
  558. # define cpunum 0
  559. #endif
  560. static struct {
  561. unsigned long mask;
  562. const char *feature_name;
  563. } feature_bits[] = {
  564. { 1UL << 0, "branchlong" },
  565. { 1UL << 1, "spontaneous deferral"},
  566. { 1UL << 2, "16-byte atomic ops" }
  567. };
  568. char features[128], *cp, *sep;
  569. struct cpuinfo_ia64 *c = v;
  570. unsigned long mask;
  571. unsigned long proc_freq;
  572. int i, size;
  573. mask = c->features;
  574. /* build the feature string: */
  575. memcpy(features, "standard", 9);
  576. cp = features;
  577. size = sizeof(features);
  578. sep = "";
  579. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  580. if (mask & feature_bits[i].mask) {
  581. cp += snprintf(cp, size, "%s%s", sep,
  582. feature_bits[i].feature_name),
  583. sep = ", ";
  584. mask &= ~feature_bits[i].mask;
  585. size = sizeof(features) - (cp - features);
  586. }
  587. }
  588. if (mask && size > 1) {
  589. /* print unknown features as a hex value */
  590. snprintf(cp, size, "%s0x%lx", sep, mask);
  591. }
  592. proc_freq = cpufreq_quick_get(cpunum);
  593. if (!proc_freq)
  594. proc_freq = c->proc_freq / 1000;
  595. seq_printf(m,
  596. "processor : %d\n"
  597. "vendor : %s\n"
  598. "arch : IA-64\n"
  599. "family : %u\n"
  600. "model : %u\n"
  601. "model name : %s\n"
  602. "revision : %u\n"
  603. "archrev : %u\n"
  604. "features : %s\n"
  605. "cpu number : %lu\n"
  606. "cpu regs : %u\n"
  607. "cpu MHz : %lu.%03lu\n"
  608. "itc MHz : %lu.%06lu\n"
  609. "BogoMIPS : %lu.%02lu\n",
  610. cpunum, c->vendor, c->family, c->model,
  611. c->model_name, c->revision, c->archrev,
  612. features, c->ppn, c->number,
  613. proc_freq / 1000, proc_freq % 1000,
  614. c->itc_freq / 1000000, c->itc_freq % 1000000,
  615. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  616. #ifdef CONFIG_SMP
  617. seq_printf(m, "siblings : %u\n",
  618. cpumask_weight(&cpu_core_map[cpunum]));
  619. if (c->socket_id != -1)
  620. seq_printf(m, "physical id: %u\n", c->socket_id);
  621. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  622. seq_printf(m,
  623. "core id : %u\n"
  624. "thread id : %u\n",
  625. c->core_id, c->thread_id);
  626. #endif
  627. seq_printf(m,"\n");
  628. return 0;
  629. }
  630. static void *
  631. c_start (struct seq_file *m, loff_t *pos)
  632. {
  633. #ifdef CONFIG_SMP
  634. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  635. ++*pos;
  636. #endif
  637. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  638. }
  639. static void *
  640. c_next (struct seq_file *m, void *v, loff_t *pos)
  641. {
  642. ++*pos;
  643. return c_start(m, pos);
  644. }
  645. static void
  646. c_stop (struct seq_file *m, void *v)
  647. {
  648. }
  649. const struct seq_operations cpuinfo_op = {
  650. .start = c_start,
  651. .next = c_next,
  652. .stop = c_stop,
  653. .show = show_cpuinfo
  654. };
  655. #define MAX_BRANDS 8
  656. static char brandname[MAX_BRANDS][128];
  657. static char *
  658. get_model_name(__u8 family, __u8 model)
  659. {
  660. static int overflow;
  661. char brand[128];
  662. int i;
  663. memcpy(brand, "Unknown", 8);
  664. if (ia64_pal_get_brand_info(brand)) {
  665. if (family == 0x7)
  666. memcpy(brand, "Merced", 7);
  667. else if (family == 0x1f) switch (model) {
  668. case 0: memcpy(brand, "McKinley", 9); break;
  669. case 1: memcpy(brand, "Madison", 8); break;
  670. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  671. }
  672. }
  673. for (i = 0; i < MAX_BRANDS; i++)
  674. if (strcmp(brandname[i], brand) == 0)
  675. return brandname[i];
  676. for (i = 0; i < MAX_BRANDS; i++)
  677. if (brandname[i][0] == '\0')
  678. return strcpy(brandname[i], brand);
  679. if (overflow++ == 0)
  680. printk(KERN_ERR
  681. "%s: Table overflow. Some processor model information will be missing\n",
  682. __func__);
  683. return "Unknown";
  684. }
  685. static void
  686. identify_cpu (struct cpuinfo_ia64 *c)
  687. {
  688. union {
  689. unsigned long bits[5];
  690. struct {
  691. /* id 0 & 1: */
  692. char vendor[16];
  693. /* id 2 */
  694. u64 ppn; /* processor serial number */
  695. /* id 3: */
  696. unsigned number : 8;
  697. unsigned revision : 8;
  698. unsigned model : 8;
  699. unsigned family : 8;
  700. unsigned archrev : 8;
  701. unsigned reserved : 24;
  702. /* id 4: */
  703. u64 features;
  704. } field;
  705. } cpuid;
  706. pal_vm_info_1_u_t vm1;
  707. pal_vm_info_2_u_t vm2;
  708. pal_status_t status;
  709. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  710. int i;
  711. for (i = 0; i < 5; ++i)
  712. cpuid.bits[i] = ia64_get_cpuid(i);
  713. memcpy(c->vendor, cpuid.field.vendor, 16);
  714. #ifdef CONFIG_SMP
  715. c->cpu = smp_processor_id();
  716. /* below default values will be overwritten by identify_siblings()
  717. * for Multi-Threading/Multi-Core capable CPUs
  718. */
  719. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  720. c->socket_id = -1;
  721. identify_siblings(c);
  722. if (c->threads_per_core > smp_num_siblings)
  723. smp_num_siblings = c->threads_per_core;
  724. #endif
  725. c->ppn = cpuid.field.ppn;
  726. c->number = cpuid.field.number;
  727. c->revision = cpuid.field.revision;
  728. c->model = cpuid.field.model;
  729. c->family = cpuid.field.family;
  730. c->archrev = cpuid.field.archrev;
  731. c->features = cpuid.field.features;
  732. c->model_name = get_model_name(c->family, c->model);
  733. status = ia64_pal_vm_summary(&vm1, &vm2);
  734. if (status == PAL_STATUS_SUCCESS) {
  735. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  736. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  737. }
  738. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  739. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  740. }
  741. /*
  742. * Do the following calculations:
  743. *
  744. * 1. the max. cache line size.
  745. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  746. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  747. */
  748. static void
  749. get_cache_info(void)
  750. {
  751. unsigned long line_size, max = 1;
  752. unsigned long l, levels, unique_caches;
  753. pal_cache_config_info_t cci;
  754. long status;
  755. status = ia64_pal_cache_summary(&levels, &unique_caches);
  756. if (status != 0) {
  757. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  758. __func__, status);
  759. max = SMP_CACHE_BYTES;
  760. /* Safest setup for "flush_icache_range()" */
  761. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  762. /* Safest setup for "clflush_cache_range()" */
  763. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  764. goto out;
  765. }
  766. for (l = 0; l < levels; ++l) {
  767. /* cache_type (data_or_unified)=2 */
  768. status = ia64_pal_cache_config_info(l, 2, &cci);
  769. if (status != 0) {
  770. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  771. "(l=%lu, 2) failed (status=%ld)\n",
  772. __func__, l, status);
  773. max = SMP_CACHE_BYTES;
  774. /* The safest setup for "flush_icache_range()" */
  775. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  776. /* The safest setup for "clflush_cache_range()" */
  777. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  778. cci.pcci_unified = 1;
  779. } else {
  780. if (cci.pcci_stride < ia64_cache_stride_shift)
  781. ia64_cache_stride_shift = cci.pcci_stride;
  782. line_size = 1 << cci.pcci_line_size;
  783. if (line_size > max)
  784. max = line_size;
  785. }
  786. if (!cci.pcci_unified) {
  787. /* cache_type (instruction)=1*/
  788. status = ia64_pal_cache_config_info(l, 1, &cci);
  789. if (status != 0) {
  790. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  791. "(l=%lu, 1) failed (status=%ld)\n",
  792. __func__, l, status);
  793. /* The safest setup for flush_icache_range() */
  794. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  795. }
  796. }
  797. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  798. ia64_i_cache_stride_shift = cci.pcci_stride;
  799. }
  800. out:
  801. if (max > ia64_max_cacheline_size)
  802. ia64_max_cacheline_size = max;
  803. }
  804. /*
  805. * cpu_init() initializes state that is per-CPU. This function acts
  806. * as a 'CPU state barrier', nothing should get across.
  807. */
  808. void
  809. cpu_init (void)
  810. {
  811. extern void ia64_mmu_init(void *);
  812. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  813. unsigned long num_phys_stacked;
  814. pal_vm_info_2_u_t vmi;
  815. unsigned int max_ctx;
  816. struct cpuinfo_ia64 *cpu_info;
  817. void *cpu_data;
  818. cpu_data = per_cpu_init();
  819. #ifdef CONFIG_SMP
  820. /*
  821. * insert boot cpu into sibling and core mapes
  822. * (must be done after per_cpu area is setup)
  823. */
  824. if (smp_processor_id() == 0) {
  825. cpumask_set_cpu(0, &per_cpu(cpu_sibling_map, 0));
  826. cpumask_set_cpu(0, &cpu_core_map[0]);
  827. } else {
  828. /*
  829. * Set ar.k3 so that assembly code in MCA handler can compute
  830. * physical addresses of per cpu variables with a simple:
  831. * phys = ar.k3 + &per_cpu_var
  832. * and the alt-dtlb-miss handler can set per-cpu mapping into
  833. * the TLB when needed. head.S already did this for cpu0.
  834. */
  835. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  836. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  837. }
  838. #endif
  839. get_cache_info();
  840. /*
  841. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  842. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  843. * depends on the data returned by identify_cpu(). We break the dependency by
  844. * accessing cpu_data() through the canonical per-CPU address.
  845. */
  846. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(ia64_cpu_info) - __per_cpu_start);
  847. identify_cpu(cpu_info);
  848. #ifdef CONFIG_MCKINLEY
  849. {
  850. # define FEATURE_SET 16
  851. struct ia64_pal_retval iprv;
  852. if (cpu_info->family == 0x1f) {
  853. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  854. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  855. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  856. (iprv.v1 | 0x80), FEATURE_SET, 0);
  857. }
  858. }
  859. #endif
  860. /* Clear the stack memory reserved for pt_regs: */
  861. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  862. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  863. /*
  864. * Initialize the page-table base register to a global
  865. * directory with all zeroes. This ensure that we can handle
  866. * TLB-misses to user address-space even before we created the
  867. * first user address-space. This may happen, e.g., due to
  868. * aggressive use of lfetch.fault.
  869. */
  870. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  871. /*
  872. * Initialize default control register to defer speculative faults except
  873. * for those arising from TLB misses, which are not deferred. The
  874. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  875. * the kernel must have recovery code for all speculative accesses). Turn on
  876. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  877. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  878. * be fine).
  879. */
  880. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  881. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  882. mmgrab(&init_mm);
  883. current->active_mm = &init_mm;
  884. BUG_ON(current->mm);
  885. ia64_mmu_init(ia64_imva(cpu_data));
  886. ia64_mca_cpu_init(ia64_imva(cpu_data));
  887. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  888. ia64_set_itc(0);
  889. /* disable all local interrupt sources: */
  890. ia64_set_itv(1 << 16);
  891. ia64_set_lrr0(1 << 16);
  892. ia64_set_lrr1(1 << 16);
  893. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  894. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  895. /* clear TPR & XTP to enable all interrupt classes: */
  896. ia64_setreg(_IA64_REG_CR_TPR, 0);
  897. /* Clear any pending interrupts left by SAL/EFI */
  898. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  899. ia64_eoi();
  900. #ifdef CONFIG_SMP
  901. normal_xtp();
  902. #endif
  903. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  904. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  905. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  906. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  907. } else {
  908. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  909. max_ctx = (1U << 15) - 1; /* use architected minimum */
  910. }
  911. while (max_ctx < ia64_ctx.max_ctx) {
  912. unsigned int old = ia64_ctx.max_ctx;
  913. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  914. break;
  915. }
  916. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  917. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  918. "stacked regs\n");
  919. num_phys_stacked = 96;
  920. }
  921. /* size of physical stacked register partition plus 8 bytes: */
  922. if (num_phys_stacked > max_num_phys_stacked) {
  923. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  924. max_num_phys_stacked = num_phys_stacked;
  925. }
  926. platform_cpu_init();
  927. }
  928. void __init
  929. check_bugs (void)
  930. {
  931. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  932. (unsigned long) __end___mckinley_e9_bundles);
  933. }
  934. static int __init run_dmi_scan(void)
  935. {
  936. dmi_scan_machine();
  937. dmi_memdev_walk();
  938. dmi_set_dump_stack_arch_desc();
  939. return 0;
  940. }
  941. core_initcall(run_dmi_scan);