main.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/sched/mm.h>
  44. #include <linux/sched/task.h>
  45. #include <linux/delay.h>
  46. #include <rdma/ib_user_verbs.h>
  47. #include <rdma/ib_addr.h>
  48. #include <rdma/ib_cache.h>
  49. #include <linux/mlx5/port.h>
  50. #include <linux/mlx5/vport.h>
  51. #include <linux/list.h>
  52. #include <rdma/ib_smi.h>
  53. #include <rdma/ib_umem.h>
  54. #include <linux/in.h>
  55. #include <linux/etherdevice.h>
  56. #include <linux/mlx5/fs.h>
  57. #include <linux/mlx5/vport.h>
  58. #include "mlx5_ib.h"
  59. #include "cmd.h"
  60. #define DRIVER_NAME "mlx5_ib"
  61. #define DRIVER_VERSION "5.0-0"
  62. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  63. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  64. MODULE_LICENSE("Dual BSD/GPL");
  65. MODULE_VERSION(DRIVER_VERSION);
  66. static char mlx5_version[] =
  67. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  68. DRIVER_VERSION "\n";
  69. enum {
  70. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  71. };
  72. static enum rdma_link_layer
  73. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  74. {
  75. switch (port_type_cap) {
  76. case MLX5_CAP_PORT_TYPE_IB:
  77. return IB_LINK_LAYER_INFINIBAND;
  78. case MLX5_CAP_PORT_TYPE_ETH:
  79. return IB_LINK_LAYER_ETHERNET;
  80. default:
  81. return IB_LINK_LAYER_UNSPECIFIED;
  82. }
  83. }
  84. static enum rdma_link_layer
  85. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  86. {
  87. struct mlx5_ib_dev *dev = to_mdev(device);
  88. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  89. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  90. }
  91. static int mlx5_netdev_event(struct notifier_block *this,
  92. unsigned long event, void *ptr)
  93. {
  94. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  95. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  96. roce.nb);
  97. switch (event) {
  98. case NETDEV_REGISTER:
  99. case NETDEV_UNREGISTER:
  100. write_lock(&ibdev->roce.netdev_lock);
  101. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  102. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  103. NULL : ndev;
  104. write_unlock(&ibdev->roce.netdev_lock);
  105. break;
  106. case NETDEV_UP:
  107. case NETDEV_DOWN: {
  108. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  109. struct net_device *upper = NULL;
  110. if (lag_ndev) {
  111. upper = netdev_master_upper_dev_get(lag_ndev);
  112. dev_put(lag_ndev);
  113. }
  114. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  115. && ibdev->ib_active) {
  116. struct ib_event ibev = { };
  117. ibev.device = &ibdev->ib_dev;
  118. ibev.event = (event == NETDEV_UP) ?
  119. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  120. ibev.element.port_num = 1;
  121. ib_dispatch_event(&ibev);
  122. }
  123. break;
  124. }
  125. default:
  126. break;
  127. }
  128. return NOTIFY_DONE;
  129. }
  130. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  131. u8 port_num)
  132. {
  133. struct mlx5_ib_dev *ibdev = to_mdev(device);
  134. struct net_device *ndev;
  135. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  136. if (ndev)
  137. return ndev;
  138. /* Ensure ndev does not disappear before we invoke dev_hold()
  139. */
  140. read_lock(&ibdev->roce.netdev_lock);
  141. ndev = ibdev->roce.netdev;
  142. if (ndev)
  143. dev_hold(ndev);
  144. read_unlock(&ibdev->roce.netdev_lock);
  145. return ndev;
  146. }
  147. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  148. u8 *active_width)
  149. {
  150. switch (eth_proto_oper) {
  151. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  152. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  153. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  154. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  155. *active_width = IB_WIDTH_1X;
  156. *active_speed = IB_SPEED_SDR;
  157. break;
  158. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  159. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  160. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  161. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  162. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  163. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  164. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  165. *active_width = IB_WIDTH_1X;
  166. *active_speed = IB_SPEED_QDR;
  167. break;
  168. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  169. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  170. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  171. *active_width = IB_WIDTH_1X;
  172. *active_speed = IB_SPEED_EDR;
  173. break;
  174. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  175. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  176. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  177. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  178. *active_width = IB_WIDTH_4X;
  179. *active_speed = IB_SPEED_QDR;
  180. break;
  181. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  182. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  183. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  184. *active_width = IB_WIDTH_1X;
  185. *active_speed = IB_SPEED_HDR;
  186. break;
  187. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  188. *active_width = IB_WIDTH_4X;
  189. *active_speed = IB_SPEED_FDR;
  190. break;
  191. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  192. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  193. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  194. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  195. *active_width = IB_WIDTH_4X;
  196. *active_speed = IB_SPEED_EDR;
  197. break;
  198. default:
  199. return -EINVAL;
  200. }
  201. return 0;
  202. }
  203. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  204. struct ib_port_attr *props)
  205. {
  206. struct mlx5_ib_dev *dev = to_mdev(device);
  207. struct mlx5_core_dev *mdev = dev->mdev;
  208. struct net_device *ndev, *upper;
  209. enum ib_mtu ndev_ib_mtu;
  210. u16 qkey_viol_cntr;
  211. u32 eth_prot_oper;
  212. int err;
  213. /* Possible bad flows are checked before filling out props so in case
  214. * of an error it will still be zeroed out.
  215. */
  216. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num);
  217. if (err)
  218. return err;
  219. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  220. &props->active_width);
  221. props->port_cap_flags |= IB_PORT_CM_SUP;
  222. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  223. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  224. roce_address_table_size);
  225. props->max_mtu = IB_MTU_4096;
  226. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  227. props->pkey_tbl_len = 1;
  228. props->state = IB_PORT_DOWN;
  229. props->phys_state = 3;
  230. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  231. props->qkey_viol_cntr = qkey_viol_cntr;
  232. ndev = mlx5_ib_get_netdev(device, port_num);
  233. if (!ndev)
  234. return 0;
  235. if (mlx5_lag_is_active(dev->mdev)) {
  236. rcu_read_lock();
  237. upper = netdev_master_upper_dev_get_rcu(ndev);
  238. if (upper) {
  239. dev_put(ndev);
  240. ndev = upper;
  241. dev_hold(ndev);
  242. }
  243. rcu_read_unlock();
  244. }
  245. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  246. props->state = IB_PORT_ACTIVE;
  247. props->phys_state = 5;
  248. }
  249. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  250. dev_put(ndev);
  251. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  252. return 0;
  253. }
  254. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  255. unsigned int index, const union ib_gid *gid,
  256. const struct ib_gid_attr *attr)
  257. {
  258. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  259. u8 roce_version = 0;
  260. u8 roce_l3_type = 0;
  261. bool vlan = false;
  262. u8 mac[ETH_ALEN];
  263. u16 vlan_id = 0;
  264. if (gid) {
  265. gid_type = attr->gid_type;
  266. ether_addr_copy(mac, attr->ndev->dev_addr);
  267. if (is_vlan_dev(attr->ndev)) {
  268. vlan = true;
  269. vlan_id = vlan_dev_vlan_id(attr->ndev);
  270. }
  271. }
  272. switch (gid_type) {
  273. case IB_GID_TYPE_IB:
  274. roce_version = MLX5_ROCE_VERSION_1;
  275. break;
  276. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  277. roce_version = MLX5_ROCE_VERSION_2;
  278. if (ipv6_addr_v4mapped((void *)gid))
  279. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  280. else
  281. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  282. break;
  283. default:
  284. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  285. }
  286. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  287. roce_l3_type, gid->raw, mac, vlan,
  288. vlan_id);
  289. }
  290. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  291. unsigned int index, const union ib_gid *gid,
  292. const struct ib_gid_attr *attr,
  293. __always_unused void **context)
  294. {
  295. return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
  296. }
  297. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  298. unsigned int index, __always_unused void **context)
  299. {
  300. return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
  301. }
  302. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  303. int index)
  304. {
  305. struct ib_gid_attr attr;
  306. union ib_gid gid;
  307. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  308. return 0;
  309. if (!attr.ndev)
  310. return 0;
  311. dev_put(attr.ndev);
  312. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  313. return 0;
  314. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  315. }
  316. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  317. int index, enum ib_gid_type *gid_type)
  318. {
  319. struct ib_gid_attr attr;
  320. union ib_gid gid;
  321. int ret;
  322. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  323. if (ret)
  324. return ret;
  325. if (!attr.ndev)
  326. return -ENODEV;
  327. dev_put(attr.ndev);
  328. *gid_type = attr.gid_type;
  329. return 0;
  330. }
  331. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  332. {
  333. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  334. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  335. return 0;
  336. }
  337. enum {
  338. MLX5_VPORT_ACCESS_METHOD_MAD,
  339. MLX5_VPORT_ACCESS_METHOD_HCA,
  340. MLX5_VPORT_ACCESS_METHOD_NIC,
  341. };
  342. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  343. {
  344. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  345. return MLX5_VPORT_ACCESS_METHOD_MAD;
  346. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  347. IB_LINK_LAYER_ETHERNET)
  348. return MLX5_VPORT_ACCESS_METHOD_NIC;
  349. return MLX5_VPORT_ACCESS_METHOD_HCA;
  350. }
  351. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  352. struct ib_device_attr *props)
  353. {
  354. u8 tmp;
  355. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  356. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  357. u8 atomic_req_8B_endianness_mode =
  358. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  359. /* Check if HW supports 8 bytes standard atomic operations and capable
  360. * of host endianness respond
  361. */
  362. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  363. if (((atomic_operations & tmp) == tmp) &&
  364. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  365. (atomic_req_8B_endianness_mode)) {
  366. props->atomic_cap = IB_ATOMIC_HCA;
  367. } else {
  368. props->atomic_cap = IB_ATOMIC_NONE;
  369. }
  370. }
  371. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  372. __be64 *sys_image_guid)
  373. {
  374. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  375. struct mlx5_core_dev *mdev = dev->mdev;
  376. u64 tmp;
  377. int err;
  378. switch (mlx5_get_vport_access_method(ibdev)) {
  379. case MLX5_VPORT_ACCESS_METHOD_MAD:
  380. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  381. sys_image_guid);
  382. case MLX5_VPORT_ACCESS_METHOD_HCA:
  383. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  384. break;
  385. case MLX5_VPORT_ACCESS_METHOD_NIC:
  386. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  387. break;
  388. default:
  389. return -EINVAL;
  390. }
  391. if (!err)
  392. *sys_image_guid = cpu_to_be64(tmp);
  393. return err;
  394. }
  395. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  396. u16 *max_pkeys)
  397. {
  398. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  399. struct mlx5_core_dev *mdev = dev->mdev;
  400. switch (mlx5_get_vport_access_method(ibdev)) {
  401. case MLX5_VPORT_ACCESS_METHOD_MAD:
  402. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  403. case MLX5_VPORT_ACCESS_METHOD_HCA:
  404. case MLX5_VPORT_ACCESS_METHOD_NIC:
  405. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  406. pkey_table_size));
  407. return 0;
  408. default:
  409. return -EINVAL;
  410. }
  411. }
  412. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  413. u32 *vendor_id)
  414. {
  415. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  416. switch (mlx5_get_vport_access_method(ibdev)) {
  417. case MLX5_VPORT_ACCESS_METHOD_MAD:
  418. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  419. case MLX5_VPORT_ACCESS_METHOD_HCA:
  420. case MLX5_VPORT_ACCESS_METHOD_NIC:
  421. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  422. default:
  423. return -EINVAL;
  424. }
  425. }
  426. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  427. __be64 *node_guid)
  428. {
  429. u64 tmp;
  430. int err;
  431. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  432. case MLX5_VPORT_ACCESS_METHOD_MAD:
  433. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  434. case MLX5_VPORT_ACCESS_METHOD_HCA:
  435. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  436. break;
  437. case MLX5_VPORT_ACCESS_METHOD_NIC:
  438. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  439. break;
  440. default:
  441. return -EINVAL;
  442. }
  443. if (!err)
  444. *node_guid = cpu_to_be64(tmp);
  445. return err;
  446. }
  447. struct mlx5_reg_node_desc {
  448. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  449. };
  450. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  451. {
  452. struct mlx5_reg_node_desc in;
  453. if (mlx5_use_mad_ifc(dev))
  454. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  455. memset(&in, 0, sizeof(in));
  456. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  457. sizeof(struct mlx5_reg_node_desc),
  458. MLX5_REG_NODE_DESC, 0, 0);
  459. }
  460. static int mlx5_ib_query_device(struct ib_device *ibdev,
  461. struct ib_device_attr *props,
  462. struct ib_udata *uhw)
  463. {
  464. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  465. struct mlx5_core_dev *mdev = dev->mdev;
  466. int err = -ENOMEM;
  467. int max_sq_desc;
  468. int max_rq_sg;
  469. int max_sq_sg;
  470. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  471. struct mlx5_ib_query_device_resp resp = {};
  472. size_t resp_len;
  473. u64 max_tso;
  474. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  475. if (uhw->outlen && uhw->outlen < resp_len)
  476. return -EINVAL;
  477. else
  478. resp.response_length = resp_len;
  479. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  480. return -EINVAL;
  481. memset(props, 0, sizeof(*props));
  482. err = mlx5_query_system_image_guid(ibdev,
  483. &props->sys_image_guid);
  484. if (err)
  485. return err;
  486. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  487. if (err)
  488. return err;
  489. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  490. if (err)
  491. return err;
  492. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  493. (fw_rev_min(dev->mdev) << 16) |
  494. fw_rev_sub(dev->mdev);
  495. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  496. IB_DEVICE_PORT_ACTIVE_EVENT |
  497. IB_DEVICE_SYS_IMAGE_GUID |
  498. IB_DEVICE_RC_RNR_NAK_GEN;
  499. if (MLX5_CAP_GEN(mdev, pkv))
  500. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  501. if (MLX5_CAP_GEN(mdev, qkv))
  502. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  503. if (MLX5_CAP_GEN(mdev, apm))
  504. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  505. if (MLX5_CAP_GEN(mdev, xrc))
  506. props->device_cap_flags |= IB_DEVICE_XRC;
  507. if (MLX5_CAP_GEN(mdev, imaicl)) {
  508. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  509. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  510. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  511. /* We support 'Gappy' memory registration too */
  512. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  513. }
  514. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  515. if (MLX5_CAP_GEN(mdev, sho)) {
  516. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  517. /* At this stage no support for signature handover */
  518. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  519. IB_PROT_T10DIF_TYPE_2 |
  520. IB_PROT_T10DIF_TYPE_3;
  521. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  522. IB_GUARD_T10DIF_CSUM;
  523. }
  524. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  525. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  526. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  527. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  528. /* Legacy bit to support old userspace libraries */
  529. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  530. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  531. }
  532. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  533. props->raw_packet_caps |=
  534. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  535. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  536. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  537. if (max_tso) {
  538. resp.tso_caps.max_tso = 1 << max_tso;
  539. resp.tso_caps.supported_qpts |=
  540. 1 << IB_QPT_RAW_PACKET;
  541. resp.response_length += sizeof(resp.tso_caps);
  542. }
  543. }
  544. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  545. resp.rss_caps.rx_hash_function =
  546. MLX5_RX_HASH_FUNC_TOEPLITZ;
  547. resp.rss_caps.rx_hash_fields_mask =
  548. MLX5_RX_HASH_SRC_IPV4 |
  549. MLX5_RX_HASH_DST_IPV4 |
  550. MLX5_RX_HASH_SRC_IPV6 |
  551. MLX5_RX_HASH_DST_IPV6 |
  552. MLX5_RX_HASH_SRC_PORT_TCP |
  553. MLX5_RX_HASH_DST_PORT_TCP |
  554. MLX5_RX_HASH_SRC_PORT_UDP |
  555. MLX5_RX_HASH_DST_PORT_UDP;
  556. resp.response_length += sizeof(resp.rss_caps);
  557. }
  558. } else {
  559. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  560. resp.response_length += sizeof(resp.tso_caps);
  561. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  562. resp.response_length += sizeof(resp.rss_caps);
  563. }
  564. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  565. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  566. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  567. }
  568. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  569. MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  570. /* Legacy bit to support old userspace libraries */
  571. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  572. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  573. }
  574. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  575. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  576. props->vendor_part_id = mdev->pdev->device;
  577. props->hw_ver = mdev->pdev->revision;
  578. props->max_mr_size = ~0ull;
  579. props->page_size_cap = ~(min_page_size - 1);
  580. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  581. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  582. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  583. sizeof(struct mlx5_wqe_data_seg);
  584. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  585. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  586. sizeof(struct mlx5_wqe_raddr_seg)) /
  587. sizeof(struct mlx5_wqe_data_seg);
  588. props->max_sge = min(max_rq_sg, max_sq_sg);
  589. props->max_sge_rd = MLX5_MAX_SGE_RD;
  590. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  591. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  592. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  593. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  594. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  595. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  596. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  597. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  598. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  599. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  600. props->max_srq_sge = max_rq_sg - 1;
  601. props->max_fast_reg_page_list_len =
  602. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  603. get_atomic_caps(dev, props);
  604. props->masked_atomic_cap = IB_ATOMIC_NONE;
  605. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  606. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  607. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  608. props->max_mcast_grp;
  609. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  610. props->max_ah = INT_MAX;
  611. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  612. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  613. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  614. if (MLX5_CAP_GEN(mdev, pg))
  615. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  616. props->odp_caps = dev->odp_caps;
  617. #endif
  618. if (MLX5_CAP_GEN(mdev, cd))
  619. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  620. if (!mlx5_core_is_pf(mdev))
  621. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  622. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  623. IB_LINK_LAYER_ETHERNET) {
  624. props->rss_caps.max_rwq_indirection_tables =
  625. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  626. props->rss_caps.max_rwq_indirection_table_size =
  627. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  628. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  629. props->max_wq_type_rq =
  630. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  631. }
  632. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  633. resp.cqe_comp_caps.max_num =
  634. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  635. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  636. resp.cqe_comp_caps.supported_format =
  637. MLX5_IB_CQE_RES_FORMAT_HASH |
  638. MLX5_IB_CQE_RES_FORMAT_CSUM;
  639. resp.response_length += sizeof(resp.cqe_comp_caps);
  640. }
  641. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  642. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  643. MLX5_CAP_GEN(mdev, qos)) {
  644. resp.packet_pacing_caps.qp_rate_limit_max =
  645. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  646. resp.packet_pacing_caps.qp_rate_limit_min =
  647. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  648. resp.packet_pacing_caps.supported_qpts |=
  649. 1 << IB_QPT_RAW_PACKET;
  650. }
  651. resp.response_length += sizeof(resp.packet_pacing_caps);
  652. }
  653. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  654. uhw->outlen)) {
  655. resp.mlx5_ib_support_multi_pkt_send_wqes =
  656. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  657. resp.response_length +=
  658. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  659. }
  660. if (field_avail(typeof(resp), reserved, uhw->outlen))
  661. resp.response_length += sizeof(resp.reserved);
  662. if (uhw->outlen) {
  663. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  664. if (err)
  665. return err;
  666. }
  667. return 0;
  668. }
  669. enum mlx5_ib_width {
  670. MLX5_IB_WIDTH_1X = 1 << 0,
  671. MLX5_IB_WIDTH_2X = 1 << 1,
  672. MLX5_IB_WIDTH_4X = 1 << 2,
  673. MLX5_IB_WIDTH_8X = 1 << 3,
  674. MLX5_IB_WIDTH_12X = 1 << 4
  675. };
  676. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  677. u8 *ib_width)
  678. {
  679. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  680. int err = 0;
  681. if (active_width & MLX5_IB_WIDTH_1X) {
  682. *ib_width = IB_WIDTH_1X;
  683. } else if (active_width & MLX5_IB_WIDTH_2X) {
  684. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  685. (int)active_width);
  686. err = -EINVAL;
  687. } else if (active_width & MLX5_IB_WIDTH_4X) {
  688. *ib_width = IB_WIDTH_4X;
  689. } else if (active_width & MLX5_IB_WIDTH_8X) {
  690. *ib_width = IB_WIDTH_8X;
  691. } else if (active_width & MLX5_IB_WIDTH_12X) {
  692. *ib_width = IB_WIDTH_12X;
  693. } else {
  694. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  695. (int)active_width);
  696. err = -EINVAL;
  697. }
  698. return err;
  699. }
  700. static int mlx5_mtu_to_ib_mtu(int mtu)
  701. {
  702. switch (mtu) {
  703. case 256: return 1;
  704. case 512: return 2;
  705. case 1024: return 3;
  706. case 2048: return 4;
  707. case 4096: return 5;
  708. default:
  709. pr_warn("invalid mtu\n");
  710. return -1;
  711. }
  712. }
  713. enum ib_max_vl_num {
  714. __IB_MAX_VL_0 = 1,
  715. __IB_MAX_VL_0_1 = 2,
  716. __IB_MAX_VL_0_3 = 3,
  717. __IB_MAX_VL_0_7 = 4,
  718. __IB_MAX_VL_0_14 = 5,
  719. };
  720. enum mlx5_vl_hw_cap {
  721. MLX5_VL_HW_0 = 1,
  722. MLX5_VL_HW_0_1 = 2,
  723. MLX5_VL_HW_0_2 = 3,
  724. MLX5_VL_HW_0_3 = 4,
  725. MLX5_VL_HW_0_4 = 5,
  726. MLX5_VL_HW_0_5 = 6,
  727. MLX5_VL_HW_0_6 = 7,
  728. MLX5_VL_HW_0_7 = 8,
  729. MLX5_VL_HW_0_14 = 15
  730. };
  731. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  732. u8 *max_vl_num)
  733. {
  734. switch (vl_hw_cap) {
  735. case MLX5_VL_HW_0:
  736. *max_vl_num = __IB_MAX_VL_0;
  737. break;
  738. case MLX5_VL_HW_0_1:
  739. *max_vl_num = __IB_MAX_VL_0_1;
  740. break;
  741. case MLX5_VL_HW_0_3:
  742. *max_vl_num = __IB_MAX_VL_0_3;
  743. break;
  744. case MLX5_VL_HW_0_7:
  745. *max_vl_num = __IB_MAX_VL_0_7;
  746. break;
  747. case MLX5_VL_HW_0_14:
  748. *max_vl_num = __IB_MAX_VL_0_14;
  749. break;
  750. default:
  751. return -EINVAL;
  752. }
  753. return 0;
  754. }
  755. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  756. struct ib_port_attr *props)
  757. {
  758. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  759. struct mlx5_core_dev *mdev = dev->mdev;
  760. struct mlx5_hca_vport_context *rep;
  761. u16 max_mtu;
  762. u16 oper_mtu;
  763. int err;
  764. u8 ib_link_width_oper;
  765. u8 vl_hw_cap;
  766. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  767. if (!rep) {
  768. err = -ENOMEM;
  769. goto out;
  770. }
  771. /* props being zeroed by the caller, avoid zeroing it here */
  772. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  773. if (err)
  774. goto out;
  775. props->lid = rep->lid;
  776. props->lmc = rep->lmc;
  777. props->sm_lid = rep->sm_lid;
  778. props->sm_sl = rep->sm_sl;
  779. props->state = rep->vport_state;
  780. props->phys_state = rep->port_physical_state;
  781. props->port_cap_flags = rep->cap_mask1;
  782. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  783. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  784. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  785. props->bad_pkey_cntr = rep->pkey_violation_counter;
  786. props->qkey_viol_cntr = rep->qkey_violation_counter;
  787. props->subnet_timeout = rep->subnet_timeout;
  788. props->init_type_reply = rep->init_type_reply;
  789. props->grh_required = rep->grh_required;
  790. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  791. if (err)
  792. goto out;
  793. err = translate_active_width(ibdev, ib_link_width_oper,
  794. &props->active_width);
  795. if (err)
  796. goto out;
  797. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  798. if (err)
  799. goto out;
  800. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  801. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  802. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  803. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  804. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  805. if (err)
  806. goto out;
  807. err = translate_max_vl_num(ibdev, vl_hw_cap,
  808. &props->max_vl_num);
  809. out:
  810. kfree(rep);
  811. return err;
  812. }
  813. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  814. struct ib_port_attr *props)
  815. {
  816. unsigned int count;
  817. int ret;
  818. switch (mlx5_get_vport_access_method(ibdev)) {
  819. case MLX5_VPORT_ACCESS_METHOD_MAD:
  820. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  821. break;
  822. case MLX5_VPORT_ACCESS_METHOD_HCA:
  823. ret = mlx5_query_hca_port(ibdev, port, props);
  824. break;
  825. case MLX5_VPORT_ACCESS_METHOD_NIC:
  826. ret = mlx5_query_port_roce(ibdev, port, props);
  827. break;
  828. default:
  829. ret = -EINVAL;
  830. }
  831. if (!ret && props) {
  832. count = mlx5_core_reserved_gids_count(to_mdev(ibdev)->mdev);
  833. props->gid_tbl_len -= count;
  834. }
  835. return ret;
  836. }
  837. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  838. union ib_gid *gid)
  839. {
  840. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  841. struct mlx5_core_dev *mdev = dev->mdev;
  842. switch (mlx5_get_vport_access_method(ibdev)) {
  843. case MLX5_VPORT_ACCESS_METHOD_MAD:
  844. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  845. case MLX5_VPORT_ACCESS_METHOD_HCA:
  846. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  847. default:
  848. return -EINVAL;
  849. }
  850. }
  851. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  852. u16 *pkey)
  853. {
  854. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  855. struct mlx5_core_dev *mdev = dev->mdev;
  856. switch (mlx5_get_vport_access_method(ibdev)) {
  857. case MLX5_VPORT_ACCESS_METHOD_MAD:
  858. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  859. case MLX5_VPORT_ACCESS_METHOD_HCA:
  860. case MLX5_VPORT_ACCESS_METHOD_NIC:
  861. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  862. pkey);
  863. default:
  864. return -EINVAL;
  865. }
  866. }
  867. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  868. struct ib_device_modify *props)
  869. {
  870. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  871. struct mlx5_reg_node_desc in;
  872. struct mlx5_reg_node_desc out;
  873. int err;
  874. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  875. return -EOPNOTSUPP;
  876. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  877. return 0;
  878. /*
  879. * If possible, pass node desc to FW, so it can generate
  880. * a 144 trap. If cmd fails, just ignore.
  881. */
  882. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  883. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  884. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  885. if (err)
  886. return err;
  887. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  888. return err;
  889. }
  890. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  891. u32 value)
  892. {
  893. struct mlx5_hca_vport_context ctx = {};
  894. int err;
  895. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  896. port_num, 0, &ctx);
  897. if (err)
  898. return err;
  899. if (~ctx.cap_mask1_perm & mask) {
  900. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  901. mask, ctx.cap_mask1_perm);
  902. return -EINVAL;
  903. }
  904. ctx.cap_mask1 = value;
  905. ctx.cap_mask1_perm = mask;
  906. err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
  907. port_num, 0, &ctx);
  908. return err;
  909. }
  910. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  911. struct ib_port_modify *props)
  912. {
  913. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  914. struct ib_port_attr attr;
  915. u32 tmp;
  916. int err;
  917. u32 change_mask;
  918. u32 value;
  919. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  920. IB_LINK_LAYER_INFINIBAND);
  921. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  922. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  923. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  924. return set_port_caps_atomic(dev, port, change_mask, value);
  925. }
  926. mutex_lock(&dev->cap_mask_mutex);
  927. err = ib_query_port(ibdev, port, &attr);
  928. if (err)
  929. goto out;
  930. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  931. ~props->clr_port_cap_mask;
  932. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  933. out:
  934. mutex_unlock(&dev->cap_mask_mutex);
  935. return err;
  936. }
  937. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  938. {
  939. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  940. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  941. }
  942. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  943. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  944. u32 *num_sys_pages)
  945. {
  946. int uars_per_sys_page;
  947. int bfregs_per_sys_page;
  948. int ref_bfregs = req->total_num_bfregs;
  949. if (req->total_num_bfregs == 0)
  950. return -EINVAL;
  951. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  952. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  953. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  954. return -ENOMEM;
  955. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  956. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  957. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  958. *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  959. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  960. return -EINVAL;
  961. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, alloated %d, using %d sys pages\n",
  962. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  963. lib_uar_4k ? "yes" : "no", ref_bfregs,
  964. req->total_num_bfregs, *num_sys_pages);
  965. return 0;
  966. }
  967. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  968. {
  969. struct mlx5_bfreg_info *bfregi;
  970. int err;
  971. int i;
  972. bfregi = &context->bfregi;
  973. for (i = 0; i < bfregi->num_sys_pages; i++) {
  974. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  975. if (err)
  976. goto error;
  977. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  978. }
  979. return 0;
  980. error:
  981. for (--i; i >= 0; i--)
  982. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  983. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  984. return err;
  985. }
  986. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  987. {
  988. struct mlx5_bfreg_info *bfregi;
  989. int err;
  990. int i;
  991. bfregi = &context->bfregi;
  992. for (i = 0; i < bfregi->num_sys_pages; i++) {
  993. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  994. if (err) {
  995. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  996. return err;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1002. struct ib_udata *udata)
  1003. {
  1004. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1005. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1006. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1007. struct mlx5_ib_ucontext *context;
  1008. struct mlx5_bfreg_info *bfregi;
  1009. int ver;
  1010. int err;
  1011. size_t reqlen;
  1012. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1013. max_cqe_version);
  1014. bool lib_uar_4k;
  1015. if (!dev->ib_active)
  1016. return ERR_PTR(-EAGAIN);
  1017. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  1018. return ERR_PTR(-EINVAL);
  1019. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  1020. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1021. ver = 0;
  1022. else if (reqlen >= min_req_v2)
  1023. ver = 2;
  1024. else
  1025. return ERR_PTR(-EINVAL);
  1026. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  1027. if (err)
  1028. return ERR_PTR(err);
  1029. if (req.flags)
  1030. return ERR_PTR(-EINVAL);
  1031. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1032. return ERR_PTR(-EOPNOTSUPP);
  1033. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1034. MLX5_NON_FP_BFREGS_PER_UAR);
  1035. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1036. return ERR_PTR(-EINVAL);
  1037. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1038. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1039. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1040. resp.cache_line_size = cache_line_size();
  1041. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1042. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1043. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1044. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1045. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1046. resp.cqe_version = min_t(__u8,
  1047. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1048. req.max_cqe_version);
  1049. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1050. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1051. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1052. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1053. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1054. sizeof(resp.response_length), udata->outlen);
  1055. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1056. if (!context)
  1057. return ERR_PTR(-ENOMEM);
  1058. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1059. bfregi = &context->bfregi;
  1060. /* updates req->total_num_bfregs */
  1061. err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
  1062. if (err)
  1063. goto out_ctx;
  1064. mutex_init(&bfregi->lock);
  1065. bfregi->lib_uar_4k = lib_uar_4k;
  1066. bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
  1067. GFP_KERNEL);
  1068. if (!bfregi->count) {
  1069. err = -ENOMEM;
  1070. goto out_ctx;
  1071. }
  1072. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1073. sizeof(*bfregi->sys_pages),
  1074. GFP_KERNEL);
  1075. if (!bfregi->sys_pages) {
  1076. err = -ENOMEM;
  1077. goto out_count;
  1078. }
  1079. err = allocate_uars(dev, context);
  1080. if (err)
  1081. goto out_sys_pages;
  1082. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1083. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1084. #endif
  1085. context->upd_xlt_page = __get_free_page(GFP_KERNEL);
  1086. if (!context->upd_xlt_page) {
  1087. err = -ENOMEM;
  1088. goto out_uars;
  1089. }
  1090. mutex_init(&context->upd_xlt_page_mutex);
  1091. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1092. err = mlx5_core_alloc_transport_domain(dev->mdev,
  1093. &context->tdn);
  1094. if (err)
  1095. goto out_page;
  1096. }
  1097. INIT_LIST_HEAD(&context->vma_private_list);
  1098. INIT_LIST_HEAD(&context->db_page_list);
  1099. mutex_init(&context->db_page_mutex);
  1100. resp.tot_bfregs = req.total_num_bfregs;
  1101. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  1102. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1103. resp.response_length += sizeof(resp.cqe_version);
  1104. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1105. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1106. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1107. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1108. }
  1109. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1110. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1111. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1112. resp.eth_min_inline++;
  1113. }
  1114. resp.response_length += sizeof(resp.eth_min_inline);
  1115. }
  1116. /*
  1117. * We don't want to expose information from the PCI bar that is located
  1118. * after 4096 bytes, so if the arch only supports larger pages, let's
  1119. * pretend we don't support reading the HCA's core clock. This is also
  1120. * forced by mmap function.
  1121. */
  1122. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1123. if (PAGE_SIZE <= 4096) {
  1124. resp.comp_mask |=
  1125. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1126. resp.hca_core_clock_offset =
  1127. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1128. }
  1129. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  1130. sizeof(resp.reserved2);
  1131. }
  1132. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1133. resp.response_length += sizeof(resp.log_uar_size);
  1134. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1135. resp.response_length += sizeof(resp.num_uars_per_page);
  1136. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1137. if (err)
  1138. goto out_td;
  1139. bfregi->ver = ver;
  1140. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1141. context->cqe_version = resp.cqe_version;
  1142. context->lib_caps = req.lib_caps;
  1143. print_lib_caps(dev, context->lib_caps);
  1144. return &context->ibucontext;
  1145. out_td:
  1146. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1147. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1148. out_page:
  1149. free_page(context->upd_xlt_page);
  1150. out_uars:
  1151. deallocate_uars(dev, context);
  1152. out_sys_pages:
  1153. kfree(bfregi->sys_pages);
  1154. out_count:
  1155. kfree(bfregi->count);
  1156. out_ctx:
  1157. kfree(context);
  1158. return ERR_PTR(err);
  1159. }
  1160. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1161. {
  1162. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1163. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1164. struct mlx5_bfreg_info *bfregi;
  1165. bfregi = &context->bfregi;
  1166. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1167. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1168. free_page(context->upd_xlt_page);
  1169. deallocate_uars(dev, context);
  1170. kfree(bfregi->sys_pages);
  1171. kfree(bfregi->count);
  1172. kfree(context);
  1173. return 0;
  1174. }
  1175. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1176. struct mlx5_bfreg_info *bfregi,
  1177. int idx)
  1178. {
  1179. int fw_uars_per_page;
  1180. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1181. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
  1182. bfregi->sys_pages[idx] / fw_uars_per_page;
  1183. }
  1184. static int get_command(unsigned long offset)
  1185. {
  1186. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1187. }
  1188. static int get_arg(unsigned long offset)
  1189. {
  1190. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1191. }
  1192. static int get_index(unsigned long offset)
  1193. {
  1194. return get_arg(offset);
  1195. }
  1196. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1197. {
  1198. /* vma_open is called when a new VMA is created on top of our VMA. This
  1199. * is done through either mremap flow or split_vma (usually due to
  1200. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1201. * as this VMA is strongly hardware related. Therefore we set the
  1202. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1203. * calling us again and trying to do incorrect actions. We assume that
  1204. * the original VMA size is exactly a single page, and therefore all
  1205. * "splitting" operation will not happen to it.
  1206. */
  1207. area->vm_ops = NULL;
  1208. }
  1209. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1210. {
  1211. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1212. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1213. * file itself is closed, therefore no sync is needed with the regular
  1214. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1215. * However need a sync with accessing the vma as part of
  1216. * mlx5_ib_disassociate_ucontext.
  1217. * The close operation is usually called under mm->mmap_sem except when
  1218. * process is exiting.
  1219. * The exiting case is handled explicitly as part of
  1220. * mlx5_ib_disassociate_ucontext.
  1221. */
  1222. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1223. /* setting the vma context pointer to null in the mlx5_ib driver's
  1224. * private data, to protect a race condition in
  1225. * mlx5_ib_disassociate_ucontext().
  1226. */
  1227. mlx5_ib_vma_priv_data->vma = NULL;
  1228. list_del(&mlx5_ib_vma_priv_data->list);
  1229. kfree(mlx5_ib_vma_priv_data);
  1230. }
  1231. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1232. .open = mlx5_ib_vma_open,
  1233. .close = mlx5_ib_vma_close
  1234. };
  1235. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1236. struct mlx5_ib_ucontext *ctx)
  1237. {
  1238. struct mlx5_ib_vma_private_data *vma_prv;
  1239. struct list_head *vma_head = &ctx->vma_private_list;
  1240. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1241. if (!vma_prv)
  1242. return -ENOMEM;
  1243. vma_prv->vma = vma;
  1244. vma->vm_private_data = vma_prv;
  1245. vma->vm_ops = &mlx5_ib_vm_ops;
  1246. list_add(&vma_prv->list, vma_head);
  1247. return 0;
  1248. }
  1249. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1250. {
  1251. int ret;
  1252. struct vm_area_struct *vma;
  1253. struct mlx5_ib_vma_private_data *vma_private, *n;
  1254. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1255. struct task_struct *owning_process = NULL;
  1256. struct mm_struct *owning_mm = NULL;
  1257. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1258. if (!owning_process)
  1259. return;
  1260. owning_mm = get_task_mm(owning_process);
  1261. if (!owning_mm) {
  1262. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1263. while (1) {
  1264. put_task_struct(owning_process);
  1265. usleep_range(1000, 2000);
  1266. owning_process = get_pid_task(ibcontext->tgid,
  1267. PIDTYPE_PID);
  1268. if (!owning_process ||
  1269. owning_process->state == TASK_DEAD) {
  1270. pr_info("disassociate ucontext done, task was terminated\n");
  1271. /* in case task was dead need to release the
  1272. * task struct.
  1273. */
  1274. if (owning_process)
  1275. put_task_struct(owning_process);
  1276. return;
  1277. }
  1278. }
  1279. }
  1280. /* need to protect from a race on closing the vma as part of
  1281. * mlx5_ib_vma_close.
  1282. */
  1283. down_write(&owning_mm->mmap_sem);
  1284. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1285. list) {
  1286. vma = vma_private->vma;
  1287. ret = zap_vma_ptes(vma, vma->vm_start,
  1288. PAGE_SIZE);
  1289. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1290. /* context going to be destroyed, should
  1291. * not access ops any more.
  1292. */
  1293. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1294. vma->vm_ops = NULL;
  1295. list_del(&vma_private->list);
  1296. kfree(vma_private);
  1297. }
  1298. up_write(&owning_mm->mmap_sem);
  1299. mmput(owning_mm);
  1300. put_task_struct(owning_process);
  1301. }
  1302. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1303. {
  1304. switch (cmd) {
  1305. case MLX5_IB_MMAP_WC_PAGE:
  1306. return "WC";
  1307. case MLX5_IB_MMAP_REGULAR_PAGE:
  1308. return "best effort WC";
  1309. case MLX5_IB_MMAP_NC_PAGE:
  1310. return "NC";
  1311. default:
  1312. return NULL;
  1313. }
  1314. }
  1315. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1316. struct vm_area_struct *vma,
  1317. struct mlx5_ib_ucontext *context)
  1318. {
  1319. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1320. int err;
  1321. unsigned long idx;
  1322. phys_addr_t pfn, pa;
  1323. pgprot_t prot;
  1324. int uars_per_page;
  1325. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1326. return -EINVAL;
  1327. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1328. idx = get_index(vma->vm_pgoff);
  1329. if (idx % uars_per_page ||
  1330. idx * uars_per_page >= bfregi->num_sys_pages) {
  1331. mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
  1332. return -EINVAL;
  1333. }
  1334. switch (cmd) {
  1335. case MLX5_IB_MMAP_WC_PAGE:
  1336. /* Some architectures don't support WC memory */
  1337. #if defined(CONFIG_X86)
  1338. if (!pat_enabled())
  1339. return -EPERM;
  1340. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1341. return -EPERM;
  1342. #endif
  1343. /* fall through */
  1344. case MLX5_IB_MMAP_REGULAR_PAGE:
  1345. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1346. prot = pgprot_writecombine(vma->vm_page_prot);
  1347. break;
  1348. case MLX5_IB_MMAP_NC_PAGE:
  1349. prot = pgprot_noncached(vma->vm_page_prot);
  1350. break;
  1351. default:
  1352. return -EINVAL;
  1353. }
  1354. pfn = uar_index2pfn(dev, bfregi, idx);
  1355. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1356. vma->vm_page_prot = prot;
  1357. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1358. PAGE_SIZE, vma->vm_page_prot);
  1359. if (err) {
  1360. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1361. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1362. return -EAGAIN;
  1363. }
  1364. pa = pfn << PAGE_SHIFT;
  1365. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1366. vma->vm_start, &pa);
  1367. return mlx5_ib_set_vma_data(vma, context);
  1368. }
  1369. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1370. {
  1371. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1372. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1373. unsigned long command;
  1374. phys_addr_t pfn;
  1375. command = get_command(vma->vm_pgoff);
  1376. switch (command) {
  1377. case MLX5_IB_MMAP_WC_PAGE:
  1378. case MLX5_IB_MMAP_NC_PAGE:
  1379. case MLX5_IB_MMAP_REGULAR_PAGE:
  1380. return uar_mmap(dev, command, vma, context);
  1381. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1382. return -ENOSYS;
  1383. case MLX5_IB_MMAP_CORE_CLOCK:
  1384. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1385. return -EINVAL;
  1386. if (vma->vm_flags & VM_WRITE)
  1387. return -EPERM;
  1388. /* Don't expose to user-space information it shouldn't have */
  1389. if (PAGE_SIZE > 4096)
  1390. return -EOPNOTSUPP;
  1391. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1392. pfn = (dev->mdev->iseg_base +
  1393. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1394. PAGE_SHIFT;
  1395. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1396. PAGE_SIZE, vma->vm_page_prot))
  1397. return -EAGAIN;
  1398. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1399. vma->vm_start,
  1400. (unsigned long long)pfn << PAGE_SHIFT);
  1401. break;
  1402. default:
  1403. return -EINVAL;
  1404. }
  1405. return 0;
  1406. }
  1407. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1408. struct ib_ucontext *context,
  1409. struct ib_udata *udata)
  1410. {
  1411. struct mlx5_ib_alloc_pd_resp resp;
  1412. struct mlx5_ib_pd *pd;
  1413. int err;
  1414. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1415. if (!pd)
  1416. return ERR_PTR(-ENOMEM);
  1417. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1418. if (err) {
  1419. kfree(pd);
  1420. return ERR_PTR(err);
  1421. }
  1422. if (context) {
  1423. resp.pdn = pd->pdn;
  1424. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1425. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1426. kfree(pd);
  1427. return ERR_PTR(-EFAULT);
  1428. }
  1429. }
  1430. return &pd->ibpd;
  1431. }
  1432. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1433. {
  1434. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1435. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1436. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1437. kfree(mpd);
  1438. return 0;
  1439. }
  1440. enum {
  1441. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1442. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1443. MATCH_CRITERIA_ENABLE_INNER_BIT
  1444. };
  1445. #define HEADER_IS_ZERO(match_criteria, headers) \
  1446. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1447. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1448. static u8 get_match_criteria_enable(u32 *match_criteria)
  1449. {
  1450. u8 match_criteria_enable;
  1451. match_criteria_enable =
  1452. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1453. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1454. match_criteria_enable |=
  1455. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1456. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1457. match_criteria_enable |=
  1458. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1459. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1460. return match_criteria_enable;
  1461. }
  1462. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1463. {
  1464. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1465. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1466. }
  1467. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1468. bool inner)
  1469. {
  1470. if (inner) {
  1471. MLX5_SET(fte_match_set_misc,
  1472. misc_c, inner_ipv6_flow_label, mask);
  1473. MLX5_SET(fte_match_set_misc,
  1474. misc_v, inner_ipv6_flow_label, val);
  1475. } else {
  1476. MLX5_SET(fte_match_set_misc,
  1477. misc_c, outer_ipv6_flow_label, mask);
  1478. MLX5_SET(fte_match_set_misc,
  1479. misc_v, outer_ipv6_flow_label, val);
  1480. }
  1481. }
  1482. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1483. {
  1484. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1485. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1486. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1487. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1488. }
  1489. #define LAST_ETH_FIELD vlan_tag
  1490. #define LAST_IB_FIELD sl
  1491. #define LAST_IPV4_FIELD tos
  1492. #define LAST_IPV6_FIELD traffic_class
  1493. #define LAST_TCP_UDP_FIELD src_port
  1494. #define LAST_TUNNEL_FIELD tunnel_id
  1495. #define LAST_FLOW_TAG_FIELD tag_id
  1496. #define LAST_DROP_FIELD size
  1497. /* Field is the last supported field */
  1498. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1499. memchr_inv((void *)&filter.field +\
  1500. sizeof(filter.field), 0,\
  1501. sizeof(filter) -\
  1502. offsetof(typeof(filter), field) -\
  1503. sizeof(filter.field))
  1504. #define IPV4_VERSION 4
  1505. #define IPV6_VERSION 6
  1506. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  1507. u32 *match_v, const union ib_flow_spec *ib_spec,
  1508. u32 *tag_id, bool *is_drop)
  1509. {
  1510. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1511. misc_parameters);
  1512. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1513. misc_parameters);
  1514. void *headers_c;
  1515. void *headers_v;
  1516. int match_ipv;
  1517. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1518. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1519. inner_headers);
  1520. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1521. inner_headers);
  1522. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1523. ft_field_support.inner_ip_version);
  1524. } else {
  1525. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1526. outer_headers);
  1527. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1528. outer_headers);
  1529. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1530. ft_field_support.outer_ip_version);
  1531. }
  1532. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1533. case IB_FLOW_SPEC_ETH:
  1534. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1535. return -EOPNOTSUPP;
  1536. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1537. dmac_47_16),
  1538. ib_spec->eth.mask.dst_mac);
  1539. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1540. dmac_47_16),
  1541. ib_spec->eth.val.dst_mac);
  1542. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1543. smac_47_16),
  1544. ib_spec->eth.mask.src_mac);
  1545. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1546. smac_47_16),
  1547. ib_spec->eth.val.src_mac);
  1548. if (ib_spec->eth.mask.vlan_tag) {
  1549. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1550. cvlan_tag, 1);
  1551. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1552. cvlan_tag, 1);
  1553. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1554. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1555. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1556. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1557. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1558. first_cfi,
  1559. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1560. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1561. first_cfi,
  1562. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1563. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1564. first_prio,
  1565. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1566. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1567. first_prio,
  1568. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1569. }
  1570. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1571. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1572. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1573. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1574. break;
  1575. case IB_FLOW_SPEC_IPV4:
  1576. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1577. return -EOPNOTSUPP;
  1578. if (match_ipv) {
  1579. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1580. ip_version, 0xf);
  1581. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1582. ip_version, IPV4_VERSION);
  1583. } else {
  1584. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1585. ethertype, 0xffff);
  1586. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1587. ethertype, ETH_P_IP);
  1588. }
  1589. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1590. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1591. &ib_spec->ipv4.mask.src_ip,
  1592. sizeof(ib_spec->ipv4.mask.src_ip));
  1593. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1594. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1595. &ib_spec->ipv4.val.src_ip,
  1596. sizeof(ib_spec->ipv4.val.src_ip));
  1597. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1598. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1599. &ib_spec->ipv4.mask.dst_ip,
  1600. sizeof(ib_spec->ipv4.mask.dst_ip));
  1601. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1602. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1603. &ib_spec->ipv4.val.dst_ip,
  1604. sizeof(ib_spec->ipv4.val.dst_ip));
  1605. set_tos(headers_c, headers_v,
  1606. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1607. set_proto(headers_c, headers_v,
  1608. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1609. break;
  1610. case IB_FLOW_SPEC_IPV6:
  1611. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1612. return -EOPNOTSUPP;
  1613. if (match_ipv) {
  1614. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1615. ip_version, 0xf);
  1616. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1617. ip_version, IPV6_VERSION);
  1618. } else {
  1619. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1620. ethertype, 0xffff);
  1621. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1622. ethertype, ETH_P_IPV6);
  1623. }
  1624. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1625. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1626. &ib_spec->ipv6.mask.src_ip,
  1627. sizeof(ib_spec->ipv6.mask.src_ip));
  1628. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1629. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1630. &ib_spec->ipv6.val.src_ip,
  1631. sizeof(ib_spec->ipv6.val.src_ip));
  1632. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1633. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1634. &ib_spec->ipv6.mask.dst_ip,
  1635. sizeof(ib_spec->ipv6.mask.dst_ip));
  1636. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1637. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1638. &ib_spec->ipv6.val.dst_ip,
  1639. sizeof(ib_spec->ipv6.val.dst_ip));
  1640. set_tos(headers_c, headers_v,
  1641. ib_spec->ipv6.mask.traffic_class,
  1642. ib_spec->ipv6.val.traffic_class);
  1643. set_proto(headers_c, headers_v,
  1644. ib_spec->ipv6.mask.next_hdr,
  1645. ib_spec->ipv6.val.next_hdr);
  1646. set_flow_label(misc_params_c, misc_params_v,
  1647. ntohl(ib_spec->ipv6.mask.flow_label),
  1648. ntohl(ib_spec->ipv6.val.flow_label),
  1649. ib_spec->type & IB_FLOW_SPEC_INNER);
  1650. break;
  1651. case IB_FLOW_SPEC_TCP:
  1652. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1653. LAST_TCP_UDP_FIELD))
  1654. return -EOPNOTSUPP;
  1655. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1656. 0xff);
  1657. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1658. IPPROTO_TCP);
  1659. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1660. ntohs(ib_spec->tcp_udp.mask.src_port));
  1661. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1662. ntohs(ib_spec->tcp_udp.val.src_port));
  1663. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1664. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1665. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1666. ntohs(ib_spec->tcp_udp.val.dst_port));
  1667. break;
  1668. case IB_FLOW_SPEC_UDP:
  1669. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1670. LAST_TCP_UDP_FIELD))
  1671. return -EOPNOTSUPP;
  1672. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1673. 0xff);
  1674. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1675. IPPROTO_UDP);
  1676. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1677. ntohs(ib_spec->tcp_udp.mask.src_port));
  1678. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1679. ntohs(ib_spec->tcp_udp.val.src_port));
  1680. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1681. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1682. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1683. ntohs(ib_spec->tcp_udp.val.dst_port));
  1684. break;
  1685. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1686. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1687. LAST_TUNNEL_FIELD))
  1688. return -EOPNOTSUPP;
  1689. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1690. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1691. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1692. ntohl(ib_spec->tunnel.val.tunnel_id));
  1693. break;
  1694. case IB_FLOW_SPEC_ACTION_TAG:
  1695. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  1696. LAST_FLOW_TAG_FIELD))
  1697. return -EOPNOTSUPP;
  1698. if (ib_spec->flow_tag.tag_id >= BIT(24))
  1699. return -EINVAL;
  1700. *tag_id = ib_spec->flow_tag.tag_id;
  1701. break;
  1702. case IB_FLOW_SPEC_ACTION_DROP:
  1703. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  1704. LAST_DROP_FIELD))
  1705. return -EOPNOTSUPP;
  1706. *is_drop = true;
  1707. break;
  1708. default:
  1709. return -EINVAL;
  1710. }
  1711. return 0;
  1712. }
  1713. /* If a flow could catch both multicast and unicast packets,
  1714. * it won't fall into the multicast flow steering table and this rule
  1715. * could steal other multicast packets.
  1716. */
  1717. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1718. {
  1719. struct ib_flow_spec_eth *eth_spec;
  1720. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1721. ib_attr->size < sizeof(struct ib_flow_attr) +
  1722. sizeof(struct ib_flow_spec_eth) ||
  1723. ib_attr->num_of_specs < 1)
  1724. return false;
  1725. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1726. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1727. eth_spec->size != sizeof(*eth_spec))
  1728. return false;
  1729. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1730. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1731. }
  1732. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  1733. const struct ib_flow_attr *flow_attr,
  1734. bool check_inner)
  1735. {
  1736. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1737. int match_ipv = check_inner ?
  1738. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1739. ft_field_support.inner_ip_version) :
  1740. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  1741. ft_field_support.outer_ip_version);
  1742. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  1743. bool ipv4_spec_valid, ipv6_spec_valid;
  1744. unsigned int ip_spec_type = 0;
  1745. bool has_ethertype = false;
  1746. unsigned int spec_index;
  1747. bool mask_valid = true;
  1748. u16 eth_type = 0;
  1749. bool type_valid;
  1750. /* Validate that ethertype is correct */
  1751. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1752. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  1753. ib_spec->eth.mask.ether_type) {
  1754. mask_valid = (ib_spec->eth.mask.ether_type ==
  1755. htons(0xffff));
  1756. has_ethertype = true;
  1757. eth_type = ntohs(ib_spec->eth.val.ether_type);
  1758. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  1759. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  1760. ip_spec_type = ib_spec->type;
  1761. }
  1762. ib_spec = (void *)ib_spec + ib_spec->size;
  1763. }
  1764. type_valid = (!has_ethertype) || (!ip_spec_type);
  1765. if (!type_valid && mask_valid) {
  1766. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  1767. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  1768. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  1769. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  1770. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  1771. (((eth_type == ETH_P_MPLS_UC) ||
  1772. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  1773. }
  1774. return type_valid;
  1775. }
  1776. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  1777. const struct ib_flow_attr *flow_attr)
  1778. {
  1779. return is_valid_ethertype(mdev, flow_attr, false) &&
  1780. is_valid_ethertype(mdev, flow_attr, true);
  1781. }
  1782. static void put_flow_table(struct mlx5_ib_dev *dev,
  1783. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1784. {
  1785. prio->refcount -= !!ft_added;
  1786. if (!prio->refcount) {
  1787. mlx5_destroy_flow_table(prio->flow_table);
  1788. prio->flow_table = NULL;
  1789. }
  1790. }
  1791. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1792. {
  1793. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1794. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1795. struct mlx5_ib_flow_handler,
  1796. ibflow);
  1797. struct mlx5_ib_flow_handler *iter, *tmp;
  1798. mutex_lock(&dev->flow_db.lock);
  1799. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1800. mlx5_del_flow_rules(iter->rule);
  1801. put_flow_table(dev, iter->prio, true);
  1802. list_del(&iter->list);
  1803. kfree(iter);
  1804. }
  1805. mlx5_del_flow_rules(handler->rule);
  1806. put_flow_table(dev, handler->prio, true);
  1807. mutex_unlock(&dev->flow_db.lock);
  1808. kfree(handler);
  1809. return 0;
  1810. }
  1811. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1812. {
  1813. priority *= 2;
  1814. if (!dont_trap)
  1815. priority++;
  1816. return priority;
  1817. }
  1818. enum flow_table_type {
  1819. MLX5_IB_FT_RX,
  1820. MLX5_IB_FT_TX
  1821. };
  1822. #define MLX5_FS_MAX_TYPES 6
  1823. #define MLX5_FS_MAX_ENTRIES BIT(16)
  1824. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1825. struct ib_flow_attr *flow_attr,
  1826. enum flow_table_type ft_type)
  1827. {
  1828. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1829. struct mlx5_flow_namespace *ns = NULL;
  1830. struct mlx5_ib_flow_prio *prio;
  1831. struct mlx5_flow_table *ft;
  1832. int max_table_size;
  1833. int num_entries;
  1834. int num_groups;
  1835. int priority;
  1836. int err = 0;
  1837. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  1838. log_max_ft_size));
  1839. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1840. if (flow_is_multicast_only(flow_attr) &&
  1841. !dont_trap)
  1842. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1843. else
  1844. priority = ib_prio_to_core_prio(flow_attr->priority,
  1845. dont_trap);
  1846. ns = mlx5_get_flow_namespace(dev->mdev,
  1847. MLX5_FLOW_NAMESPACE_BYPASS);
  1848. num_entries = MLX5_FS_MAX_ENTRIES;
  1849. num_groups = MLX5_FS_MAX_TYPES;
  1850. prio = &dev->flow_db.prios[priority];
  1851. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1852. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1853. ns = mlx5_get_flow_namespace(dev->mdev,
  1854. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1855. build_leftovers_ft_param(&priority,
  1856. &num_entries,
  1857. &num_groups);
  1858. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1859. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1860. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1861. allow_sniffer_and_nic_rx_shared_tir))
  1862. return ERR_PTR(-ENOTSUPP);
  1863. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1864. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1865. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1866. prio = &dev->flow_db.sniffer[ft_type];
  1867. priority = 0;
  1868. num_entries = 1;
  1869. num_groups = 1;
  1870. }
  1871. if (!ns)
  1872. return ERR_PTR(-ENOTSUPP);
  1873. if (num_entries > max_table_size)
  1874. return ERR_PTR(-ENOMEM);
  1875. ft = prio->flow_table;
  1876. if (!ft) {
  1877. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1878. num_entries,
  1879. num_groups,
  1880. 0, 0);
  1881. if (!IS_ERR(ft)) {
  1882. prio->refcount = 0;
  1883. prio->flow_table = ft;
  1884. } else {
  1885. err = PTR_ERR(ft);
  1886. }
  1887. }
  1888. return err ? ERR_PTR(err) : prio;
  1889. }
  1890. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1891. struct mlx5_ib_flow_prio *ft_prio,
  1892. const struct ib_flow_attr *flow_attr,
  1893. struct mlx5_flow_destination *dst)
  1894. {
  1895. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1896. struct mlx5_ib_flow_handler *handler;
  1897. struct mlx5_flow_act flow_act = {0};
  1898. struct mlx5_flow_spec *spec;
  1899. struct mlx5_flow_destination *rule_dst = dst;
  1900. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1901. unsigned int spec_index;
  1902. u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1903. bool is_drop = false;
  1904. int err = 0;
  1905. int dest_num = 1;
  1906. if (!is_valid_attr(dev->mdev, flow_attr))
  1907. return ERR_PTR(-EINVAL);
  1908. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  1909. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1910. if (!handler || !spec) {
  1911. err = -ENOMEM;
  1912. goto free;
  1913. }
  1914. INIT_LIST_HEAD(&handler->list);
  1915. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1916. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  1917. spec->match_value,
  1918. ib_flow, &flow_tag, &is_drop);
  1919. if (err < 0)
  1920. goto free;
  1921. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1922. }
  1923. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1924. if (is_drop) {
  1925. flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
  1926. rule_dst = NULL;
  1927. dest_num = 0;
  1928. } else {
  1929. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1930. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1931. }
  1932. if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
  1933. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1934. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  1935. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  1936. flow_tag, flow_attr->type);
  1937. err = -EINVAL;
  1938. goto free;
  1939. }
  1940. flow_act.flow_tag = flow_tag;
  1941. handler->rule = mlx5_add_flow_rules(ft, spec,
  1942. &flow_act,
  1943. rule_dst, dest_num);
  1944. if (IS_ERR(handler->rule)) {
  1945. err = PTR_ERR(handler->rule);
  1946. goto free;
  1947. }
  1948. ft_prio->refcount++;
  1949. handler->prio = ft_prio;
  1950. ft_prio->flow_table = ft;
  1951. free:
  1952. if (err)
  1953. kfree(handler);
  1954. kvfree(spec);
  1955. return err ? ERR_PTR(err) : handler;
  1956. }
  1957. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1958. struct mlx5_ib_flow_prio *ft_prio,
  1959. struct ib_flow_attr *flow_attr,
  1960. struct mlx5_flow_destination *dst)
  1961. {
  1962. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1963. struct mlx5_ib_flow_handler *handler = NULL;
  1964. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1965. if (!IS_ERR(handler)) {
  1966. handler_dst = create_flow_rule(dev, ft_prio,
  1967. flow_attr, dst);
  1968. if (IS_ERR(handler_dst)) {
  1969. mlx5_del_flow_rules(handler->rule);
  1970. ft_prio->refcount--;
  1971. kfree(handler);
  1972. handler = handler_dst;
  1973. } else {
  1974. list_add(&handler_dst->list, &handler->list);
  1975. }
  1976. }
  1977. return handler;
  1978. }
  1979. enum {
  1980. LEFTOVERS_MC,
  1981. LEFTOVERS_UC,
  1982. };
  1983. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1984. struct mlx5_ib_flow_prio *ft_prio,
  1985. struct ib_flow_attr *flow_attr,
  1986. struct mlx5_flow_destination *dst)
  1987. {
  1988. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1989. struct mlx5_ib_flow_handler *handler = NULL;
  1990. static struct {
  1991. struct ib_flow_attr flow_attr;
  1992. struct ib_flow_spec_eth eth_flow;
  1993. } leftovers_specs[] = {
  1994. [LEFTOVERS_MC] = {
  1995. .flow_attr = {
  1996. .num_of_specs = 1,
  1997. .size = sizeof(leftovers_specs[0])
  1998. },
  1999. .eth_flow = {
  2000. .type = IB_FLOW_SPEC_ETH,
  2001. .size = sizeof(struct ib_flow_spec_eth),
  2002. .mask = {.dst_mac = {0x1} },
  2003. .val = {.dst_mac = {0x1} }
  2004. }
  2005. },
  2006. [LEFTOVERS_UC] = {
  2007. .flow_attr = {
  2008. .num_of_specs = 1,
  2009. .size = sizeof(leftovers_specs[0])
  2010. },
  2011. .eth_flow = {
  2012. .type = IB_FLOW_SPEC_ETH,
  2013. .size = sizeof(struct ib_flow_spec_eth),
  2014. .mask = {.dst_mac = {0x1} },
  2015. .val = {.dst_mac = {} }
  2016. }
  2017. }
  2018. };
  2019. handler = create_flow_rule(dev, ft_prio,
  2020. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2021. dst);
  2022. if (!IS_ERR(handler) &&
  2023. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2024. handler_ucast = create_flow_rule(dev, ft_prio,
  2025. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2026. dst);
  2027. if (IS_ERR(handler_ucast)) {
  2028. mlx5_del_flow_rules(handler->rule);
  2029. ft_prio->refcount--;
  2030. kfree(handler);
  2031. handler = handler_ucast;
  2032. } else {
  2033. list_add(&handler_ucast->list, &handler->list);
  2034. }
  2035. }
  2036. return handler;
  2037. }
  2038. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2039. struct mlx5_ib_flow_prio *ft_rx,
  2040. struct mlx5_ib_flow_prio *ft_tx,
  2041. struct mlx5_flow_destination *dst)
  2042. {
  2043. struct mlx5_ib_flow_handler *handler_rx;
  2044. struct mlx5_ib_flow_handler *handler_tx;
  2045. int err;
  2046. static const struct ib_flow_attr flow_attr = {
  2047. .num_of_specs = 0,
  2048. .size = sizeof(flow_attr)
  2049. };
  2050. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2051. if (IS_ERR(handler_rx)) {
  2052. err = PTR_ERR(handler_rx);
  2053. goto err;
  2054. }
  2055. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2056. if (IS_ERR(handler_tx)) {
  2057. err = PTR_ERR(handler_tx);
  2058. goto err_tx;
  2059. }
  2060. list_add(&handler_tx->list, &handler_rx->list);
  2061. return handler_rx;
  2062. err_tx:
  2063. mlx5_del_flow_rules(handler_rx->rule);
  2064. ft_rx->refcount--;
  2065. kfree(handler_rx);
  2066. err:
  2067. return ERR_PTR(err);
  2068. }
  2069. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2070. struct ib_flow_attr *flow_attr,
  2071. int domain)
  2072. {
  2073. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2074. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2075. struct mlx5_ib_flow_handler *handler = NULL;
  2076. struct mlx5_flow_destination *dst = NULL;
  2077. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2078. struct mlx5_ib_flow_prio *ft_prio;
  2079. int err;
  2080. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2081. return ERR_PTR(-ENOMEM);
  2082. if (domain != IB_FLOW_DOMAIN_USER ||
  2083. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  2084. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  2085. return ERR_PTR(-EINVAL);
  2086. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2087. if (!dst)
  2088. return ERR_PTR(-ENOMEM);
  2089. mutex_lock(&dev->flow_db.lock);
  2090. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  2091. if (IS_ERR(ft_prio)) {
  2092. err = PTR_ERR(ft_prio);
  2093. goto unlock;
  2094. }
  2095. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2096. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2097. if (IS_ERR(ft_prio_tx)) {
  2098. err = PTR_ERR(ft_prio_tx);
  2099. ft_prio_tx = NULL;
  2100. goto destroy_ft;
  2101. }
  2102. }
  2103. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2104. if (mqp->flags & MLX5_IB_QP_RSS)
  2105. dst->tir_num = mqp->rss_qp.tirn;
  2106. else
  2107. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2108. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2109. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2110. handler = create_dont_trap_rule(dev, ft_prio,
  2111. flow_attr, dst);
  2112. } else {
  2113. handler = create_flow_rule(dev, ft_prio, flow_attr,
  2114. dst);
  2115. }
  2116. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2117. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2118. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2119. dst);
  2120. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2121. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2122. } else {
  2123. err = -EINVAL;
  2124. goto destroy_ft;
  2125. }
  2126. if (IS_ERR(handler)) {
  2127. err = PTR_ERR(handler);
  2128. handler = NULL;
  2129. goto destroy_ft;
  2130. }
  2131. mutex_unlock(&dev->flow_db.lock);
  2132. kfree(dst);
  2133. return &handler->ibflow;
  2134. destroy_ft:
  2135. put_flow_table(dev, ft_prio, false);
  2136. if (ft_prio_tx)
  2137. put_flow_table(dev, ft_prio_tx, false);
  2138. unlock:
  2139. mutex_unlock(&dev->flow_db.lock);
  2140. kfree(dst);
  2141. kfree(handler);
  2142. return ERR_PTR(err);
  2143. }
  2144. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2145. {
  2146. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2147. int err;
  2148. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2149. if (err)
  2150. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2151. ibqp->qp_num, gid->raw);
  2152. return err;
  2153. }
  2154. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2155. {
  2156. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2157. int err;
  2158. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2159. if (err)
  2160. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2161. ibqp->qp_num, gid->raw);
  2162. return err;
  2163. }
  2164. static int init_node_data(struct mlx5_ib_dev *dev)
  2165. {
  2166. int err;
  2167. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2168. if (err)
  2169. return err;
  2170. dev->mdev->rev_id = dev->mdev->pdev->revision;
  2171. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  2172. }
  2173. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  2174. char *buf)
  2175. {
  2176. struct mlx5_ib_dev *dev =
  2177. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2178. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  2179. }
  2180. static ssize_t show_reg_pages(struct device *device,
  2181. struct device_attribute *attr, char *buf)
  2182. {
  2183. struct mlx5_ib_dev *dev =
  2184. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2185. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  2186. }
  2187. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  2188. char *buf)
  2189. {
  2190. struct mlx5_ib_dev *dev =
  2191. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2192. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  2193. }
  2194. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  2195. char *buf)
  2196. {
  2197. struct mlx5_ib_dev *dev =
  2198. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2199. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  2200. }
  2201. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  2202. char *buf)
  2203. {
  2204. struct mlx5_ib_dev *dev =
  2205. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  2206. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  2207. dev->mdev->board_id);
  2208. }
  2209. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  2210. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  2211. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  2212. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  2213. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  2214. static struct device_attribute *mlx5_class_attributes[] = {
  2215. &dev_attr_hw_rev,
  2216. &dev_attr_hca_type,
  2217. &dev_attr_board_id,
  2218. &dev_attr_fw_pages,
  2219. &dev_attr_reg_pages,
  2220. };
  2221. static void pkey_change_handler(struct work_struct *work)
  2222. {
  2223. struct mlx5_ib_port_resources *ports =
  2224. container_of(work, struct mlx5_ib_port_resources,
  2225. pkey_change_work);
  2226. mutex_lock(&ports->devr->mutex);
  2227. mlx5_ib_gsi_pkey_change(ports->gsi);
  2228. mutex_unlock(&ports->devr->mutex);
  2229. }
  2230. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  2231. {
  2232. struct mlx5_ib_qp *mqp;
  2233. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  2234. struct mlx5_core_cq *mcq;
  2235. struct list_head cq_armed_list;
  2236. unsigned long flags_qp;
  2237. unsigned long flags_cq;
  2238. unsigned long flags;
  2239. INIT_LIST_HEAD(&cq_armed_list);
  2240. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  2241. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  2242. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  2243. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  2244. if (mqp->sq.tail != mqp->sq.head) {
  2245. send_mcq = to_mcq(mqp->ibqp.send_cq);
  2246. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  2247. if (send_mcq->mcq.comp &&
  2248. mqp->ibqp.send_cq->comp_handler) {
  2249. if (!send_mcq->mcq.reset_notify_added) {
  2250. send_mcq->mcq.reset_notify_added = 1;
  2251. list_add_tail(&send_mcq->mcq.reset_notify,
  2252. &cq_armed_list);
  2253. }
  2254. }
  2255. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  2256. }
  2257. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  2258. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  2259. /* no handling is needed for SRQ */
  2260. if (!mqp->ibqp.srq) {
  2261. if (mqp->rq.tail != mqp->rq.head) {
  2262. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  2263. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  2264. if (recv_mcq->mcq.comp &&
  2265. mqp->ibqp.recv_cq->comp_handler) {
  2266. if (!recv_mcq->mcq.reset_notify_added) {
  2267. recv_mcq->mcq.reset_notify_added = 1;
  2268. list_add_tail(&recv_mcq->mcq.reset_notify,
  2269. &cq_armed_list);
  2270. }
  2271. }
  2272. spin_unlock_irqrestore(&recv_mcq->lock,
  2273. flags_cq);
  2274. }
  2275. }
  2276. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2277. }
  2278. /*At that point all inflight post send were put to be executed as of we
  2279. * lock/unlock above locks Now need to arm all involved CQs.
  2280. */
  2281. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2282. mcq->comp(mcq);
  2283. }
  2284. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2285. }
  2286. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2287. enum mlx5_dev_event event, unsigned long param)
  2288. {
  2289. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2290. struct ib_event ibev;
  2291. bool fatal = false;
  2292. u8 port = 0;
  2293. switch (event) {
  2294. case MLX5_DEV_EVENT_SYS_ERROR:
  2295. ibev.event = IB_EVENT_DEVICE_FATAL;
  2296. mlx5_ib_handle_internal_error(ibdev);
  2297. fatal = true;
  2298. break;
  2299. case MLX5_DEV_EVENT_PORT_UP:
  2300. case MLX5_DEV_EVENT_PORT_DOWN:
  2301. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2302. port = (u8)param;
  2303. /* In RoCE, port up/down events are handled in
  2304. * mlx5_netdev_event().
  2305. */
  2306. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2307. IB_LINK_LAYER_ETHERNET)
  2308. return;
  2309. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2310. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2311. break;
  2312. case MLX5_DEV_EVENT_LID_CHANGE:
  2313. ibev.event = IB_EVENT_LID_CHANGE;
  2314. port = (u8)param;
  2315. break;
  2316. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2317. ibev.event = IB_EVENT_PKEY_CHANGE;
  2318. port = (u8)param;
  2319. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2320. break;
  2321. case MLX5_DEV_EVENT_GUID_CHANGE:
  2322. ibev.event = IB_EVENT_GID_CHANGE;
  2323. port = (u8)param;
  2324. break;
  2325. case MLX5_DEV_EVENT_CLIENT_REREG:
  2326. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2327. port = (u8)param;
  2328. break;
  2329. default:
  2330. return;
  2331. }
  2332. ibev.device = &ibdev->ib_dev;
  2333. ibev.element.port_num = port;
  2334. if (port < 1 || port > ibdev->num_ports) {
  2335. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2336. return;
  2337. }
  2338. if (ibdev->ib_active)
  2339. ib_dispatch_event(&ibev);
  2340. if (fatal)
  2341. ibdev->ib_active = false;
  2342. }
  2343. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  2344. {
  2345. struct mlx5_hca_vport_context vport_ctx;
  2346. int err;
  2347. int port;
  2348. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2349. dev->mdev->port_caps[port - 1].has_smi = false;
  2350. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  2351. MLX5_CAP_PORT_TYPE_IB) {
  2352. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  2353. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  2354. port, 0,
  2355. &vport_ctx);
  2356. if (err) {
  2357. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  2358. port, err);
  2359. return err;
  2360. }
  2361. dev->mdev->port_caps[port - 1].has_smi =
  2362. vport_ctx.has_smi;
  2363. } else {
  2364. dev->mdev->port_caps[port - 1].has_smi = true;
  2365. }
  2366. }
  2367. }
  2368. return 0;
  2369. }
  2370. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2371. {
  2372. int port;
  2373. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2374. mlx5_query_ext_port_caps(dev, port);
  2375. }
  2376. static int get_port_caps(struct mlx5_ib_dev *dev)
  2377. {
  2378. struct ib_device_attr *dprops = NULL;
  2379. struct ib_port_attr *pprops = NULL;
  2380. int err = -ENOMEM;
  2381. int port;
  2382. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2383. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2384. if (!pprops)
  2385. goto out;
  2386. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2387. if (!dprops)
  2388. goto out;
  2389. err = set_has_smi_cap(dev);
  2390. if (err)
  2391. goto out;
  2392. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2393. if (err) {
  2394. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2395. goto out;
  2396. }
  2397. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2398. memset(pprops, 0, sizeof(*pprops));
  2399. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2400. if (err) {
  2401. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2402. port, err);
  2403. break;
  2404. }
  2405. dev->mdev->port_caps[port - 1].pkey_table_len =
  2406. dprops->max_pkeys;
  2407. dev->mdev->port_caps[port - 1].gid_table_len =
  2408. pprops->gid_tbl_len;
  2409. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2410. dprops->max_pkeys, pprops->gid_tbl_len);
  2411. }
  2412. out:
  2413. kfree(pprops);
  2414. kfree(dprops);
  2415. return err;
  2416. }
  2417. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2418. {
  2419. int err;
  2420. err = mlx5_mr_cache_cleanup(dev);
  2421. if (err)
  2422. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2423. mlx5_ib_destroy_qp(dev->umrc.qp);
  2424. ib_free_cq(dev->umrc.cq);
  2425. ib_dealloc_pd(dev->umrc.pd);
  2426. }
  2427. enum {
  2428. MAX_UMR_WR = 128,
  2429. };
  2430. static int create_umr_res(struct mlx5_ib_dev *dev)
  2431. {
  2432. struct ib_qp_init_attr *init_attr = NULL;
  2433. struct ib_qp_attr *attr = NULL;
  2434. struct ib_pd *pd;
  2435. struct ib_cq *cq;
  2436. struct ib_qp *qp;
  2437. int ret;
  2438. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2439. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2440. if (!attr || !init_attr) {
  2441. ret = -ENOMEM;
  2442. goto error_0;
  2443. }
  2444. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2445. if (IS_ERR(pd)) {
  2446. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2447. ret = PTR_ERR(pd);
  2448. goto error_0;
  2449. }
  2450. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2451. if (IS_ERR(cq)) {
  2452. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2453. ret = PTR_ERR(cq);
  2454. goto error_2;
  2455. }
  2456. init_attr->send_cq = cq;
  2457. init_attr->recv_cq = cq;
  2458. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2459. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2460. init_attr->cap.max_send_sge = 1;
  2461. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2462. init_attr->port_num = 1;
  2463. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2464. if (IS_ERR(qp)) {
  2465. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2466. ret = PTR_ERR(qp);
  2467. goto error_3;
  2468. }
  2469. qp->device = &dev->ib_dev;
  2470. qp->real_qp = qp;
  2471. qp->uobject = NULL;
  2472. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2473. attr->qp_state = IB_QPS_INIT;
  2474. attr->port_num = 1;
  2475. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2476. IB_QP_PORT, NULL);
  2477. if (ret) {
  2478. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2479. goto error_4;
  2480. }
  2481. memset(attr, 0, sizeof(*attr));
  2482. attr->qp_state = IB_QPS_RTR;
  2483. attr->path_mtu = IB_MTU_256;
  2484. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2485. if (ret) {
  2486. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2487. goto error_4;
  2488. }
  2489. memset(attr, 0, sizeof(*attr));
  2490. attr->qp_state = IB_QPS_RTS;
  2491. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2492. if (ret) {
  2493. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2494. goto error_4;
  2495. }
  2496. dev->umrc.qp = qp;
  2497. dev->umrc.cq = cq;
  2498. dev->umrc.pd = pd;
  2499. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2500. ret = mlx5_mr_cache_init(dev);
  2501. if (ret) {
  2502. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2503. goto error_4;
  2504. }
  2505. kfree(attr);
  2506. kfree(init_attr);
  2507. return 0;
  2508. error_4:
  2509. mlx5_ib_destroy_qp(qp);
  2510. error_3:
  2511. ib_free_cq(cq);
  2512. error_2:
  2513. ib_dealloc_pd(pd);
  2514. error_0:
  2515. kfree(attr);
  2516. kfree(init_attr);
  2517. return ret;
  2518. }
  2519. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  2520. {
  2521. switch (umr_fence_cap) {
  2522. case MLX5_CAP_UMR_FENCE_NONE:
  2523. return MLX5_FENCE_MODE_NONE;
  2524. case MLX5_CAP_UMR_FENCE_SMALL:
  2525. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  2526. default:
  2527. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2528. }
  2529. }
  2530. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2531. {
  2532. struct ib_srq_init_attr attr;
  2533. struct mlx5_ib_dev *dev;
  2534. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2535. int port;
  2536. int ret = 0;
  2537. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2538. mutex_init(&devr->mutex);
  2539. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2540. if (IS_ERR(devr->p0)) {
  2541. ret = PTR_ERR(devr->p0);
  2542. goto error0;
  2543. }
  2544. devr->p0->device = &dev->ib_dev;
  2545. devr->p0->uobject = NULL;
  2546. atomic_set(&devr->p0->usecnt, 0);
  2547. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2548. if (IS_ERR(devr->c0)) {
  2549. ret = PTR_ERR(devr->c0);
  2550. goto error1;
  2551. }
  2552. devr->c0->device = &dev->ib_dev;
  2553. devr->c0->uobject = NULL;
  2554. devr->c0->comp_handler = NULL;
  2555. devr->c0->event_handler = NULL;
  2556. devr->c0->cq_context = NULL;
  2557. atomic_set(&devr->c0->usecnt, 0);
  2558. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2559. if (IS_ERR(devr->x0)) {
  2560. ret = PTR_ERR(devr->x0);
  2561. goto error2;
  2562. }
  2563. devr->x0->device = &dev->ib_dev;
  2564. devr->x0->inode = NULL;
  2565. atomic_set(&devr->x0->usecnt, 0);
  2566. mutex_init(&devr->x0->tgt_qp_mutex);
  2567. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2568. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2569. if (IS_ERR(devr->x1)) {
  2570. ret = PTR_ERR(devr->x1);
  2571. goto error3;
  2572. }
  2573. devr->x1->device = &dev->ib_dev;
  2574. devr->x1->inode = NULL;
  2575. atomic_set(&devr->x1->usecnt, 0);
  2576. mutex_init(&devr->x1->tgt_qp_mutex);
  2577. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2578. memset(&attr, 0, sizeof(attr));
  2579. attr.attr.max_sge = 1;
  2580. attr.attr.max_wr = 1;
  2581. attr.srq_type = IB_SRQT_XRC;
  2582. attr.ext.xrc.cq = devr->c0;
  2583. attr.ext.xrc.xrcd = devr->x0;
  2584. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2585. if (IS_ERR(devr->s0)) {
  2586. ret = PTR_ERR(devr->s0);
  2587. goto error4;
  2588. }
  2589. devr->s0->device = &dev->ib_dev;
  2590. devr->s0->pd = devr->p0;
  2591. devr->s0->uobject = NULL;
  2592. devr->s0->event_handler = NULL;
  2593. devr->s0->srq_context = NULL;
  2594. devr->s0->srq_type = IB_SRQT_XRC;
  2595. devr->s0->ext.xrc.xrcd = devr->x0;
  2596. devr->s0->ext.xrc.cq = devr->c0;
  2597. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2598. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2599. atomic_inc(&devr->p0->usecnt);
  2600. atomic_set(&devr->s0->usecnt, 0);
  2601. memset(&attr, 0, sizeof(attr));
  2602. attr.attr.max_sge = 1;
  2603. attr.attr.max_wr = 1;
  2604. attr.srq_type = IB_SRQT_BASIC;
  2605. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2606. if (IS_ERR(devr->s1)) {
  2607. ret = PTR_ERR(devr->s1);
  2608. goto error5;
  2609. }
  2610. devr->s1->device = &dev->ib_dev;
  2611. devr->s1->pd = devr->p0;
  2612. devr->s1->uobject = NULL;
  2613. devr->s1->event_handler = NULL;
  2614. devr->s1->srq_context = NULL;
  2615. devr->s1->srq_type = IB_SRQT_BASIC;
  2616. devr->s1->ext.xrc.cq = devr->c0;
  2617. atomic_inc(&devr->p0->usecnt);
  2618. atomic_set(&devr->s0->usecnt, 0);
  2619. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2620. INIT_WORK(&devr->ports[port].pkey_change_work,
  2621. pkey_change_handler);
  2622. devr->ports[port].devr = devr;
  2623. }
  2624. return 0;
  2625. error5:
  2626. mlx5_ib_destroy_srq(devr->s0);
  2627. error4:
  2628. mlx5_ib_dealloc_xrcd(devr->x1);
  2629. error3:
  2630. mlx5_ib_dealloc_xrcd(devr->x0);
  2631. error2:
  2632. mlx5_ib_destroy_cq(devr->c0);
  2633. error1:
  2634. mlx5_ib_dealloc_pd(devr->p0);
  2635. error0:
  2636. return ret;
  2637. }
  2638. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2639. {
  2640. struct mlx5_ib_dev *dev =
  2641. container_of(devr, struct mlx5_ib_dev, devr);
  2642. int port;
  2643. mlx5_ib_destroy_srq(devr->s1);
  2644. mlx5_ib_destroy_srq(devr->s0);
  2645. mlx5_ib_dealloc_xrcd(devr->x0);
  2646. mlx5_ib_dealloc_xrcd(devr->x1);
  2647. mlx5_ib_destroy_cq(devr->c0);
  2648. mlx5_ib_dealloc_pd(devr->p0);
  2649. /* Make sure no change P_Key work items are still executing */
  2650. for (port = 0; port < dev->num_ports; ++port)
  2651. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2652. }
  2653. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2654. {
  2655. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2656. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2657. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2658. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2659. u32 ret = 0;
  2660. if (ll == IB_LINK_LAYER_INFINIBAND)
  2661. return RDMA_CORE_PORT_IBA_IB;
  2662. ret = RDMA_CORE_PORT_RAW_PACKET;
  2663. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2664. return ret;
  2665. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2666. return ret;
  2667. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2668. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2669. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2670. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2671. return ret;
  2672. }
  2673. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2674. struct ib_port_immutable *immutable)
  2675. {
  2676. struct ib_port_attr attr;
  2677. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2678. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2679. int err;
  2680. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2681. err = ib_query_port(ibdev, port_num, &attr);
  2682. if (err)
  2683. return err;
  2684. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2685. immutable->gid_tbl_len = attr.gid_tbl_len;
  2686. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2687. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2688. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2689. return 0;
  2690. }
  2691. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2692. size_t str_len)
  2693. {
  2694. struct mlx5_ib_dev *dev =
  2695. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2696. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2697. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2698. }
  2699. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2700. {
  2701. struct mlx5_core_dev *mdev = dev->mdev;
  2702. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2703. MLX5_FLOW_NAMESPACE_LAG);
  2704. struct mlx5_flow_table *ft;
  2705. int err;
  2706. if (!ns || !mlx5_lag_is_active(mdev))
  2707. return 0;
  2708. err = mlx5_cmd_create_vport_lag(mdev);
  2709. if (err)
  2710. return err;
  2711. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2712. if (IS_ERR(ft)) {
  2713. err = PTR_ERR(ft);
  2714. goto err_destroy_vport_lag;
  2715. }
  2716. dev->flow_db.lag_demux_ft = ft;
  2717. return 0;
  2718. err_destroy_vport_lag:
  2719. mlx5_cmd_destroy_vport_lag(mdev);
  2720. return err;
  2721. }
  2722. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2723. {
  2724. struct mlx5_core_dev *mdev = dev->mdev;
  2725. if (dev->flow_db.lag_demux_ft) {
  2726. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2727. dev->flow_db.lag_demux_ft = NULL;
  2728. mlx5_cmd_destroy_vport_lag(mdev);
  2729. }
  2730. }
  2731. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2732. {
  2733. int err;
  2734. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2735. err = register_netdevice_notifier(&dev->roce.nb);
  2736. if (err) {
  2737. dev->roce.nb.notifier_call = NULL;
  2738. return err;
  2739. }
  2740. return 0;
  2741. }
  2742. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2743. {
  2744. if (dev->roce.nb.notifier_call) {
  2745. unregister_netdevice_notifier(&dev->roce.nb);
  2746. dev->roce.nb.notifier_call = NULL;
  2747. }
  2748. }
  2749. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2750. {
  2751. int err;
  2752. err = mlx5_add_netdev_notifier(dev);
  2753. if (err)
  2754. return err;
  2755. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2756. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2757. if (err)
  2758. goto err_unregister_netdevice_notifier;
  2759. }
  2760. err = mlx5_eth_lag_init(dev);
  2761. if (err)
  2762. goto err_disable_roce;
  2763. return 0;
  2764. err_disable_roce:
  2765. if (MLX5_CAP_GEN(dev->mdev, roce))
  2766. mlx5_nic_vport_disable_roce(dev->mdev);
  2767. err_unregister_netdevice_notifier:
  2768. mlx5_remove_netdev_notifier(dev);
  2769. return err;
  2770. }
  2771. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2772. {
  2773. mlx5_eth_lag_cleanup(dev);
  2774. if (MLX5_CAP_GEN(dev->mdev, roce))
  2775. mlx5_nic_vport_disable_roce(dev->mdev);
  2776. }
  2777. struct mlx5_ib_counter {
  2778. const char *name;
  2779. size_t offset;
  2780. };
  2781. #define INIT_Q_COUNTER(_name) \
  2782. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  2783. static const struct mlx5_ib_counter basic_q_cnts[] = {
  2784. INIT_Q_COUNTER(rx_write_requests),
  2785. INIT_Q_COUNTER(rx_read_requests),
  2786. INIT_Q_COUNTER(rx_atomic_requests),
  2787. INIT_Q_COUNTER(out_of_buffer),
  2788. };
  2789. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  2790. INIT_Q_COUNTER(out_of_sequence),
  2791. };
  2792. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  2793. INIT_Q_COUNTER(duplicate_request),
  2794. INIT_Q_COUNTER(rnr_nak_retry_err),
  2795. INIT_Q_COUNTER(packet_seq_err),
  2796. INIT_Q_COUNTER(implied_nak_seq_err),
  2797. INIT_Q_COUNTER(local_ack_timeout_err),
  2798. };
  2799. #define INIT_CONG_COUNTER(_name) \
  2800. { .name = #_name, .offset = \
  2801. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  2802. static const struct mlx5_ib_counter cong_cnts[] = {
  2803. INIT_CONG_COUNTER(rp_cnp_ignored),
  2804. INIT_CONG_COUNTER(rp_cnp_handled),
  2805. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  2806. INIT_CONG_COUNTER(np_cnp_sent),
  2807. };
  2808. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  2809. {
  2810. unsigned int i;
  2811. for (i = 0; i < dev->num_ports; i++) {
  2812. mlx5_core_dealloc_q_counter(dev->mdev,
  2813. dev->port[i].cnts.set_id);
  2814. kfree(dev->port[i].cnts.names);
  2815. kfree(dev->port[i].cnts.offsets);
  2816. }
  2817. }
  2818. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  2819. struct mlx5_ib_counters *cnts)
  2820. {
  2821. u32 num_counters;
  2822. num_counters = ARRAY_SIZE(basic_q_cnts);
  2823. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  2824. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  2825. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  2826. num_counters += ARRAY_SIZE(retrans_q_cnts);
  2827. cnts->num_q_counters = num_counters;
  2828. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2829. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  2830. num_counters += ARRAY_SIZE(cong_cnts);
  2831. }
  2832. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  2833. if (!cnts->names)
  2834. return -ENOMEM;
  2835. cnts->offsets = kcalloc(num_counters,
  2836. sizeof(cnts->offsets), GFP_KERNEL);
  2837. if (!cnts->offsets)
  2838. goto err_names;
  2839. return 0;
  2840. err_names:
  2841. kfree(cnts->names);
  2842. return -ENOMEM;
  2843. }
  2844. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  2845. const char **names,
  2846. size_t *offsets)
  2847. {
  2848. int i;
  2849. int j = 0;
  2850. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  2851. names[j] = basic_q_cnts[i].name;
  2852. offsets[j] = basic_q_cnts[i].offset;
  2853. }
  2854. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  2855. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  2856. names[j] = out_of_seq_q_cnts[i].name;
  2857. offsets[j] = out_of_seq_q_cnts[i].offset;
  2858. }
  2859. }
  2860. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2861. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  2862. names[j] = retrans_q_cnts[i].name;
  2863. offsets[j] = retrans_q_cnts[i].offset;
  2864. }
  2865. }
  2866. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2867. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  2868. names[j] = cong_cnts[i].name;
  2869. offsets[j] = cong_cnts[i].offset;
  2870. }
  2871. }
  2872. }
  2873. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  2874. {
  2875. int i;
  2876. int ret;
  2877. for (i = 0; i < dev->num_ports; i++) {
  2878. struct mlx5_ib_port *port = &dev->port[i];
  2879. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2880. &port->cnts.set_id);
  2881. if (ret) {
  2882. mlx5_ib_warn(dev,
  2883. "couldn't allocate queue counter for port %d, err %d\n",
  2884. i + 1, ret);
  2885. goto dealloc_counters;
  2886. }
  2887. ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
  2888. if (ret)
  2889. goto dealloc_counters;
  2890. mlx5_ib_fill_counters(dev, port->cnts.names,
  2891. port->cnts.offsets);
  2892. }
  2893. return 0;
  2894. dealloc_counters:
  2895. while (--i >= 0)
  2896. mlx5_core_dealloc_q_counter(dev->mdev,
  2897. dev->port[i].cnts.set_id);
  2898. return ret;
  2899. }
  2900. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2901. u8 port_num)
  2902. {
  2903. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2904. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2905. /* We support only per port stats */
  2906. if (port_num == 0)
  2907. return NULL;
  2908. return rdma_alloc_hw_stats_struct(port->cnts.names,
  2909. port->cnts.num_q_counters +
  2910. port->cnts.num_cong_counters,
  2911. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2912. }
  2913. static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
  2914. struct mlx5_ib_port *port,
  2915. struct rdma_hw_stats *stats)
  2916. {
  2917. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2918. void *out;
  2919. __be32 val;
  2920. int ret, i;
  2921. out = kvzalloc(outlen, GFP_KERNEL);
  2922. if (!out)
  2923. return -ENOMEM;
  2924. ret = mlx5_core_query_q_counter(dev->mdev,
  2925. port->cnts.set_id, 0,
  2926. out, outlen);
  2927. if (ret)
  2928. goto free;
  2929. for (i = 0; i < port->cnts.num_q_counters; i++) {
  2930. val = *(__be32 *)(out + port->cnts.offsets[i]);
  2931. stats->value[i] = (u64)be32_to_cpu(val);
  2932. }
  2933. free:
  2934. kvfree(out);
  2935. return ret;
  2936. }
  2937. static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
  2938. struct mlx5_ib_port *port,
  2939. struct rdma_hw_stats *stats)
  2940. {
  2941. int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
  2942. void *out;
  2943. int ret, i;
  2944. int offset = port->cnts.num_q_counters;
  2945. out = kvzalloc(outlen, GFP_KERNEL);
  2946. if (!out)
  2947. return -ENOMEM;
  2948. ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
  2949. if (ret)
  2950. goto free;
  2951. for (i = 0; i < port->cnts.num_cong_counters; i++) {
  2952. stats->value[i + offset] =
  2953. be64_to_cpup((__be64 *)(out +
  2954. port->cnts.offsets[i + offset]));
  2955. }
  2956. free:
  2957. kvfree(out);
  2958. return ret;
  2959. }
  2960. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2961. struct rdma_hw_stats *stats,
  2962. u8 port_num, int index)
  2963. {
  2964. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2965. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  2966. int ret, num_counters;
  2967. if (!stats)
  2968. return -EINVAL;
  2969. ret = mlx5_ib_query_q_counters(dev, port, stats);
  2970. if (ret)
  2971. return ret;
  2972. num_counters = port->cnts.num_q_counters;
  2973. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  2974. ret = mlx5_ib_query_cong_counters(dev, port, stats);
  2975. if (ret)
  2976. return ret;
  2977. num_counters += port->cnts.num_cong_counters;
  2978. }
  2979. return num_counters;
  2980. }
  2981. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  2982. {
  2983. return mlx5_rdma_netdev_free(netdev);
  2984. }
  2985. static struct net_device*
  2986. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  2987. u8 port_num,
  2988. enum rdma_netdev_t type,
  2989. const char *name,
  2990. unsigned char name_assign_type,
  2991. void (*setup)(struct net_device *))
  2992. {
  2993. struct net_device *netdev;
  2994. struct rdma_netdev *rn;
  2995. if (type != RDMA_NETDEV_IPOIB)
  2996. return ERR_PTR(-EOPNOTSUPP);
  2997. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  2998. name, setup);
  2999. if (likely(!IS_ERR_OR_NULL(netdev))) {
  3000. rn = netdev_priv(netdev);
  3001. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  3002. }
  3003. return netdev;
  3004. }
  3005. const struct cpumask *mlx5_ib_get_vector_affinity(struct ib_device *ibdev,
  3006. int comp_vector)
  3007. {
  3008. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3009. return mlx5_get_vector_affinity(dev->mdev, comp_vector);
  3010. }
  3011. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  3012. {
  3013. struct mlx5_ib_dev *dev;
  3014. enum rdma_link_layer ll;
  3015. int port_type_cap;
  3016. const char *name;
  3017. int err;
  3018. int i;
  3019. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  3020. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  3021. printk_once(KERN_INFO "%s", mlx5_version);
  3022. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  3023. if (!dev)
  3024. return NULL;
  3025. dev->mdev = mdev;
  3026. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  3027. GFP_KERNEL);
  3028. if (!dev->port)
  3029. goto err_dealloc;
  3030. rwlock_init(&dev->roce.netdev_lock);
  3031. err = get_port_caps(dev);
  3032. if (err)
  3033. goto err_free_port;
  3034. if (mlx5_use_mad_ifc(dev))
  3035. get_ext_port_caps(dev);
  3036. if (!mlx5_lag_is_active(mdev))
  3037. name = "mlx5_%d";
  3038. else
  3039. name = "mlx5_bond_%d";
  3040. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  3041. dev->ib_dev.owner = THIS_MODULE;
  3042. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  3043. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  3044. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  3045. dev->ib_dev.phys_port_cnt = dev->num_ports;
  3046. dev->ib_dev.num_comp_vectors =
  3047. dev->mdev->priv.eq_table.num_comp_vectors;
  3048. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  3049. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  3050. dev->ib_dev.uverbs_cmd_mask =
  3051. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  3052. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  3053. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  3054. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  3055. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  3056. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  3057. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  3058. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  3059. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  3060. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  3061. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  3062. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  3063. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  3064. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  3065. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  3066. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  3067. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  3068. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  3069. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  3070. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  3071. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  3072. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  3073. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  3074. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  3075. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  3076. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  3077. dev->ib_dev.uverbs_ex_cmd_mask =
  3078. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  3079. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  3080. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  3081. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  3082. dev->ib_dev.query_device = mlx5_ib_query_device;
  3083. dev->ib_dev.query_port = mlx5_ib_query_port;
  3084. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  3085. if (ll == IB_LINK_LAYER_ETHERNET)
  3086. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  3087. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  3088. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  3089. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  3090. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  3091. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  3092. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  3093. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  3094. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  3095. dev->ib_dev.mmap = mlx5_ib_mmap;
  3096. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  3097. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  3098. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  3099. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  3100. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  3101. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  3102. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  3103. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  3104. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  3105. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  3106. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  3107. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  3108. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  3109. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  3110. dev->ib_dev.post_send = mlx5_ib_post_send;
  3111. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  3112. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  3113. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  3114. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  3115. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  3116. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  3117. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  3118. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  3119. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  3120. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  3121. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  3122. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  3123. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  3124. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  3125. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  3126. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  3127. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  3128. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  3129. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  3130. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  3131. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  3132. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  3133. if (mlx5_core_is_pf(mdev)) {
  3134. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  3135. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  3136. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  3137. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  3138. }
  3139. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  3140. mlx5_ib_internal_fill_odp_caps(dev);
  3141. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  3142. if (MLX5_CAP_GEN(mdev, imaicl)) {
  3143. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  3144. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  3145. dev->ib_dev.uverbs_cmd_mask |=
  3146. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  3147. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  3148. }
  3149. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  3150. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  3151. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  3152. }
  3153. if (MLX5_CAP_GEN(mdev, xrc)) {
  3154. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  3155. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  3156. dev->ib_dev.uverbs_cmd_mask |=
  3157. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  3158. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  3159. }
  3160. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  3161. IB_LINK_LAYER_ETHERNET) {
  3162. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  3163. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  3164. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  3165. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  3166. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  3167. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  3168. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  3169. dev->ib_dev.uverbs_ex_cmd_mask |=
  3170. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  3171. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  3172. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  3173. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  3174. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  3175. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  3176. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  3177. }
  3178. err = init_node_data(dev);
  3179. if (err)
  3180. goto err_free_port;
  3181. mutex_init(&dev->flow_db.lock);
  3182. mutex_init(&dev->cap_mask_mutex);
  3183. INIT_LIST_HEAD(&dev->qp_list);
  3184. spin_lock_init(&dev->reset_flow_resource_lock);
  3185. if (ll == IB_LINK_LAYER_ETHERNET) {
  3186. err = mlx5_enable_eth(dev);
  3187. if (err)
  3188. goto err_free_port;
  3189. }
  3190. err = create_dev_resources(&dev->devr);
  3191. if (err)
  3192. goto err_disable_eth;
  3193. err = mlx5_ib_odp_init_one(dev);
  3194. if (err)
  3195. goto err_rsrc;
  3196. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  3197. err = mlx5_ib_alloc_counters(dev);
  3198. if (err)
  3199. goto err_odp;
  3200. }
  3201. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  3202. if (!dev->mdev->priv.uar)
  3203. goto err_cnt;
  3204. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  3205. if (err)
  3206. goto err_uar_page;
  3207. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  3208. if (err)
  3209. goto err_bfreg;
  3210. err = ib_register_device(&dev->ib_dev, NULL);
  3211. if (err)
  3212. goto err_fp_bfreg;
  3213. err = create_umr_res(dev);
  3214. if (err)
  3215. goto err_dev;
  3216. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  3217. err = device_create_file(&dev->ib_dev.dev,
  3218. mlx5_class_attributes[i]);
  3219. if (err)
  3220. goto err_umrc;
  3221. }
  3222. dev->ib_active = true;
  3223. return dev;
  3224. err_umrc:
  3225. destroy_umrc_res(dev);
  3226. err_dev:
  3227. ib_unregister_device(&dev->ib_dev);
  3228. err_fp_bfreg:
  3229. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3230. err_bfreg:
  3231. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3232. err_uar_page:
  3233. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  3234. err_cnt:
  3235. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3236. mlx5_ib_dealloc_counters(dev);
  3237. err_odp:
  3238. mlx5_ib_odp_remove_one(dev);
  3239. err_rsrc:
  3240. destroy_dev_resources(&dev->devr);
  3241. err_disable_eth:
  3242. if (ll == IB_LINK_LAYER_ETHERNET) {
  3243. mlx5_disable_eth(dev);
  3244. mlx5_remove_netdev_notifier(dev);
  3245. }
  3246. err_free_port:
  3247. kfree(dev->port);
  3248. err_dealloc:
  3249. ib_dealloc_device((struct ib_device *)dev);
  3250. return NULL;
  3251. }
  3252. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  3253. {
  3254. struct mlx5_ib_dev *dev = context;
  3255. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  3256. mlx5_remove_netdev_notifier(dev);
  3257. ib_unregister_device(&dev->ib_dev);
  3258. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  3259. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  3260. mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
  3261. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  3262. mlx5_ib_dealloc_counters(dev);
  3263. destroy_umrc_res(dev);
  3264. mlx5_ib_odp_remove_one(dev);
  3265. destroy_dev_resources(&dev->devr);
  3266. if (ll == IB_LINK_LAYER_ETHERNET)
  3267. mlx5_disable_eth(dev);
  3268. kfree(dev->port);
  3269. ib_dealloc_device(&dev->ib_dev);
  3270. }
  3271. static struct mlx5_interface mlx5_ib_interface = {
  3272. .add = mlx5_ib_add,
  3273. .remove = mlx5_ib_remove,
  3274. .event = mlx5_ib_event,
  3275. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3276. .pfault = mlx5_ib_pfault,
  3277. #endif
  3278. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  3279. };
  3280. static int __init mlx5_ib_init(void)
  3281. {
  3282. int err;
  3283. mlx5_ib_odp_init();
  3284. err = mlx5_register_interface(&mlx5_ib_interface);
  3285. return err;
  3286. }
  3287. static void __exit mlx5_ib_cleanup(void)
  3288. {
  3289. mlx5_unregister_interface(&mlx5_ib_interface);
  3290. }
  3291. module_init(mlx5_ib_init);
  3292. module_exit(mlx5_ib_cleanup);