spi-nor.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright (C) 2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef __LINUX_MTD_SPI_NOR_H
  10. #define __LINUX_MTD_SPI_NOR_H
  11. /*
  12. * Note on opcode nomenclature: some opcodes have a format like
  13. * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
  14. * of I/O lines used for the opcode, address, and data (respectively). The
  15. * FUNCTION has an optional suffix of '4', to represent an opcode which
  16. * requires a 4-byte (32-bit) address.
  17. */
  18. /* Flash opcodes. */
  19. #define SPINOR_OP_WREN 0x06 /* Write enable */
  20. #define SPINOR_OP_RDSR 0x05 /* Read status register */
  21. #define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
  22. #define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
  23. #define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
  24. #define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual SPI) */
  25. #define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad SPI) */
  26. #define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
  27. #define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
  28. #define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
  29. #define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
  30. #define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
  31. #define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
  32. #define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
  33. #define SPINOR_OP_RDCR 0x35 /* Read configuration register */
  34. #define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
  35. /* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
  36. #define SPINOR_OP_READ4 0x13 /* Read data bytes (low frequency) */
  37. #define SPINOR_OP_READ4_FAST 0x0c /* Read data bytes (high frequency) */
  38. #define SPINOR_OP_READ4_1_1_2 0x3c /* Read data bytes (Dual SPI) */
  39. #define SPINOR_OP_READ4_1_1_4 0x6c /* Read data bytes (Quad SPI) */
  40. #define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
  41. #define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
  42. /* Used for SST flashes only. */
  43. #define SPINOR_OP_BP 0x02 /* Byte program */
  44. #define SPINOR_OP_WRDI 0x04 /* Write disable */
  45. #define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
  46. /* Used for Macronix and Winbond flashes. */
  47. #define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
  48. #define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
  49. /* Used for Spansion flashes only. */
  50. #define SPINOR_OP_BRWR 0x17 /* Bank register write */
  51. /* Used for Micron flashes only. */
  52. #define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
  53. #define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
  54. /* Status Register bits. */
  55. #define SR_WIP 1 /* Write in progress */
  56. #define SR_WEL 2 /* Write enable latch */
  57. /* meaning of other SR_* bits may differ between vendors */
  58. #define SR_BP0 4 /* Block protect 0 */
  59. #define SR_BP1 8 /* Block protect 1 */
  60. #define SR_BP2 0x10 /* Block protect 2 */
  61. #define SR_SRWD 0x80 /* SR write protect */
  62. #define SR_QUAD_EN_MX 0x40 /* Macronix Quad I/O */
  63. /* Enhanced Volatile Configuration Register bits */
  64. #define EVCR_QUAD_EN_MICRON 0x80 /* Micron Quad I/O */
  65. /* Flag Status Register bits */
  66. #define FSR_READY 0x80
  67. /* Configuration Register bits. */
  68. #define CR_QUAD_EN_SPAN 0x2 /* Spansion Quad I/O */
  69. enum read_mode {
  70. SPI_NOR_NORMAL = 0,
  71. SPI_NOR_FAST,
  72. SPI_NOR_DUAL,
  73. SPI_NOR_QUAD,
  74. };
  75. /**
  76. * struct spi_nor_xfer_cfg - Structure for defining a Serial Flash transfer
  77. * @wren: command for "Write Enable", or 0x00 for not required
  78. * @cmd: command for operation
  79. * @cmd_pins: number of pins to send @cmd (1, 2, 4)
  80. * @addr: address for operation
  81. * @addr_pins: number of pins to send @addr (1, 2, 4)
  82. * @addr_width: number of address bytes
  83. * (3,4, or 0 for address not required)
  84. * @mode: mode data
  85. * @mode_pins: number of pins to send @mode (1, 2, 4)
  86. * @mode_cycles: number of mode cycles (0 for mode not required)
  87. * @dummy_cycles: number of dummy cycles (0 for dummy not required)
  88. */
  89. struct spi_nor_xfer_cfg {
  90. u8 wren;
  91. u8 cmd;
  92. u8 cmd_pins;
  93. u32 addr;
  94. u8 addr_pins;
  95. u8 addr_width;
  96. u8 mode;
  97. u8 mode_pins;
  98. u8 mode_cycles;
  99. u8 dummy_cycles;
  100. };
  101. #define SPI_NOR_MAX_CMD_SIZE 8
  102. enum spi_nor_ops {
  103. SPI_NOR_OPS_READ = 0,
  104. SPI_NOR_OPS_WRITE,
  105. SPI_NOR_OPS_ERASE,
  106. SPI_NOR_OPS_LOCK,
  107. SPI_NOR_OPS_UNLOCK,
  108. };
  109. enum spi_nor_option_flags {
  110. SNOR_F_USE_FSR = BIT(0),
  111. };
  112. /**
  113. * struct spi_nor - Structure for defining a the SPI NOR layer
  114. * @mtd: point to a mtd_info structure
  115. * @lock: the lock for the read/write/erase/lock/unlock operations
  116. * @dev: point to a spi device, or a spi nor controller device.
  117. * @page_size: the page size of the SPI NOR
  118. * @addr_width: number of address bytes
  119. * @erase_opcode: the opcode for erasing a sector
  120. * @read_opcode: the read opcode
  121. * @read_dummy: the dummy needed by the read operation
  122. * @program_opcode: the program opcode
  123. * @flash_read: the mode of the read
  124. * @sst_write_second: used by the SST write operation
  125. * @flags: flag options for the current SPI-NOR (SNOR_F_*)
  126. * @cfg: used by the read_xfer/write_xfer
  127. * @cmd_buf: used by the write_reg
  128. * @prepare: [OPTIONAL] do some preparations for the
  129. * read/write/erase/lock/unlock operations
  130. * @unprepare: [OPTIONAL] do some post work after the
  131. * read/write/erase/lock/unlock operations
  132. * @read_xfer: [OPTIONAL] the read fundamental primitive
  133. * @write_xfer: [OPTIONAL] the writefundamental primitive
  134. * @read_reg: [DRIVER-SPECIFIC] read out the register
  135. * @write_reg: [DRIVER-SPECIFIC] write data to the register
  136. * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
  137. * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
  138. * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
  139. * at the offset @offs
  140. * @priv: the private data
  141. */
  142. struct spi_nor {
  143. struct mtd_info *mtd;
  144. struct mutex lock;
  145. struct device *dev;
  146. u32 page_size;
  147. u8 addr_width;
  148. u8 erase_opcode;
  149. u8 read_opcode;
  150. u8 read_dummy;
  151. u8 program_opcode;
  152. enum read_mode flash_read;
  153. bool sst_write_second;
  154. u32 flags;
  155. struct spi_nor_xfer_cfg cfg;
  156. u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
  157. int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
  158. void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
  159. int (*read_xfer)(struct spi_nor *nor, struct spi_nor_xfer_cfg *cfg,
  160. u8 *buf, size_t len);
  161. int (*write_xfer)(struct spi_nor *nor, struct spi_nor_xfer_cfg *cfg,
  162. u8 *buf, size_t len);
  163. int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
  164. int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len,
  165. int write_enable);
  166. int (*read)(struct spi_nor *nor, loff_t from,
  167. size_t len, size_t *retlen, u_char *read_buf);
  168. void (*write)(struct spi_nor *nor, loff_t to,
  169. size_t len, size_t *retlen, const u_char *write_buf);
  170. int (*erase)(struct spi_nor *nor, loff_t offs);
  171. void *priv;
  172. };
  173. /**
  174. * spi_nor_scan() - scan the SPI NOR
  175. * @nor: the spi_nor structure
  176. * @name: the chip type name
  177. * @mode: the read mode supported by the driver
  178. *
  179. * The drivers can use this fuction to scan the SPI NOR.
  180. * In the scanning, it will try to get all the necessary information to
  181. * fill the mtd_info{} and the spi_nor{}.
  182. *
  183. * The chip type name can be provided through the @name parameter.
  184. *
  185. * Return: 0 for success, others for failure.
  186. */
  187. int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode);
  188. #endif