cpu-probe.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410
  1. /*
  2. * Processor capabilities determination functions.
  3. *
  4. * Copyright (C) xxxx the Anonymous
  5. * Copyright (C) 1994 - 2006 Ralf Baechle
  6. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  7. * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/stddef.h>
  19. #include <linux/export.h>
  20. #include <asm/bugs.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-type.h>
  23. #include <asm/fpu.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/mipsmtregs.h>
  26. #include <asm/msa.h>
  27. #include <asm/watch.h>
  28. #include <asm/elf.h>
  29. #include <asm/pgtable-bits.h>
  30. #include <asm/spram.h>
  31. #include <asm/uaccess.h>
  32. static int mips_fpu_disabled;
  33. static int __init fpu_disable(char *s)
  34. {
  35. cpu_data[0].options &= ~MIPS_CPU_FPU;
  36. mips_fpu_disabled = 1;
  37. return 1;
  38. }
  39. __setup("nofpu", fpu_disable);
  40. int mips_dsp_disabled;
  41. static int __init dsp_disable(char *s)
  42. {
  43. cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  44. mips_dsp_disabled = 1;
  45. return 1;
  46. }
  47. __setup("nodsp", dsp_disable);
  48. static int mips_htw_disabled;
  49. static int __init htw_disable(char *s)
  50. {
  51. mips_htw_disabled = 1;
  52. cpu_data[0].options &= ~MIPS_CPU_HTW;
  53. write_c0_pwctl(read_c0_pwctl() &
  54. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  55. return 1;
  56. }
  57. __setup("nohtw", htw_disable);
  58. static int mips_ftlb_disabled;
  59. static int mips_has_ftlb_configured;
  60. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable);
  61. static int __init ftlb_disable(char *s)
  62. {
  63. unsigned int config4, mmuextdef;
  64. /*
  65. * If the core hasn't done any FTLB configuration, there is nothing
  66. * for us to do here.
  67. */
  68. if (!mips_has_ftlb_configured)
  69. return 1;
  70. /* Disable it in the boot cpu */
  71. set_ftlb_enable(&cpu_data[0], 0);
  72. back_to_back_c0_hazard();
  73. config4 = read_c0_config4();
  74. /* Check that FTLB has been disabled */
  75. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  76. /* MMUSIZEEXT == VTLB ON, FTLB OFF */
  77. if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
  78. /* This should never happen */
  79. pr_warn("FTLB could not be disabled!\n");
  80. return 1;
  81. }
  82. mips_ftlb_disabled = 1;
  83. mips_has_ftlb_configured = 0;
  84. /*
  85. * noftlb is mainly used for debug purposes so print
  86. * an informative message instead of using pr_debug()
  87. */
  88. pr_info("FTLB has been disabled\n");
  89. /*
  90. * Some of these bits are duplicated in the decode_config4.
  91. * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
  92. * once FTLB has been disabled so undo what decode_config4 did.
  93. */
  94. cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
  95. cpu_data[0].tlbsizeftlbsets;
  96. cpu_data[0].tlbsizeftlbsets = 0;
  97. cpu_data[0].tlbsizeftlbways = 0;
  98. return 1;
  99. }
  100. __setup("noftlb", ftlb_disable);
  101. static inline void check_errata(void)
  102. {
  103. struct cpuinfo_mips *c = &current_cpu_data;
  104. switch (current_cpu_type()) {
  105. case CPU_34K:
  106. /*
  107. * Erratum "RPS May Cause Incorrect Instruction Execution"
  108. * This code only handles VPE0, any SMP/RTOS code
  109. * making use of VPE1 will be responsable for that VPE.
  110. */
  111. if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
  112. write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
  113. break;
  114. default:
  115. break;
  116. }
  117. }
  118. void __init check_bugs32(void)
  119. {
  120. check_errata();
  121. }
  122. /*
  123. * Probe whether cpu has config register by trying to play with
  124. * alternate cache bit and see whether it matters.
  125. * It's used by cpu_probe to distinguish between R3000A and R3081.
  126. */
  127. static inline int cpu_has_confreg(void)
  128. {
  129. #ifdef CONFIG_CPU_R3000
  130. extern unsigned long r3k_cache_size(unsigned long);
  131. unsigned long size1, size2;
  132. unsigned long cfg = read_c0_conf();
  133. size1 = r3k_cache_size(ST0_ISC);
  134. write_c0_conf(cfg ^ R30XX_CONF_AC);
  135. size2 = r3k_cache_size(ST0_ISC);
  136. write_c0_conf(cfg);
  137. return size1 != size2;
  138. #else
  139. return 0;
  140. #endif
  141. }
  142. static inline void set_elf_platform(int cpu, const char *plat)
  143. {
  144. if (cpu == 0)
  145. __elf_platform = plat;
  146. }
  147. /*
  148. * Get the FPU Implementation/Revision.
  149. */
  150. static inline unsigned long cpu_get_fpu_id(void)
  151. {
  152. unsigned long tmp, fpu_id;
  153. tmp = read_c0_status();
  154. __enable_fpu(FPU_AS_IS);
  155. fpu_id = read_32bit_cp1_register(CP1_REVISION);
  156. write_c0_status(tmp);
  157. return fpu_id;
  158. }
  159. /*
  160. * Check the CPU has an FPU the official way.
  161. */
  162. static inline int __cpu_has_fpu(void)
  163. {
  164. return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
  165. }
  166. static inline unsigned long cpu_get_msa_id(void)
  167. {
  168. unsigned long status, msa_id;
  169. status = read_c0_status();
  170. __enable_fpu(FPU_64BIT);
  171. enable_msa();
  172. msa_id = read_msa_ir();
  173. disable_msa();
  174. write_c0_status(status);
  175. return msa_id;
  176. }
  177. static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
  178. {
  179. #ifdef __NEED_VMBITS_PROBE
  180. write_c0_entryhi(0x3fffffffffffe000ULL);
  181. back_to_back_c0_hazard();
  182. c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
  183. #endif
  184. }
  185. static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
  186. {
  187. switch (isa) {
  188. case MIPS_CPU_ISA_M64R2:
  189. c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
  190. case MIPS_CPU_ISA_M64R1:
  191. c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
  192. case MIPS_CPU_ISA_V:
  193. c->isa_level |= MIPS_CPU_ISA_V;
  194. case MIPS_CPU_ISA_IV:
  195. c->isa_level |= MIPS_CPU_ISA_IV;
  196. case MIPS_CPU_ISA_III:
  197. c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
  198. break;
  199. /* R6 incompatible with everything else */
  200. case MIPS_CPU_ISA_M64R6:
  201. c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
  202. case MIPS_CPU_ISA_M32R6:
  203. c->isa_level |= MIPS_CPU_ISA_M32R6;
  204. /* Break here so we don't add incompatible ISAs */
  205. break;
  206. case MIPS_CPU_ISA_M32R2:
  207. c->isa_level |= MIPS_CPU_ISA_M32R2;
  208. case MIPS_CPU_ISA_M32R1:
  209. c->isa_level |= MIPS_CPU_ISA_M32R1;
  210. case MIPS_CPU_ISA_II:
  211. c->isa_level |= MIPS_CPU_ISA_II;
  212. break;
  213. }
  214. }
  215. static char unknown_isa[] = KERN_ERR \
  216. "Unsupported ISA type, c0.config0: %d.";
  217. static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
  218. {
  219. unsigned int probability = c->tlbsize / c->tlbsizevtlb;
  220. /*
  221. * 0 = All TLBWR instructions go to FTLB
  222. * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
  223. * FTLB and 1 goes to the VTLB.
  224. * 2 = 7:1: As above with 7:1 ratio.
  225. * 3 = 3:1: As above with 3:1 ratio.
  226. *
  227. * Use the linear midpoint as the probability threshold.
  228. */
  229. if (probability >= 12)
  230. return 1;
  231. else if (probability >= 6)
  232. return 2;
  233. else
  234. /*
  235. * So FTLB is less than 4 times bigger than VTLB.
  236. * A 3:1 ratio can still be useful though.
  237. */
  238. return 3;
  239. }
  240. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
  241. {
  242. unsigned int config6;
  243. /* It's implementation dependent how the FTLB can be enabled */
  244. switch (c->cputype) {
  245. case CPU_PROAPTIV:
  246. case CPU_P5600:
  247. /* proAptiv & related cores use Config6 to enable the FTLB */
  248. config6 = read_c0_config6();
  249. /* Clear the old probability value */
  250. config6 &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
  251. if (enable)
  252. /* Enable FTLB */
  253. write_c0_config6(config6 |
  254. (calculate_ftlb_probability(c)
  255. << MIPS_CONF6_FTLBP_SHIFT)
  256. | MIPS_CONF6_FTLBEN);
  257. else
  258. /* Disable FTLB */
  259. write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
  260. back_to_back_c0_hazard();
  261. break;
  262. }
  263. }
  264. static inline unsigned int decode_config0(struct cpuinfo_mips *c)
  265. {
  266. unsigned int config0;
  267. int isa;
  268. config0 = read_c0_config();
  269. /*
  270. * Look for Standard TLB or Dual VTLB and FTLB
  271. */
  272. if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
  273. (((config0 & MIPS_CONF_MT) >> 7) == 4))
  274. c->options |= MIPS_CPU_TLB;
  275. isa = (config0 & MIPS_CONF_AT) >> 13;
  276. switch (isa) {
  277. case 0:
  278. switch ((config0 & MIPS_CONF_AR) >> 10) {
  279. case 0:
  280. set_isa(c, MIPS_CPU_ISA_M32R1);
  281. break;
  282. case 1:
  283. set_isa(c, MIPS_CPU_ISA_M32R2);
  284. break;
  285. case 2:
  286. set_isa(c, MIPS_CPU_ISA_M32R6);
  287. break;
  288. default:
  289. goto unknown;
  290. }
  291. break;
  292. case 2:
  293. switch ((config0 & MIPS_CONF_AR) >> 10) {
  294. case 0:
  295. set_isa(c, MIPS_CPU_ISA_M64R1);
  296. break;
  297. case 1:
  298. set_isa(c, MIPS_CPU_ISA_M64R2);
  299. break;
  300. case 2:
  301. set_isa(c, MIPS_CPU_ISA_M64R6);
  302. break;
  303. default:
  304. goto unknown;
  305. }
  306. break;
  307. default:
  308. goto unknown;
  309. }
  310. return config0 & MIPS_CONF_M;
  311. unknown:
  312. panic(unknown_isa, config0);
  313. }
  314. static inline unsigned int decode_config1(struct cpuinfo_mips *c)
  315. {
  316. unsigned int config1;
  317. config1 = read_c0_config1();
  318. if (config1 & MIPS_CONF1_MD)
  319. c->ases |= MIPS_ASE_MDMX;
  320. if (config1 & MIPS_CONF1_WR)
  321. c->options |= MIPS_CPU_WATCH;
  322. if (config1 & MIPS_CONF1_CA)
  323. c->ases |= MIPS_ASE_MIPS16;
  324. if (config1 & MIPS_CONF1_EP)
  325. c->options |= MIPS_CPU_EJTAG;
  326. if (config1 & MIPS_CONF1_FP) {
  327. c->options |= MIPS_CPU_FPU;
  328. c->options |= MIPS_CPU_32FPR;
  329. }
  330. if (cpu_has_tlb) {
  331. c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
  332. c->tlbsizevtlb = c->tlbsize;
  333. c->tlbsizeftlbsets = 0;
  334. }
  335. return config1 & MIPS_CONF_M;
  336. }
  337. static inline unsigned int decode_config2(struct cpuinfo_mips *c)
  338. {
  339. unsigned int config2;
  340. config2 = read_c0_config2();
  341. if (config2 & MIPS_CONF2_SL)
  342. c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
  343. return config2 & MIPS_CONF_M;
  344. }
  345. static inline unsigned int decode_config3(struct cpuinfo_mips *c)
  346. {
  347. unsigned int config3;
  348. config3 = read_c0_config3();
  349. if (config3 & MIPS_CONF3_SM) {
  350. c->ases |= MIPS_ASE_SMARTMIPS;
  351. c->options |= MIPS_CPU_RIXI;
  352. }
  353. if (config3 & MIPS_CONF3_RXI)
  354. c->options |= MIPS_CPU_RIXI;
  355. if (config3 & MIPS_CONF3_DSP)
  356. c->ases |= MIPS_ASE_DSP;
  357. if (config3 & MIPS_CONF3_DSP2P)
  358. c->ases |= MIPS_ASE_DSP2P;
  359. if (config3 & MIPS_CONF3_VINT)
  360. c->options |= MIPS_CPU_VINT;
  361. if (config3 & MIPS_CONF3_VEIC)
  362. c->options |= MIPS_CPU_VEIC;
  363. if (config3 & MIPS_CONF3_MT)
  364. c->ases |= MIPS_ASE_MIPSMT;
  365. if (config3 & MIPS_CONF3_ULRI)
  366. c->options |= MIPS_CPU_ULRI;
  367. if (config3 & MIPS_CONF3_ISA)
  368. c->options |= MIPS_CPU_MICROMIPS;
  369. if (config3 & MIPS_CONF3_VZ)
  370. c->ases |= MIPS_ASE_VZ;
  371. if (config3 & MIPS_CONF3_SC)
  372. c->options |= MIPS_CPU_SEGMENTS;
  373. if (config3 & MIPS_CONF3_MSA)
  374. c->ases |= MIPS_ASE_MSA;
  375. /* Only tested on 32-bit cores */
  376. if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT)) {
  377. c->htw_seq = 0;
  378. c->options |= MIPS_CPU_HTW;
  379. }
  380. return config3 & MIPS_CONF_M;
  381. }
  382. static inline unsigned int decode_config4(struct cpuinfo_mips *c)
  383. {
  384. unsigned int config4;
  385. unsigned int newcf4;
  386. unsigned int mmuextdef;
  387. unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
  388. config4 = read_c0_config4();
  389. if (cpu_has_tlb) {
  390. if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
  391. c->options |= MIPS_CPU_TLBINV;
  392. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  393. switch (mmuextdef) {
  394. case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
  395. c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
  396. c->tlbsizevtlb = c->tlbsize;
  397. break;
  398. case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
  399. c->tlbsizevtlb +=
  400. ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
  401. MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
  402. c->tlbsize = c->tlbsizevtlb;
  403. ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
  404. /* fall through */
  405. case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
  406. if (mips_ftlb_disabled)
  407. break;
  408. newcf4 = (config4 & ~ftlb_page) |
  409. (page_size_ftlb(mmuextdef) <<
  410. MIPS_CONF4_FTLBPAGESIZE_SHIFT);
  411. write_c0_config4(newcf4);
  412. back_to_back_c0_hazard();
  413. config4 = read_c0_config4();
  414. if (config4 != newcf4) {
  415. pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
  416. PAGE_SIZE, config4);
  417. /* Switch FTLB off */
  418. set_ftlb_enable(c, 0);
  419. break;
  420. }
  421. c->tlbsizeftlbsets = 1 <<
  422. ((config4 & MIPS_CONF4_FTLBSETS) >>
  423. MIPS_CONF4_FTLBSETS_SHIFT);
  424. c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
  425. MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
  426. c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
  427. mips_has_ftlb_configured = 1;
  428. break;
  429. }
  430. }
  431. c->kscratch_mask = (config4 >> 16) & 0xff;
  432. return config4 & MIPS_CONF_M;
  433. }
  434. static inline unsigned int decode_config5(struct cpuinfo_mips *c)
  435. {
  436. unsigned int config5;
  437. config5 = read_c0_config5();
  438. config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
  439. write_c0_config5(config5);
  440. if (config5 & MIPS_CONF5_EVA)
  441. c->options |= MIPS_CPU_EVA;
  442. if (config5 & MIPS_CONF5_MRP)
  443. c->options |= MIPS_CPU_MAAR;
  444. if (config5 & MIPS_CONF5_LLB)
  445. c->options |= MIPS_CPU_RW_LLB;
  446. return config5 & MIPS_CONF_M;
  447. }
  448. static void decode_configs(struct cpuinfo_mips *c)
  449. {
  450. int ok;
  451. /* MIPS32 or MIPS64 compliant CPU. */
  452. c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
  453. MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
  454. c->scache.flags = MIPS_CACHE_NOT_PRESENT;
  455. /* Enable FTLB if present and not disabled */
  456. set_ftlb_enable(c, !mips_ftlb_disabled);
  457. ok = decode_config0(c); /* Read Config registers. */
  458. BUG_ON(!ok); /* Arch spec violation! */
  459. if (ok)
  460. ok = decode_config1(c);
  461. if (ok)
  462. ok = decode_config2(c);
  463. if (ok)
  464. ok = decode_config3(c);
  465. if (ok)
  466. ok = decode_config4(c);
  467. if (ok)
  468. ok = decode_config5(c);
  469. mips_probe_watch_registers(c);
  470. if (cpu_has_rixi) {
  471. /* Enable the RIXI exceptions */
  472. set_c0_pagegrain(PG_IEC);
  473. back_to_back_c0_hazard();
  474. /* Verify the IEC bit is set */
  475. if (read_c0_pagegrain() & PG_IEC)
  476. c->options |= MIPS_CPU_RIXIEX;
  477. }
  478. #ifndef CONFIG_MIPS_CPS
  479. if (cpu_has_mips_r2_r6) {
  480. c->core = get_ebase_cpunum();
  481. if (cpu_has_mipsmt)
  482. c->core >>= fls(core_nvpes()) - 1;
  483. }
  484. #endif
  485. }
  486. #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
  487. | MIPS_CPU_COUNTER)
  488. static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
  489. {
  490. switch (c->processor_id & PRID_IMP_MASK) {
  491. case PRID_IMP_R2000:
  492. c->cputype = CPU_R2000;
  493. __cpu_name[cpu] = "R2000";
  494. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  495. MIPS_CPU_NOFPUEX;
  496. if (__cpu_has_fpu())
  497. c->options |= MIPS_CPU_FPU;
  498. c->tlbsize = 64;
  499. break;
  500. case PRID_IMP_R3000:
  501. if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
  502. if (cpu_has_confreg()) {
  503. c->cputype = CPU_R3081E;
  504. __cpu_name[cpu] = "R3081";
  505. } else {
  506. c->cputype = CPU_R3000A;
  507. __cpu_name[cpu] = "R3000A";
  508. }
  509. } else {
  510. c->cputype = CPU_R3000;
  511. __cpu_name[cpu] = "R3000";
  512. }
  513. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  514. MIPS_CPU_NOFPUEX;
  515. if (__cpu_has_fpu())
  516. c->options |= MIPS_CPU_FPU;
  517. c->tlbsize = 64;
  518. break;
  519. case PRID_IMP_R4000:
  520. if (read_c0_config() & CONF_SC) {
  521. if ((c->processor_id & PRID_REV_MASK) >=
  522. PRID_REV_R4400) {
  523. c->cputype = CPU_R4400PC;
  524. __cpu_name[cpu] = "R4400PC";
  525. } else {
  526. c->cputype = CPU_R4000PC;
  527. __cpu_name[cpu] = "R4000PC";
  528. }
  529. } else {
  530. int cca = read_c0_config() & CONF_CM_CMASK;
  531. int mc;
  532. /*
  533. * SC and MC versions can't be reliably told apart,
  534. * but only the latter support coherent caching
  535. * modes so assume the firmware has set the KSEG0
  536. * coherency attribute reasonably (if uncached, we
  537. * assume SC).
  538. */
  539. switch (cca) {
  540. case CONF_CM_CACHABLE_CE:
  541. case CONF_CM_CACHABLE_COW:
  542. case CONF_CM_CACHABLE_CUW:
  543. mc = 1;
  544. break;
  545. default:
  546. mc = 0;
  547. break;
  548. }
  549. if ((c->processor_id & PRID_REV_MASK) >=
  550. PRID_REV_R4400) {
  551. c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
  552. __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
  553. } else {
  554. c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
  555. __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
  556. }
  557. }
  558. set_isa(c, MIPS_CPU_ISA_III);
  559. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  560. MIPS_CPU_WATCH | MIPS_CPU_VCE |
  561. MIPS_CPU_LLSC;
  562. c->tlbsize = 48;
  563. break;
  564. case PRID_IMP_VR41XX:
  565. set_isa(c, MIPS_CPU_ISA_III);
  566. c->options = R4K_OPTS;
  567. c->tlbsize = 32;
  568. switch (c->processor_id & 0xf0) {
  569. case PRID_REV_VR4111:
  570. c->cputype = CPU_VR4111;
  571. __cpu_name[cpu] = "NEC VR4111";
  572. break;
  573. case PRID_REV_VR4121:
  574. c->cputype = CPU_VR4121;
  575. __cpu_name[cpu] = "NEC VR4121";
  576. break;
  577. case PRID_REV_VR4122:
  578. if ((c->processor_id & 0xf) < 0x3) {
  579. c->cputype = CPU_VR4122;
  580. __cpu_name[cpu] = "NEC VR4122";
  581. } else {
  582. c->cputype = CPU_VR4181A;
  583. __cpu_name[cpu] = "NEC VR4181A";
  584. }
  585. break;
  586. case PRID_REV_VR4130:
  587. if ((c->processor_id & 0xf) < 0x4) {
  588. c->cputype = CPU_VR4131;
  589. __cpu_name[cpu] = "NEC VR4131";
  590. } else {
  591. c->cputype = CPU_VR4133;
  592. c->options |= MIPS_CPU_LLSC;
  593. __cpu_name[cpu] = "NEC VR4133";
  594. }
  595. break;
  596. default:
  597. printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
  598. c->cputype = CPU_VR41XX;
  599. __cpu_name[cpu] = "NEC Vr41xx";
  600. break;
  601. }
  602. break;
  603. case PRID_IMP_R4300:
  604. c->cputype = CPU_R4300;
  605. __cpu_name[cpu] = "R4300";
  606. set_isa(c, MIPS_CPU_ISA_III);
  607. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  608. MIPS_CPU_LLSC;
  609. c->tlbsize = 32;
  610. break;
  611. case PRID_IMP_R4600:
  612. c->cputype = CPU_R4600;
  613. __cpu_name[cpu] = "R4600";
  614. set_isa(c, MIPS_CPU_ISA_III);
  615. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  616. MIPS_CPU_LLSC;
  617. c->tlbsize = 48;
  618. break;
  619. #if 0
  620. case PRID_IMP_R4650:
  621. /*
  622. * This processor doesn't have an MMU, so it's not
  623. * "real easy" to run Linux on it. It is left purely
  624. * for documentation. Commented out because it shares
  625. * it's c0_prid id number with the TX3900.
  626. */
  627. c->cputype = CPU_R4650;
  628. __cpu_name[cpu] = "R4650";
  629. set_isa(c, MIPS_CPU_ISA_III);
  630. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
  631. c->tlbsize = 48;
  632. break;
  633. #endif
  634. case PRID_IMP_TX39:
  635. c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
  636. if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
  637. c->cputype = CPU_TX3927;
  638. __cpu_name[cpu] = "TX3927";
  639. c->tlbsize = 64;
  640. } else {
  641. switch (c->processor_id & PRID_REV_MASK) {
  642. case PRID_REV_TX3912:
  643. c->cputype = CPU_TX3912;
  644. __cpu_name[cpu] = "TX3912";
  645. c->tlbsize = 32;
  646. break;
  647. case PRID_REV_TX3922:
  648. c->cputype = CPU_TX3922;
  649. __cpu_name[cpu] = "TX3922";
  650. c->tlbsize = 64;
  651. break;
  652. }
  653. }
  654. break;
  655. case PRID_IMP_R4700:
  656. c->cputype = CPU_R4700;
  657. __cpu_name[cpu] = "R4700";
  658. set_isa(c, MIPS_CPU_ISA_III);
  659. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  660. MIPS_CPU_LLSC;
  661. c->tlbsize = 48;
  662. break;
  663. case PRID_IMP_TX49:
  664. c->cputype = CPU_TX49XX;
  665. __cpu_name[cpu] = "R49XX";
  666. set_isa(c, MIPS_CPU_ISA_III);
  667. c->options = R4K_OPTS | MIPS_CPU_LLSC;
  668. if (!(c->processor_id & 0x08))
  669. c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
  670. c->tlbsize = 48;
  671. break;
  672. case PRID_IMP_R5000:
  673. c->cputype = CPU_R5000;
  674. __cpu_name[cpu] = "R5000";
  675. set_isa(c, MIPS_CPU_ISA_IV);
  676. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  677. MIPS_CPU_LLSC;
  678. c->tlbsize = 48;
  679. break;
  680. case PRID_IMP_R5432:
  681. c->cputype = CPU_R5432;
  682. __cpu_name[cpu] = "R5432";
  683. set_isa(c, MIPS_CPU_ISA_IV);
  684. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  685. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  686. c->tlbsize = 48;
  687. break;
  688. case PRID_IMP_R5500:
  689. c->cputype = CPU_R5500;
  690. __cpu_name[cpu] = "R5500";
  691. set_isa(c, MIPS_CPU_ISA_IV);
  692. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  693. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  694. c->tlbsize = 48;
  695. break;
  696. case PRID_IMP_NEVADA:
  697. c->cputype = CPU_NEVADA;
  698. __cpu_name[cpu] = "Nevada";
  699. set_isa(c, MIPS_CPU_ISA_IV);
  700. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  701. MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
  702. c->tlbsize = 48;
  703. break;
  704. case PRID_IMP_R6000:
  705. c->cputype = CPU_R6000;
  706. __cpu_name[cpu] = "R6000";
  707. set_isa(c, MIPS_CPU_ISA_II);
  708. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  709. MIPS_CPU_LLSC;
  710. c->tlbsize = 32;
  711. break;
  712. case PRID_IMP_R6000A:
  713. c->cputype = CPU_R6000A;
  714. __cpu_name[cpu] = "R6000A";
  715. set_isa(c, MIPS_CPU_ISA_II);
  716. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  717. MIPS_CPU_LLSC;
  718. c->tlbsize = 32;
  719. break;
  720. case PRID_IMP_RM7000:
  721. c->cputype = CPU_RM7000;
  722. __cpu_name[cpu] = "RM7000";
  723. set_isa(c, MIPS_CPU_ISA_IV);
  724. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  725. MIPS_CPU_LLSC;
  726. /*
  727. * Undocumented RM7000: Bit 29 in the info register of
  728. * the RM7000 v2.0 indicates if the TLB has 48 or 64
  729. * entries.
  730. *
  731. * 29 1 => 64 entry JTLB
  732. * 0 => 48 entry JTLB
  733. */
  734. c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
  735. break;
  736. case PRID_IMP_R8000:
  737. c->cputype = CPU_R8000;
  738. __cpu_name[cpu] = "RM8000";
  739. set_isa(c, MIPS_CPU_ISA_IV);
  740. c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
  741. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  742. MIPS_CPU_LLSC;
  743. c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
  744. break;
  745. case PRID_IMP_R10000:
  746. c->cputype = CPU_R10000;
  747. __cpu_name[cpu] = "R10000";
  748. set_isa(c, MIPS_CPU_ISA_IV);
  749. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  750. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  751. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  752. MIPS_CPU_LLSC;
  753. c->tlbsize = 64;
  754. break;
  755. case PRID_IMP_R12000:
  756. c->cputype = CPU_R12000;
  757. __cpu_name[cpu] = "R12000";
  758. set_isa(c, MIPS_CPU_ISA_IV);
  759. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  760. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  761. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  762. MIPS_CPU_LLSC;
  763. c->tlbsize = 64;
  764. break;
  765. case PRID_IMP_R14000:
  766. c->cputype = CPU_R14000;
  767. __cpu_name[cpu] = "R14000";
  768. set_isa(c, MIPS_CPU_ISA_IV);
  769. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  770. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  771. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  772. MIPS_CPU_LLSC;
  773. c->tlbsize = 64;
  774. break;
  775. case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
  776. switch (c->processor_id & PRID_REV_MASK) {
  777. case PRID_REV_LOONGSON2E:
  778. c->cputype = CPU_LOONGSON2;
  779. __cpu_name[cpu] = "ICT Loongson-2";
  780. set_elf_platform(cpu, "loongson2e");
  781. set_isa(c, MIPS_CPU_ISA_III);
  782. break;
  783. case PRID_REV_LOONGSON2F:
  784. c->cputype = CPU_LOONGSON2;
  785. __cpu_name[cpu] = "ICT Loongson-2";
  786. set_elf_platform(cpu, "loongson2f");
  787. set_isa(c, MIPS_CPU_ISA_III);
  788. break;
  789. case PRID_REV_LOONGSON3A:
  790. c->cputype = CPU_LOONGSON3;
  791. __cpu_name[cpu] = "ICT Loongson-3";
  792. set_elf_platform(cpu, "loongson3a");
  793. set_isa(c, MIPS_CPU_ISA_M64R1);
  794. break;
  795. case PRID_REV_LOONGSON3B_R1:
  796. case PRID_REV_LOONGSON3B_R2:
  797. c->cputype = CPU_LOONGSON3;
  798. __cpu_name[cpu] = "ICT Loongson-3";
  799. set_elf_platform(cpu, "loongson3b");
  800. set_isa(c, MIPS_CPU_ISA_M64R1);
  801. break;
  802. }
  803. c->options = R4K_OPTS |
  804. MIPS_CPU_FPU | MIPS_CPU_LLSC |
  805. MIPS_CPU_32FPR;
  806. c->tlbsize = 64;
  807. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  808. break;
  809. case PRID_IMP_LOONGSON_32: /* Loongson-1 */
  810. decode_configs(c);
  811. c->cputype = CPU_LOONGSON1;
  812. switch (c->processor_id & PRID_REV_MASK) {
  813. case PRID_REV_LOONGSON1B:
  814. __cpu_name[cpu] = "Loongson 1B";
  815. break;
  816. }
  817. break;
  818. }
  819. }
  820. static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
  821. {
  822. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  823. switch (c->processor_id & PRID_IMP_MASK) {
  824. case PRID_IMP_QEMU_GENERIC:
  825. c->writecombine = _CACHE_UNCACHED;
  826. c->cputype = CPU_QEMU_GENERIC;
  827. __cpu_name[cpu] = "MIPS GENERIC QEMU";
  828. break;
  829. case PRID_IMP_4KC:
  830. c->cputype = CPU_4KC;
  831. c->writecombine = _CACHE_UNCACHED;
  832. __cpu_name[cpu] = "MIPS 4Kc";
  833. break;
  834. case PRID_IMP_4KEC:
  835. case PRID_IMP_4KECR2:
  836. c->cputype = CPU_4KEC;
  837. c->writecombine = _CACHE_UNCACHED;
  838. __cpu_name[cpu] = "MIPS 4KEc";
  839. break;
  840. case PRID_IMP_4KSC:
  841. case PRID_IMP_4KSD:
  842. c->cputype = CPU_4KSC;
  843. c->writecombine = _CACHE_UNCACHED;
  844. __cpu_name[cpu] = "MIPS 4KSc";
  845. break;
  846. case PRID_IMP_5KC:
  847. c->cputype = CPU_5KC;
  848. c->writecombine = _CACHE_UNCACHED;
  849. __cpu_name[cpu] = "MIPS 5Kc";
  850. break;
  851. case PRID_IMP_5KE:
  852. c->cputype = CPU_5KE;
  853. c->writecombine = _CACHE_UNCACHED;
  854. __cpu_name[cpu] = "MIPS 5KE";
  855. break;
  856. case PRID_IMP_20KC:
  857. c->cputype = CPU_20KC;
  858. c->writecombine = _CACHE_UNCACHED;
  859. __cpu_name[cpu] = "MIPS 20Kc";
  860. break;
  861. case PRID_IMP_24K:
  862. c->cputype = CPU_24K;
  863. c->writecombine = _CACHE_UNCACHED;
  864. __cpu_name[cpu] = "MIPS 24Kc";
  865. break;
  866. case PRID_IMP_24KE:
  867. c->cputype = CPU_24K;
  868. c->writecombine = _CACHE_UNCACHED;
  869. __cpu_name[cpu] = "MIPS 24KEc";
  870. break;
  871. case PRID_IMP_25KF:
  872. c->cputype = CPU_25KF;
  873. c->writecombine = _CACHE_UNCACHED;
  874. __cpu_name[cpu] = "MIPS 25Kc";
  875. break;
  876. case PRID_IMP_34K:
  877. c->cputype = CPU_34K;
  878. c->writecombine = _CACHE_UNCACHED;
  879. __cpu_name[cpu] = "MIPS 34Kc";
  880. break;
  881. case PRID_IMP_74K:
  882. c->cputype = CPU_74K;
  883. c->writecombine = _CACHE_UNCACHED;
  884. __cpu_name[cpu] = "MIPS 74Kc";
  885. break;
  886. case PRID_IMP_M14KC:
  887. c->cputype = CPU_M14KC;
  888. c->writecombine = _CACHE_UNCACHED;
  889. __cpu_name[cpu] = "MIPS M14Kc";
  890. break;
  891. case PRID_IMP_M14KEC:
  892. c->cputype = CPU_M14KEC;
  893. c->writecombine = _CACHE_UNCACHED;
  894. __cpu_name[cpu] = "MIPS M14KEc";
  895. break;
  896. case PRID_IMP_1004K:
  897. c->cputype = CPU_1004K;
  898. c->writecombine = _CACHE_UNCACHED;
  899. __cpu_name[cpu] = "MIPS 1004Kc";
  900. break;
  901. case PRID_IMP_1074K:
  902. c->cputype = CPU_1074K;
  903. c->writecombine = _CACHE_UNCACHED;
  904. __cpu_name[cpu] = "MIPS 1074Kc";
  905. break;
  906. case PRID_IMP_INTERAPTIV_UP:
  907. c->cputype = CPU_INTERAPTIV;
  908. __cpu_name[cpu] = "MIPS interAptiv";
  909. break;
  910. case PRID_IMP_INTERAPTIV_MP:
  911. c->cputype = CPU_INTERAPTIV;
  912. __cpu_name[cpu] = "MIPS interAptiv (multi)";
  913. break;
  914. case PRID_IMP_PROAPTIV_UP:
  915. c->cputype = CPU_PROAPTIV;
  916. __cpu_name[cpu] = "MIPS proAptiv";
  917. break;
  918. case PRID_IMP_PROAPTIV_MP:
  919. c->cputype = CPU_PROAPTIV;
  920. __cpu_name[cpu] = "MIPS proAptiv (multi)";
  921. break;
  922. case PRID_IMP_P5600:
  923. c->cputype = CPU_P5600;
  924. __cpu_name[cpu] = "MIPS P5600";
  925. break;
  926. case PRID_IMP_M5150:
  927. c->cputype = CPU_M5150;
  928. __cpu_name[cpu] = "MIPS M5150";
  929. break;
  930. }
  931. decode_configs(c);
  932. spram_config();
  933. }
  934. static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
  935. {
  936. decode_configs(c);
  937. switch (c->processor_id & PRID_IMP_MASK) {
  938. case PRID_IMP_AU1_REV1:
  939. case PRID_IMP_AU1_REV2:
  940. c->cputype = CPU_ALCHEMY;
  941. switch ((c->processor_id >> 24) & 0xff) {
  942. case 0:
  943. __cpu_name[cpu] = "Au1000";
  944. break;
  945. case 1:
  946. __cpu_name[cpu] = "Au1500";
  947. break;
  948. case 2:
  949. __cpu_name[cpu] = "Au1100";
  950. break;
  951. case 3:
  952. __cpu_name[cpu] = "Au1550";
  953. break;
  954. case 4:
  955. __cpu_name[cpu] = "Au1200";
  956. if ((c->processor_id & PRID_REV_MASK) == 2)
  957. __cpu_name[cpu] = "Au1250";
  958. break;
  959. case 5:
  960. __cpu_name[cpu] = "Au1210";
  961. break;
  962. default:
  963. __cpu_name[cpu] = "Au1xxx";
  964. break;
  965. }
  966. break;
  967. }
  968. }
  969. static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
  970. {
  971. decode_configs(c);
  972. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  973. switch (c->processor_id & PRID_IMP_MASK) {
  974. case PRID_IMP_SB1:
  975. c->cputype = CPU_SB1;
  976. __cpu_name[cpu] = "SiByte SB1";
  977. /* FPU in pass1 is known to have issues. */
  978. if ((c->processor_id & PRID_REV_MASK) < 0x02)
  979. c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
  980. break;
  981. case PRID_IMP_SB1A:
  982. c->cputype = CPU_SB1A;
  983. __cpu_name[cpu] = "SiByte SB1A";
  984. break;
  985. }
  986. }
  987. static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
  988. {
  989. decode_configs(c);
  990. switch (c->processor_id & PRID_IMP_MASK) {
  991. case PRID_IMP_SR71000:
  992. c->cputype = CPU_SR71000;
  993. __cpu_name[cpu] = "Sandcraft SR71000";
  994. c->scache.ways = 8;
  995. c->tlbsize = 64;
  996. break;
  997. }
  998. }
  999. static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
  1000. {
  1001. decode_configs(c);
  1002. switch (c->processor_id & PRID_IMP_MASK) {
  1003. case PRID_IMP_PR4450:
  1004. c->cputype = CPU_PR4450;
  1005. __cpu_name[cpu] = "Philips PR4450";
  1006. set_isa(c, MIPS_CPU_ISA_M32R1);
  1007. break;
  1008. }
  1009. }
  1010. static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
  1011. {
  1012. decode_configs(c);
  1013. switch (c->processor_id & PRID_IMP_MASK) {
  1014. case PRID_IMP_BMIPS32_REV4:
  1015. case PRID_IMP_BMIPS32_REV8:
  1016. c->cputype = CPU_BMIPS32;
  1017. __cpu_name[cpu] = "Broadcom BMIPS32";
  1018. set_elf_platform(cpu, "bmips32");
  1019. break;
  1020. case PRID_IMP_BMIPS3300:
  1021. case PRID_IMP_BMIPS3300_ALT:
  1022. case PRID_IMP_BMIPS3300_BUG:
  1023. c->cputype = CPU_BMIPS3300;
  1024. __cpu_name[cpu] = "Broadcom BMIPS3300";
  1025. set_elf_platform(cpu, "bmips3300");
  1026. break;
  1027. case PRID_IMP_BMIPS43XX: {
  1028. int rev = c->processor_id & PRID_REV_MASK;
  1029. if (rev >= PRID_REV_BMIPS4380_LO &&
  1030. rev <= PRID_REV_BMIPS4380_HI) {
  1031. c->cputype = CPU_BMIPS4380;
  1032. __cpu_name[cpu] = "Broadcom BMIPS4380";
  1033. set_elf_platform(cpu, "bmips4380");
  1034. } else {
  1035. c->cputype = CPU_BMIPS4350;
  1036. __cpu_name[cpu] = "Broadcom BMIPS4350";
  1037. set_elf_platform(cpu, "bmips4350");
  1038. }
  1039. break;
  1040. }
  1041. case PRID_IMP_BMIPS5000:
  1042. case PRID_IMP_BMIPS5200:
  1043. c->cputype = CPU_BMIPS5000;
  1044. __cpu_name[cpu] = "Broadcom BMIPS5000";
  1045. set_elf_platform(cpu, "bmips5000");
  1046. c->options |= MIPS_CPU_ULRI;
  1047. break;
  1048. }
  1049. }
  1050. static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
  1051. {
  1052. decode_configs(c);
  1053. switch (c->processor_id & PRID_IMP_MASK) {
  1054. case PRID_IMP_CAVIUM_CN38XX:
  1055. case PRID_IMP_CAVIUM_CN31XX:
  1056. case PRID_IMP_CAVIUM_CN30XX:
  1057. c->cputype = CPU_CAVIUM_OCTEON;
  1058. __cpu_name[cpu] = "Cavium Octeon";
  1059. goto platform;
  1060. case PRID_IMP_CAVIUM_CN58XX:
  1061. case PRID_IMP_CAVIUM_CN56XX:
  1062. case PRID_IMP_CAVIUM_CN50XX:
  1063. case PRID_IMP_CAVIUM_CN52XX:
  1064. c->cputype = CPU_CAVIUM_OCTEON_PLUS;
  1065. __cpu_name[cpu] = "Cavium Octeon+";
  1066. platform:
  1067. set_elf_platform(cpu, "octeon");
  1068. break;
  1069. case PRID_IMP_CAVIUM_CN61XX:
  1070. case PRID_IMP_CAVIUM_CN63XX:
  1071. case PRID_IMP_CAVIUM_CN66XX:
  1072. case PRID_IMP_CAVIUM_CN68XX:
  1073. case PRID_IMP_CAVIUM_CNF71XX:
  1074. c->cputype = CPU_CAVIUM_OCTEON2;
  1075. __cpu_name[cpu] = "Cavium Octeon II";
  1076. set_elf_platform(cpu, "octeon2");
  1077. break;
  1078. case PRID_IMP_CAVIUM_CN70XX:
  1079. case PRID_IMP_CAVIUM_CN78XX:
  1080. c->cputype = CPU_CAVIUM_OCTEON3;
  1081. __cpu_name[cpu] = "Cavium Octeon III";
  1082. set_elf_platform(cpu, "octeon3");
  1083. break;
  1084. default:
  1085. printk(KERN_INFO "Unknown Octeon chip!\n");
  1086. c->cputype = CPU_UNKNOWN;
  1087. break;
  1088. }
  1089. }
  1090. static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
  1091. {
  1092. decode_configs(c);
  1093. /* JZRISC does not implement the CP0 counter. */
  1094. c->options &= ~MIPS_CPU_COUNTER;
  1095. BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
  1096. switch (c->processor_id & PRID_IMP_MASK) {
  1097. case PRID_IMP_JZRISC:
  1098. c->cputype = CPU_JZRISC;
  1099. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  1100. __cpu_name[cpu] = "Ingenic JZRISC";
  1101. break;
  1102. default:
  1103. panic("Unknown Ingenic Processor ID!");
  1104. break;
  1105. }
  1106. }
  1107. static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
  1108. {
  1109. decode_configs(c);
  1110. if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
  1111. c->cputype = CPU_ALCHEMY;
  1112. __cpu_name[cpu] = "Au1300";
  1113. /* following stuff is not for Alchemy */
  1114. return;
  1115. }
  1116. c->options = (MIPS_CPU_TLB |
  1117. MIPS_CPU_4KEX |
  1118. MIPS_CPU_COUNTER |
  1119. MIPS_CPU_DIVEC |
  1120. MIPS_CPU_WATCH |
  1121. MIPS_CPU_EJTAG |
  1122. MIPS_CPU_LLSC);
  1123. switch (c->processor_id & PRID_IMP_MASK) {
  1124. case PRID_IMP_NETLOGIC_XLP2XX:
  1125. case PRID_IMP_NETLOGIC_XLP9XX:
  1126. case PRID_IMP_NETLOGIC_XLP5XX:
  1127. c->cputype = CPU_XLP;
  1128. __cpu_name[cpu] = "Broadcom XLPII";
  1129. break;
  1130. case PRID_IMP_NETLOGIC_XLP8XX:
  1131. case PRID_IMP_NETLOGIC_XLP3XX:
  1132. c->cputype = CPU_XLP;
  1133. __cpu_name[cpu] = "Netlogic XLP";
  1134. break;
  1135. case PRID_IMP_NETLOGIC_XLR732:
  1136. case PRID_IMP_NETLOGIC_XLR716:
  1137. case PRID_IMP_NETLOGIC_XLR532:
  1138. case PRID_IMP_NETLOGIC_XLR308:
  1139. case PRID_IMP_NETLOGIC_XLR532C:
  1140. case PRID_IMP_NETLOGIC_XLR516C:
  1141. case PRID_IMP_NETLOGIC_XLR508C:
  1142. case PRID_IMP_NETLOGIC_XLR308C:
  1143. c->cputype = CPU_XLR;
  1144. __cpu_name[cpu] = "Netlogic XLR";
  1145. break;
  1146. case PRID_IMP_NETLOGIC_XLS608:
  1147. case PRID_IMP_NETLOGIC_XLS408:
  1148. case PRID_IMP_NETLOGIC_XLS404:
  1149. case PRID_IMP_NETLOGIC_XLS208:
  1150. case PRID_IMP_NETLOGIC_XLS204:
  1151. case PRID_IMP_NETLOGIC_XLS108:
  1152. case PRID_IMP_NETLOGIC_XLS104:
  1153. case PRID_IMP_NETLOGIC_XLS616B:
  1154. case PRID_IMP_NETLOGIC_XLS608B:
  1155. case PRID_IMP_NETLOGIC_XLS416B:
  1156. case PRID_IMP_NETLOGIC_XLS412B:
  1157. case PRID_IMP_NETLOGIC_XLS408B:
  1158. case PRID_IMP_NETLOGIC_XLS404B:
  1159. c->cputype = CPU_XLR;
  1160. __cpu_name[cpu] = "Netlogic XLS";
  1161. break;
  1162. default:
  1163. pr_info("Unknown Netlogic chip id [%02x]!\n",
  1164. c->processor_id);
  1165. c->cputype = CPU_XLR;
  1166. break;
  1167. }
  1168. if (c->cputype == CPU_XLP) {
  1169. set_isa(c, MIPS_CPU_ISA_M64R2);
  1170. c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
  1171. /* This will be updated again after all threads are woken up */
  1172. c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
  1173. } else {
  1174. set_isa(c, MIPS_CPU_ISA_M64R1);
  1175. c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
  1176. }
  1177. c->kscratch_mask = 0xf;
  1178. }
  1179. #ifdef CONFIG_64BIT
  1180. /* For use by uaccess.h */
  1181. u64 __ua_limit;
  1182. EXPORT_SYMBOL(__ua_limit);
  1183. #endif
  1184. const char *__cpu_name[NR_CPUS];
  1185. const char *__elf_platform;
  1186. void cpu_probe(void)
  1187. {
  1188. struct cpuinfo_mips *c = &current_cpu_data;
  1189. unsigned int cpu = smp_processor_id();
  1190. c->processor_id = PRID_IMP_UNKNOWN;
  1191. c->fpu_id = FPIR_IMP_NONE;
  1192. c->cputype = CPU_UNKNOWN;
  1193. c->writecombine = _CACHE_UNCACHED;
  1194. c->processor_id = read_c0_prid();
  1195. switch (c->processor_id & PRID_COMP_MASK) {
  1196. case PRID_COMP_LEGACY:
  1197. cpu_probe_legacy(c, cpu);
  1198. break;
  1199. case PRID_COMP_MIPS:
  1200. cpu_probe_mips(c, cpu);
  1201. break;
  1202. case PRID_COMP_ALCHEMY:
  1203. cpu_probe_alchemy(c, cpu);
  1204. break;
  1205. case PRID_COMP_SIBYTE:
  1206. cpu_probe_sibyte(c, cpu);
  1207. break;
  1208. case PRID_COMP_BROADCOM:
  1209. cpu_probe_broadcom(c, cpu);
  1210. break;
  1211. case PRID_COMP_SANDCRAFT:
  1212. cpu_probe_sandcraft(c, cpu);
  1213. break;
  1214. case PRID_COMP_NXP:
  1215. cpu_probe_nxp(c, cpu);
  1216. break;
  1217. case PRID_COMP_CAVIUM:
  1218. cpu_probe_cavium(c, cpu);
  1219. break;
  1220. case PRID_COMP_INGENIC:
  1221. cpu_probe_ingenic(c, cpu);
  1222. break;
  1223. case PRID_COMP_NETLOGIC:
  1224. cpu_probe_netlogic(c, cpu);
  1225. break;
  1226. }
  1227. BUG_ON(!__cpu_name[cpu]);
  1228. BUG_ON(c->cputype == CPU_UNKNOWN);
  1229. /*
  1230. * Platform code can force the cpu type to optimize code
  1231. * generation. In that case be sure the cpu type is correctly
  1232. * manually setup otherwise it could trigger some nasty bugs.
  1233. */
  1234. BUG_ON(current_cpu_type() != c->cputype);
  1235. if (mips_fpu_disabled)
  1236. c->options &= ~MIPS_CPU_FPU;
  1237. if (mips_dsp_disabled)
  1238. c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  1239. if (mips_htw_disabled) {
  1240. c->options &= ~MIPS_CPU_HTW;
  1241. write_c0_pwctl(read_c0_pwctl() &
  1242. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  1243. }
  1244. if (c->options & MIPS_CPU_FPU) {
  1245. c->fpu_id = cpu_get_fpu_id();
  1246. if (c->isa_level & cpu_has_mips_r) {
  1247. if (c->fpu_id & MIPS_FPIR_3D)
  1248. c->ases |= MIPS_ASE_MIPS3D;
  1249. if (c->fpu_id & MIPS_FPIR_FREP)
  1250. c->options |= MIPS_CPU_FRE;
  1251. }
  1252. }
  1253. if (cpu_has_mips_r2_r6) {
  1254. c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
  1255. /* R2 has Performance Counter Interrupt indicator */
  1256. c->options |= MIPS_CPU_PCI;
  1257. }
  1258. else
  1259. c->srsets = 1;
  1260. if (cpu_has_msa) {
  1261. c->msa_id = cpu_get_msa_id();
  1262. WARN(c->msa_id & MSA_IR_WRPF,
  1263. "Vector register partitioning unimplemented!");
  1264. }
  1265. cpu_probe_vmbits(c);
  1266. #ifdef CONFIG_64BIT
  1267. if (cpu == 0)
  1268. __ua_limit = ~((1ull << cpu_vmbits) - 1);
  1269. #endif
  1270. }
  1271. void cpu_report(void)
  1272. {
  1273. struct cpuinfo_mips *c = &current_cpu_data;
  1274. pr_info("CPU%d revision is: %08x (%s)\n",
  1275. smp_processor_id(), c->processor_id, cpu_name_string());
  1276. if (c->options & MIPS_CPU_FPU)
  1277. printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
  1278. if (cpu_has_msa)
  1279. pr_info("MSA revision is: %08x\n", c->msa_id);
  1280. }