processor.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #include <linux/const.h>
  13. #define CIF_MCCK_PENDING 0 /* machine check handling is pending */
  14. #define CIF_ASCE_PRIMARY 1 /* primary asce needs fixup / uaccess */
  15. #define CIF_ASCE_SECONDARY 2 /* secondary asce needs fixup / uaccess */
  16. #define CIF_NOHZ_DELAY 3 /* delay HZ disable for a tick */
  17. #define CIF_FPU 4 /* restore FPU registers */
  18. #define CIF_IGNORE_IRQ 5 /* ignore interrupt (for udelay) */
  19. #define CIF_ENABLED_WAIT 6 /* in enabled wait state */
  20. #define _CIF_MCCK_PENDING _BITUL(CIF_MCCK_PENDING)
  21. #define _CIF_ASCE_PRIMARY _BITUL(CIF_ASCE_PRIMARY)
  22. #define _CIF_ASCE_SECONDARY _BITUL(CIF_ASCE_SECONDARY)
  23. #define _CIF_NOHZ_DELAY _BITUL(CIF_NOHZ_DELAY)
  24. #define _CIF_FPU _BITUL(CIF_FPU)
  25. #define _CIF_IGNORE_IRQ _BITUL(CIF_IGNORE_IRQ)
  26. #define _CIF_ENABLED_WAIT _BITUL(CIF_ENABLED_WAIT)
  27. #ifndef __ASSEMBLY__
  28. #include <linux/linkage.h>
  29. #include <linux/irqflags.h>
  30. #include <asm/cpu.h>
  31. #include <asm/page.h>
  32. #include <asm/ptrace.h>
  33. #include <asm/setup.h>
  34. #include <asm/runtime_instr.h>
  35. #include <asm/fpu/types.h>
  36. #include <asm/fpu/internal.h>
  37. static inline void set_cpu_flag(int flag)
  38. {
  39. S390_lowcore.cpu_flags |= (1UL << flag);
  40. }
  41. static inline void clear_cpu_flag(int flag)
  42. {
  43. S390_lowcore.cpu_flags &= ~(1UL << flag);
  44. }
  45. static inline int test_cpu_flag(int flag)
  46. {
  47. return !!(S390_lowcore.cpu_flags & (1UL << flag));
  48. }
  49. /*
  50. * Test CIF flag of another CPU. The caller needs to ensure that
  51. * CPU hotplug can not happen, e.g. by disabling preemption.
  52. */
  53. static inline int test_cpu_flag_of(int flag, int cpu)
  54. {
  55. struct lowcore *lc = lowcore_ptr[cpu];
  56. return !!(lc->cpu_flags & (1UL << flag));
  57. }
  58. #define arch_needs_cpu() test_cpu_flag(CIF_NOHZ_DELAY)
  59. /*
  60. * Default implementation of macro that returns current
  61. * instruction pointer ("program counter").
  62. */
  63. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  64. static inline void get_cpu_id(struct cpuid *ptr)
  65. {
  66. asm volatile("stidp %0" : "=Q" (*ptr));
  67. }
  68. void s390_adjust_jiffies(void);
  69. void s390_update_cpu_mhz(void);
  70. void cpu_detect_mhz_feature(void);
  71. extern const struct seq_operations cpuinfo_op;
  72. extern int sysctl_ieee_emulation_warnings;
  73. extern void execve_tail(void);
  74. /*
  75. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  76. */
  77. #define TASK_SIZE_OF(tsk) ((tsk)->mm ? \
  78. (tsk)->mm->context.asce_limit : TASK_MAX_SIZE)
  79. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  80. (1UL << 30) : (1UL << 41))
  81. #define TASK_SIZE TASK_SIZE_OF(current)
  82. #define TASK_MAX_SIZE (1UL << 53)
  83. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  84. #define STACK_TOP_MAX (1UL << 42)
  85. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  86. typedef struct {
  87. __u32 ar4;
  88. } mm_segment_t;
  89. /*
  90. * Thread structure
  91. */
  92. struct thread_struct {
  93. unsigned int acrs[NUM_ACRS];
  94. unsigned long ksp; /* kernel stack pointer */
  95. unsigned long user_timer; /* task cputime in user space */
  96. unsigned long guest_timer; /* task cputime in kvm guest */
  97. unsigned long system_timer; /* task cputime in kernel space */
  98. unsigned long hardirq_timer; /* task cputime in hardirq context */
  99. unsigned long softirq_timer; /* task cputime in softirq context */
  100. unsigned long sys_call_table; /* system call table address */
  101. mm_segment_t mm_segment;
  102. unsigned long gmap_addr; /* address of last gmap fault. */
  103. unsigned int gmap_write_flag; /* gmap fault write indication */
  104. unsigned int gmap_int_code; /* int code of last gmap fault */
  105. unsigned int gmap_pfault; /* signal of a pending guest pfault */
  106. /* Per-thread information related to debugging */
  107. struct per_regs per_user; /* User specified PER registers */
  108. struct per_event per_event; /* Cause of the last PER trap */
  109. unsigned long per_flags; /* Flags to control debug behavior */
  110. unsigned int system_call; /* system call number in signal */
  111. unsigned long last_break; /* last breaking-event-address. */
  112. /* pfault_wait is used to block the process on a pfault event */
  113. unsigned long pfault_wait;
  114. struct list_head list;
  115. /* cpu runtime instrumentation */
  116. struct runtime_instr_cb *ri_cb;
  117. unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
  118. /*
  119. * Warning: 'fpu' is dynamically-sized. It *MUST* be at
  120. * the end.
  121. */
  122. struct fpu fpu; /* FP and VX register save area */
  123. };
  124. /* Flag to disable transactions. */
  125. #define PER_FLAG_NO_TE 1UL
  126. /* Flag to enable random transaction aborts. */
  127. #define PER_FLAG_TE_ABORT_RAND 2UL
  128. /* Flag to specify random transaction abort mode:
  129. * - abort each transaction at a random instruction before TEND if set.
  130. * - abort random transactions at a random instruction if cleared.
  131. */
  132. #define PER_FLAG_TE_ABORT_RAND_TEND 4UL
  133. typedef struct thread_struct thread_struct;
  134. /*
  135. * Stack layout of a C stack frame.
  136. */
  137. #ifndef __PACK_STACK
  138. struct stack_frame {
  139. unsigned long back_chain;
  140. unsigned long empty1[5];
  141. unsigned long gprs[10];
  142. unsigned int empty2[8];
  143. };
  144. #else
  145. struct stack_frame {
  146. unsigned long empty1[5];
  147. unsigned int empty2[8];
  148. unsigned long gprs[10];
  149. unsigned long back_chain;
  150. };
  151. #endif
  152. #define ARCH_MIN_TASKALIGN 8
  153. #define INIT_THREAD { \
  154. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  155. .fpu.regs = (void *) init_task.thread.fpu.fprs, \
  156. }
  157. /*
  158. * Do necessary setup to start up a new thread.
  159. */
  160. #define start_thread(regs, new_psw, new_stackp) do { \
  161. regs->psw.mask = PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA; \
  162. regs->psw.addr = new_psw; \
  163. regs->gprs[15] = new_stackp; \
  164. execve_tail(); \
  165. } while (0)
  166. #define start_thread31(regs, new_psw, new_stackp) do { \
  167. regs->psw.mask = PSW_USER_BITS | PSW_MASK_BA; \
  168. regs->psw.addr = new_psw; \
  169. regs->gprs[15] = new_stackp; \
  170. crst_table_downgrade(current->mm); \
  171. execve_tail(); \
  172. } while (0)
  173. /* Forward declaration, a strange C thing */
  174. struct task_struct;
  175. struct mm_struct;
  176. struct seq_file;
  177. struct pt_regs;
  178. typedef int (*dump_trace_func_t)(void *data, unsigned long address, int reliable);
  179. void dump_trace(dump_trace_func_t func, void *data,
  180. struct task_struct *task, unsigned long sp);
  181. void show_registers(struct pt_regs *regs);
  182. void show_cacheinfo(struct seq_file *m);
  183. /* Free all resources held by a thread. */
  184. extern void release_thread(struct task_struct *);
  185. /*
  186. * Return saved PC of a blocked thread.
  187. */
  188. extern unsigned long thread_saved_pc(struct task_struct *t);
  189. unsigned long get_wchan(struct task_struct *p);
  190. #define task_pt_regs(tsk) ((struct pt_regs *) \
  191. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  192. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  193. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  194. /* Has task runtime instrumentation enabled ? */
  195. #define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)
  196. static inline unsigned long current_stack_pointer(void)
  197. {
  198. unsigned long sp;
  199. asm volatile("la %0,0(15)" : "=a" (sp));
  200. return sp;
  201. }
  202. static inline unsigned short stap(void)
  203. {
  204. unsigned short cpu_address;
  205. asm volatile("stap %0" : "=m" (cpu_address));
  206. return cpu_address;
  207. }
  208. /*
  209. * Give up the time slice of the virtual PU.
  210. */
  211. #define cpu_relax_yield cpu_relax_yield
  212. void cpu_relax_yield(void);
  213. #define cpu_relax() barrier()
  214. #define ECAG_CACHE_ATTRIBUTE 0
  215. #define ECAG_CPU_ATTRIBUTE 1
  216. static inline unsigned long __ecag(unsigned int asi, unsigned char parm)
  217. {
  218. unsigned long val;
  219. asm volatile(".insn rsy,0xeb000000004c,%0,0,0(%1)" /* ecag */
  220. : "=d" (val) : "a" (asi << 8 | parm));
  221. return val;
  222. }
  223. static inline void psw_set_key(unsigned int key)
  224. {
  225. asm volatile("spka 0(%0)" : : "d" (key));
  226. }
  227. /*
  228. * Set PSW to specified value.
  229. */
  230. static inline void __load_psw(psw_t psw)
  231. {
  232. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  233. }
  234. /*
  235. * Set PSW mask to specified value, while leaving the
  236. * PSW addr pointing to the next instruction.
  237. */
  238. static inline void __load_psw_mask(unsigned long mask)
  239. {
  240. unsigned long addr;
  241. psw_t psw;
  242. psw.mask = mask;
  243. asm volatile(
  244. " larl %0,1f\n"
  245. " stg %0,%O1+8(%R1)\n"
  246. " lpswe %1\n"
  247. "1:"
  248. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  249. }
  250. /*
  251. * Extract current PSW mask
  252. */
  253. static inline unsigned long __extract_psw(void)
  254. {
  255. unsigned int reg1, reg2;
  256. asm volatile("epsw %0,%1" : "=d" (reg1), "=a" (reg2));
  257. return (((unsigned long) reg1) << 32) | ((unsigned long) reg2);
  258. }
  259. static inline void local_mcck_enable(void)
  260. {
  261. __load_psw_mask(__extract_psw() | PSW_MASK_MCHECK);
  262. }
  263. static inline void local_mcck_disable(void)
  264. {
  265. __load_psw_mask(__extract_psw() & ~PSW_MASK_MCHECK);
  266. }
  267. /*
  268. * Rewind PSW instruction address by specified number of bytes.
  269. */
  270. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  271. {
  272. unsigned long mask;
  273. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  274. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  275. (1UL << 24) - 1;
  276. return (psw.addr - ilc) & mask;
  277. }
  278. /*
  279. * Function to stop a processor until the next interrupt occurs
  280. */
  281. void enabled_wait(void);
  282. /*
  283. * Function to drop a processor into disabled wait state
  284. */
  285. static inline void __noreturn disabled_wait(unsigned long code)
  286. {
  287. psw_t psw;
  288. psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  289. psw.addr = code;
  290. __load_psw(psw);
  291. while (1);
  292. }
  293. /*
  294. * Basic Machine Check/Program Check Handler.
  295. */
  296. extern void s390_base_mcck_handler(void);
  297. extern void s390_base_pgm_handler(void);
  298. extern void s390_base_ext_handler(void);
  299. extern void (*s390_base_mcck_handler_fn)(void);
  300. extern void (*s390_base_pgm_handler_fn)(void);
  301. extern void (*s390_base_ext_handler_fn)(void);
  302. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  303. extern int memcpy_real(void *, void *, size_t);
  304. extern void memcpy_absolute(void *, void *, size_t);
  305. #define mem_assign_absolute(dest, val) do { \
  306. __typeof__(dest) __tmp = (val); \
  307. \
  308. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  309. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  310. } while (0)
  311. #endif /* __ASSEMBLY__ */
  312. #endif /* __ASM_S390_PROCESSOR_H */