amdgpu_gem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. retry:
  56. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  57. flags, NULL, NULL, 0, &robj);
  58. if (r) {
  59. if (r != -ERESTARTSYS) {
  60. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  61. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  62. goto retry;
  63. }
  64. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  65. size, initial_domain, alignment, r);
  66. }
  67. return r;
  68. }
  69. *obj = &robj->gem_base;
  70. return 0;
  71. }
  72. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  73. {
  74. struct drm_device *ddev = adev->ddev;
  75. struct drm_file *file;
  76. mutex_lock(&ddev->filelist_mutex);
  77. list_for_each_entry(file, &ddev->filelist, lhead) {
  78. struct drm_gem_object *gobj;
  79. int handle;
  80. WARN_ONCE(1, "Still active user space clients!\n");
  81. spin_lock(&file->table_lock);
  82. idr_for_each_entry(&file->object_idr, gobj, handle) {
  83. WARN_ONCE(1, "And also active allocations!\n");
  84. drm_gem_object_put_unlocked(gobj);
  85. }
  86. idr_destroy(&file->object_idr);
  87. spin_unlock(&file->table_lock);
  88. }
  89. mutex_unlock(&ddev->filelist_mutex);
  90. }
  91. /*
  92. * Call from drm_gem_handle_create which appear in both new and open ioctl
  93. * case.
  94. */
  95. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  96. struct drm_file *file_priv)
  97. {
  98. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  99. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  100. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  101. struct amdgpu_vm *vm = &fpriv->vm;
  102. struct amdgpu_bo_va *bo_va;
  103. int r;
  104. r = amdgpu_bo_reserve(abo, false);
  105. if (r)
  106. return r;
  107. bo_va = amdgpu_vm_bo_find(vm, abo);
  108. if (!bo_va) {
  109. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  110. } else {
  111. ++bo_va->ref_count;
  112. }
  113. amdgpu_bo_unreserve(abo);
  114. return 0;
  115. }
  116. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  117. struct drm_file *file_priv)
  118. {
  119. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  120. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  121. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  122. struct amdgpu_vm *vm = &fpriv->vm;
  123. struct amdgpu_bo_list_entry vm_pd;
  124. struct list_head list;
  125. struct ttm_validate_buffer tv;
  126. struct ww_acquire_ctx ticket;
  127. struct amdgpu_bo_va *bo_va;
  128. int r;
  129. INIT_LIST_HEAD(&list);
  130. tv.bo = &bo->tbo;
  131. tv.shared = true;
  132. list_add(&tv.head, &list);
  133. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  134. r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
  135. if (r) {
  136. dev_err(adev->dev, "leaking bo va because "
  137. "we fail to reserve bo (%d)\n", r);
  138. return;
  139. }
  140. bo_va = amdgpu_vm_bo_find(vm, bo);
  141. if (bo_va && --bo_va->ref_count == 0) {
  142. amdgpu_vm_bo_rmv(adev, bo_va);
  143. if (amdgpu_vm_ready(vm)) {
  144. struct dma_fence *fence = NULL;
  145. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  146. if (unlikely(r)) {
  147. dev_err(adev->dev, "failed to clear page "
  148. "tables on GEM object close (%d)\n", r);
  149. }
  150. if (fence) {
  151. amdgpu_bo_fence(bo, fence, true);
  152. dma_fence_put(fence);
  153. }
  154. }
  155. }
  156. ttm_eu_backoff_reservation(&ticket, &list);
  157. }
  158. /*
  159. * GEM ioctls.
  160. */
  161. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  162. struct drm_file *filp)
  163. {
  164. struct amdgpu_device *adev = dev->dev_private;
  165. union drm_amdgpu_gem_create *args = data;
  166. uint64_t flags = args->in.domain_flags;
  167. uint64_t size = args->in.bo_size;
  168. struct drm_gem_object *gobj;
  169. uint32_t handle;
  170. int r;
  171. /* reject invalid gem flags */
  172. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  173. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  174. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  175. AMDGPU_GEM_CREATE_VRAM_CLEARED))
  176. return -EINVAL;
  177. /* reject invalid gem domains */
  178. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  179. AMDGPU_GEM_DOMAIN_GTT |
  180. AMDGPU_GEM_DOMAIN_VRAM |
  181. AMDGPU_GEM_DOMAIN_GDS |
  182. AMDGPU_GEM_DOMAIN_GWS |
  183. AMDGPU_GEM_DOMAIN_OA))
  184. return -EINVAL;
  185. /* create a gem object to contain this object in */
  186. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  187. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  188. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  189. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  190. size = size << AMDGPU_GDS_SHIFT;
  191. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  192. size = size << AMDGPU_GWS_SHIFT;
  193. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  194. size = size << AMDGPU_OA_SHIFT;
  195. else
  196. return -EINVAL;
  197. }
  198. size = roundup(size, PAGE_SIZE);
  199. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  200. (u32)(0xffffffff & args->in.domains),
  201. flags, false, &gobj);
  202. if (r)
  203. return r;
  204. r = drm_gem_handle_create(filp, gobj, &handle);
  205. /* drop reference from allocate - handle holds it now */
  206. drm_gem_object_put_unlocked(gobj);
  207. if (r)
  208. return r;
  209. memset(args, 0, sizeof(*args));
  210. args->out.handle = handle;
  211. return 0;
  212. }
  213. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  214. struct drm_file *filp)
  215. {
  216. struct amdgpu_device *adev = dev->dev_private;
  217. struct drm_amdgpu_gem_userptr *args = data;
  218. struct drm_gem_object *gobj;
  219. struct amdgpu_bo *bo;
  220. uint32_t handle;
  221. int r;
  222. if (offset_in_page(args->addr | args->size))
  223. return -EINVAL;
  224. /* reject unknown flag values */
  225. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  226. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  227. AMDGPU_GEM_USERPTR_REGISTER))
  228. return -EINVAL;
  229. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  230. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  231. /* if we want to write to it we must install a MMU notifier */
  232. return -EACCES;
  233. }
  234. /* create a gem object to contain this object in */
  235. r = amdgpu_gem_object_create(adev, args->size, 0,
  236. AMDGPU_GEM_DOMAIN_CPU, 0,
  237. 0, &gobj);
  238. if (r)
  239. return r;
  240. bo = gem_to_amdgpu_bo(gobj);
  241. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  242. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  243. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  244. if (r)
  245. goto release_object;
  246. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  247. r = amdgpu_mn_register(bo, args->addr);
  248. if (r)
  249. goto release_object;
  250. }
  251. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  252. down_read(&current->mm->mmap_sem);
  253. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  254. bo->tbo.ttm->pages);
  255. if (r)
  256. goto unlock_mmap_sem;
  257. r = amdgpu_bo_reserve(bo, true);
  258. if (r)
  259. goto free_pages;
  260. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  261. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  262. amdgpu_bo_unreserve(bo);
  263. if (r)
  264. goto free_pages;
  265. up_read(&current->mm->mmap_sem);
  266. }
  267. r = drm_gem_handle_create(filp, gobj, &handle);
  268. /* drop reference from allocate - handle holds it now */
  269. drm_gem_object_put_unlocked(gobj);
  270. if (r)
  271. return r;
  272. args->handle = handle;
  273. return 0;
  274. free_pages:
  275. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  276. unlock_mmap_sem:
  277. up_read(&current->mm->mmap_sem);
  278. release_object:
  279. drm_gem_object_put_unlocked(gobj);
  280. return r;
  281. }
  282. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  283. struct drm_device *dev,
  284. uint32_t handle, uint64_t *offset_p)
  285. {
  286. struct drm_gem_object *gobj;
  287. struct amdgpu_bo *robj;
  288. gobj = drm_gem_object_lookup(filp, handle);
  289. if (gobj == NULL) {
  290. return -ENOENT;
  291. }
  292. robj = gem_to_amdgpu_bo(gobj);
  293. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  294. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  295. drm_gem_object_put_unlocked(gobj);
  296. return -EPERM;
  297. }
  298. *offset_p = amdgpu_bo_mmap_offset(robj);
  299. drm_gem_object_put_unlocked(gobj);
  300. return 0;
  301. }
  302. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  303. struct drm_file *filp)
  304. {
  305. union drm_amdgpu_gem_mmap *args = data;
  306. uint32_t handle = args->in.handle;
  307. memset(args, 0, sizeof(*args));
  308. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  309. }
  310. /**
  311. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  312. *
  313. * @timeout_ns: timeout in ns
  314. *
  315. * Calculate the timeout in jiffies from an absolute timeout in ns.
  316. */
  317. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  318. {
  319. unsigned long timeout_jiffies;
  320. ktime_t timeout;
  321. /* clamp timeout if it's to large */
  322. if (((int64_t)timeout_ns) < 0)
  323. return MAX_SCHEDULE_TIMEOUT;
  324. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  325. if (ktime_to_ns(timeout) < 0)
  326. return 0;
  327. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  328. /* clamp timeout to avoid unsigned-> signed overflow */
  329. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  330. return MAX_SCHEDULE_TIMEOUT - 1;
  331. return timeout_jiffies;
  332. }
  333. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  334. struct drm_file *filp)
  335. {
  336. union drm_amdgpu_gem_wait_idle *args = data;
  337. struct drm_gem_object *gobj;
  338. struct amdgpu_bo *robj;
  339. uint32_t handle = args->in.handle;
  340. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  341. int r = 0;
  342. long ret;
  343. gobj = drm_gem_object_lookup(filp, handle);
  344. if (gobj == NULL) {
  345. return -ENOENT;
  346. }
  347. robj = gem_to_amdgpu_bo(gobj);
  348. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  349. timeout);
  350. /* ret == 0 means not signaled,
  351. * ret > 0 means signaled
  352. * ret < 0 means interrupted before timeout
  353. */
  354. if (ret >= 0) {
  355. memset(args, 0, sizeof(*args));
  356. args->out.status = (ret == 0);
  357. } else
  358. r = ret;
  359. drm_gem_object_put_unlocked(gobj);
  360. return r;
  361. }
  362. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  363. struct drm_file *filp)
  364. {
  365. struct drm_amdgpu_gem_metadata *args = data;
  366. struct drm_gem_object *gobj;
  367. struct amdgpu_bo *robj;
  368. int r = -1;
  369. DRM_DEBUG("%d \n", args->handle);
  370. gobj = drm_gem_object_lookup(filp, args->handle);
  371. if (gobj == NULL)
  372. return -ENOENT;
  373. robj = gem_to_amdgpu_bo(gobj);
  374. r = amdgpu_bo_reserve(robj, false);
  375. if (unlikely(r != 0))
  376. goto out;
  377. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  378. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  379. r = amdgpu_bo_get_metadata(robj, args->data.data,
  380. sizeof(args->data.data),
  381. &args->data.data_size_bytes,
  382. &args->data.flags);
  383. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  384. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  385. r = -EINVAL;
  386. goto unreserve;
  387. }
  388. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  389. if (!r)
  390. r = amdgpu_bo_set_metadata(robj, args->data.data,
  391. args->data.data_size_bytes,
  392. args->data.flags);
  393. }
  394. unreserve:
  395. amdgpu_bo_unreserve(robj);
  396. out:
  397. drm_gem_object_put_unlocked(gobj);
  398. return r;
  399. }
  400. /**
  401. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  402. *
  403. * @adev: amdgpu_device pointer
  404. * @vm: vm to update
  405. * @bo_va: bo_va to update
  406. * @list: validation list
  407. * @operation: map, unmap or clear
  408. *
  409. * Update the bo_va directly after setting its address. Errors are not
  410. * vital here, so they are not reported back to userspace.
  411. */
  412. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  413. struct amdgpu_vm *vm,
  414. struct amdgpu_bo_va *bo_va,
  415. struct list_head *list,
  416. uint32_t operation)
  417. {
  418. int r;
  419. if (!amdgpu_vm_ready(vm))
  420. return;
  421. r = amdgpu_vm_update_directories(adev, vm);
  422. if (r)
  423. goto error;
  424. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  425. if (r)
  426. goto error;
  427. if (operation == AMDGPU_VA_OP_MAP ||
  428. operation == AMDGPU_VA_OP_REPLACE)
  429. r = amdgpu_vm_bo_update(adev, bo_va, false);
  430. error:
  431. if (r && r != -ERESTARTSYS)
  432. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  433. }
  434. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  435. struct drm_file *filp)
  436. {
  437. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  438. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  439. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  440. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  441. AMDGPU_VM_PAGE_PRT;
  442. struct drm_amdgpu_gem_va *args = data;
  443. struct drm_gem_object *gobj;
  444. struct amdgpu_device *adev = dev->dev_private;
  445. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  446. struct amdgpu_bo *abo;
  447. struct amdgpu_bo_va *bo_va;
  448. struct amdgpu_bo_list_entry vm_pd;
  449. struct ttm_validate_buffer tv;
  450. struct ww_acquire_ctx ticket;
  451. struct list_head list;
  452. uint64_t va_flags;
  453. int r = 0;
  454. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  455. dev_err(&dev->pdev->dev,
  456. "va_address 0x%lX is in reserved area 0x%X\n",
  457. (unsigned long)args->va_address,
  458. AMDGPU_VA_RESERVED_SIZE);
  459. return -EINVAL;
  460. }
  461. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  462. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  463. args->flags);
  464. return -EINVAL;
  465. }
  466. switch (args->operation) {
  467. case AMDGPU_VA_OP_MAP:
  468. case AMDGPU_VA_OP_UNMAP:
  469. case AMDGPU_VA_OP_CLEAR:
  470. case AMDGPU_VA_OP_REPLACE:
  471. break;
  472. default:
  473. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  474. args->operation);
  475. return -EINVAL;
  476. }
  477. if ((args->operation == AMDGPU_VA_OP_MAP) ||
  478. (args->operation == AMDGPU_VA_OP_REPLACE)) {
  479. if (amdgpu_kms_vram_lost(adev, fpriv))
  480. return -ENODEV;
  481. }
  482. INIT_LIST_HEAD(&list);
  483. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  484. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  485. gobj = drm_gem_object_lookup(filp, args->handle);
  486. if (gobj == NULL)
  487. return -ENOENT;
  488. abo = gem_to_amdgpu_bo(gobj);
  489. tv.bo = &abo->tbo;
  490. tv.shared = false;
  491. list_add(&tv.head, &list);
  492. } else {
  493. gobj = NULL;
  494. abo = NULL;
  495. }
  496. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  497. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  498. if (r)
  499. goto error_unref;
  500. if (abo) {
  501. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  502. if (!bo_va) {
  503. r = -ENOENT;
  504. goto error_backoff;
  505. }
  506. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  507. bo_va = fpriv->prt_va;
  508. } else {
  509. bo_va = NULL;
  510. }
  511. switch (args->operation) {
  512. case AMDGPU_VA_OP_MAP:
  513. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  514. args->map_size);
  515. if (r)
  516. goto error_backoff;
  517. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  518. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  519. args->offset_in_bo, args->map_size,
  520. va_flags);
  521. break;
  522. case AMDGPU_VA_OP_UNMAP:
  523. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  524. break;
  525. case AMDGPU_VA_OP_CLEAR:
  526. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  527. args->va_address,
  528. args->map_size);
  529. break;
  530. case AMDGPU_VA_OP_REPLACE:
  531. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  532. args->map_size);
  533. if (r)
  534. goto error_backoff;
  535. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  536. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  537. args->offset_in_bo, args->map_size,
  538. va_flags);
  539. break;
  540. default:
  541. break;
  542. }
  543. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  544. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  545. args->operation);
  546. error_backoff:
  547. ttm_eu_backoff_reservation(&ticket, &list);
  548. error_unref:
  549. drm_gem_object_put_unlocked(gobj);
  550. return r;
  551. }
  552. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  553. struct drm_file *filp)
  554. {
  555. struct drm_amdgpu_gem_op *args = data;
  556. struct drm_gem_object *gobj;
  557. struct amdgpu_bo *robj;
  558. int r;
  559. gobj = drm_gem_object_lookup(filp, args->handle);
  560. if (gobj == NULL) {
  561. return -ENOENT;
  562. }
  563. robj = gem_to_amdgpu_bo(gobj);
  564. r = amdgpu_bo_reserve(robj, false);
  565. if (unlikely(r))
  566. goto out;
  567. switch (args->op) {
  568. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  569. struct drm_amdgpu_gem_create_in info;
  570. void __user *out = u64_to_user_ptr(args->value);
  571. info.bo_size = robj->gem_base.size;
  572. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  573. info.domains = robj->preferred_domains;
  574. info.domain_flags = robj->flags;
  575. amdgpu_bo_unreserve(robj);
  576. if (copy_to_user(out, &info, sizeof(info)))
  577. r = -EFAULT;
  578. break;
  579. }
  580. case AMDGPU_GEM_OP_SET_PLACEMENT:
  581. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  582. r = -EINVAL;
  583. amdgpu_bo_unreserve(robj);
  584. break;
  585. }
  586. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  587. r = -EPERM;
  588. amdgpu_bo_unreserve(robj);
  589. break;
  590. }
  591. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  592. AMDGPU_GEM_DOMAIN_GTT |
  593. AMDGPU_GEM_DOMAIN_CPU);
  594. robj->allowed_domains = robj->preferred_domains;
  595. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  596. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  597. amdgpu_bo_unreserve(robj);
  598. break;
  599. default:
  600. amdgpu_bo_unreserve(robj);
  601. r = -EINVAL;
  602. }
  603. out:
  604. drm_gem_object_put_unlocked(gobj);
  605. return r;
  606. }
  607. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  608. struct drm_device *dev,
  609. struct drm_mode_create_dumb *args)
  610. {
  611. struct amdgpu_device *adev = dev->dev_private;
  612. struct drm_gem_object *gobj;
  613. uint32_t handle;
  614. int r;
  615. args->pitch = amdgpu_align_pitch(adev, args->width,
  616. DIV_ROUND_UP(args->bpp, 8), 0);
  617. args->size = (u64)args->pitch * args->height;
  618. args->size = ALIGN(args->size, PAGE_SIZE);
  619. r = amdgpu_gem_object_create(adev, args->size, 0,
  620. AMDGPU_GEM_DOMAIN_VRAM,
  621. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  622. ttm_bo_type_device,
  623. &gobj);
  624. if (r)
  625. return -ENOMEM;
  626. r = drm_gem_handle_create(file_priv, gobj, &handle);
  627. /* drop reference from allocate - handle holds it now */
  628. drm_gem_object_put_unlocked(gobj);
  629. if (r) {
  630. return r;
  631. }
  632. args->handle = handle;
  633. return 0;
  634. }
  635. #if defined(CONFIG_DEBUG_FS)
  636. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  637. {
  638. struct drm_gem_object *gobj = ptr;
  639. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  640. struct seq_file *m = data;
  641. unsigned domain;
  642. const char *placement;
  643. unsigned pin_count;
  644. uint64_t offset;
  645. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  646. switch (domain) {
  647. case AMDGPU_GEM_DOMAIN_VRAM:
  648. placement = "VRAM";
  649. break;
  650. case AMDGPU_GEM_DOMAIN_GTT:
  651. placement = " GTT";
  652. break;
  653. case AMDGPU_GEM_DOMAIN_CPU:
  654. default:
  655. placement = " CPU";
  656. break;
  657. }
  658. seq_printf(m, "\t0x%08x: %12ld byte %s",
  659. id, amdgpu_bo_size(bo), placement);
  660. offset = ACCESS_ONCE(bo->tbo.mem.start);
  661. if (offset != AMDGPU_BO_INVALID_OFFSET)
  662. seq_printf(m, " @ 0x%010Lx", offset);
  663. pin_count = ACCESS_ONCE(bo->pin_count);
  664. if (pin_count)
  665. seq_printf(m, " pin count %d", pin_count);
  666. seq_printf(m, "\n");
  667. return 0;
  668. }
  669. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  670. {
  671. struct drm_info_node *node = (struct drm_info_node *)m->private;
  672. struct drm_device *dev = node->minor->dev;
  673. struct drm_file *file;
  674. int r;
  675. r = mutex_lock_interruptible(&dev->filelist_mutex);
  676. if (r)
  677. return r;
  678. list_for_each_entry(file, &dev->filelist, lhead) {
  679. struct task_struct *task;
  680. /*
  681. * Although we have a valid reference on file->pid, that does
  682. * not guarantee that the task_struct who called get_pid() is
  683. * still alive (e.g. get_pid(current) => fork() => exit()).
  684. * Therefore, we need to protect this ->comm access using RCU.
  685. */
  686. rcu_read_lock();
  687. task = pid_task(file->pid, PIDTYPE_PID);
  688. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  689. task ? task->comm : "<unknown>");
  690. rcu_read_unlock();
  691. spin_lock(&file->table_lock);
  692. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  693. spin_unlock(&file->table_lock);
  694. }
  695. mutex_unlock(&dev->filelist_mutex);
  696. return 0;
  697. }
  698. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  699. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  700. };
  701. #endif
  702. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  703. {
  704. #if defined(CONFIG_DEBUG_FS)
  705. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  706. #endif
  707. return 0;
  708. }