gfx_v8_0.c 231 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  249. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  250. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  251. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  252. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  253. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  254. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  255. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  256. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  257. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  258. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  259. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  260. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  261. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  262. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  263. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  264. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  265. };
  266. static const u32 polaris11_golden_common_all[] =
  267. {
  268. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  269. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  270. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  273. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  274. };
  275. static const u32 golden_settings_polaris10_a11[] =
  276. {
  277. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  278. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  294. };
  295. static const u32 polaris10_golden_common_all[] =
  296. {
  297. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  298. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  299. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  305. };
  306. static const u32 fiji_golden_common_all[] =
  307. {
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  310. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  311. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  312. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  315. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  318. };
  319. static const u32 golden_settings_fiji_a10[] =
  320. {
  321. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  322. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  323. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  324. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  325. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  326. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  327. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  328. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  329. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  330. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  331. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  332. };
  333. static const u32 fiji_mgcg_cgcg_init[] =
  334. {
  335. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  336. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  337. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  342. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  344. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  346. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  356. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  357. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  360. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  361. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  362. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  364. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  365. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  366. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  367. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  368. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  369. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  370. };
  371. static const u32 golden_settings_iceland_a11[] =
  372. {
  373. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  374. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  375. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  376. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  377. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  378. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  379. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  380. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  381. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  382. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  383. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  384. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  385. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  386. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  387. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  388. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  389. };
  390. static const u32 iceland_golden_common_all[] =
  391. {
  392. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  393. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  394. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  395. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  396. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  397. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  398. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  399. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  400. };
  401. static const u32 iceland_mgcg_cgcg_init[] =
  402. {
  403. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  404. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  405. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  409. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  410. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  414. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  425. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  426. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  428. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  429. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  430. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  431. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  432. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  433. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  434. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  437. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  457. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  467. };
  468. static const u32 cz_golden_settings_a11[] =
  469. {
  470. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  471. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  472. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  473. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  474. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  475. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  476. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  477. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  478. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  479. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  480. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  481. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  482. };
  483. static const u32 cz_golden_common_all[] =
  484. {
  485. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  486. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  487. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  488. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  489. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  490. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  491. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  492. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  493. };
  494. static const u32 cz_mgcg_cgcg_init[] =
  495. {
  496. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  497. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  498. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  505. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  507. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  514. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  515. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  516. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  517. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  518. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  521. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  522. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  523. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  524. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  525. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  526. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  527. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  528. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  529. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  530. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  531. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  532. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  533. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  534. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  535. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  536. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  537. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  538. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  539. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  540. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  541. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  542. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  543. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  544. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  545. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  546. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  547. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  548. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  549. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  550. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  551. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  552. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  553. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  554. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  555. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  556. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  557. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  558. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  559. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  560. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  561. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  562. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  563. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  564. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  565. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  566. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  567. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  568. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  569. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  570. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  571. };
  572. static const u32 stoney_golden_settings_a11[] =
  573. {
  574. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  575. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  576. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  577. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  578. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  579. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  580. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  581. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  582. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  583. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  584. };
  585. static const u32 stoney_golden_common_all[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  589. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  590. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  591. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  592. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  593. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  594. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  595. };
  596. static const u32 stoney_mgcg_cgcg_init[] =
  597. {
  598. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  599. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  600. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  601. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  602. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  603. };
  604. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  605. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  606. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  607. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  608. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  609. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  610. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  611. {
  612. switch (adev->asic_type) {
  613. case CHIP_TOPAZ:
  614. amdgpu_program_register_sequence(adev,
  615. iceland_mgcg_cgcg_init,
  616. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  617. amdgpu_program_register_sequence(adev,
  618. golden_settings_iceland_a11,
  619. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  620. amdgpu_program_register_sequence(adev,
  621. iceland_golden_common_all,
  622. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  623. break;
  624. case CHIP_FIJI:
  625. amdgpu_program_register_sequence(adev,
  626. fiji_mgcg_cgcg_init,
  627. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  628. amdgpu_program_register_sequence(adev,
  629. golden_settings_fiji_a10,
  630. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  631. amdgpu_program_register_sequence(adev,
  632. fiji_golden_common_all,
  633. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  634. break;
  635. case CHIP_TONGA:
  636. amdgpu_program_register_sequence(adev,
  637. tonga_mgcg_cgcg_init,
  638. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  639. amdgpu_program_register_sequence(adev,
  640. golden_settings_tonga_a11,
  641. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  642. amdgpu_program_register_sequence(adev,
  643. tonga_golden_common_all,
  644. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  645. break;
  646. case CHIP_POLARIS11:
  647. amdgpu_program_register_sequence(adev,
  648. golden_settings_polaris11_a11,
  649. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  650. amdgpu_program_register_sequence(adev,
  651. polaris11_golden_common_all,
  652. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  653. break;
  654. case CHIP_POLARIS10:
  655. amdgpu_program_register_sequence(adev,
  656. golden_settings_polaris10_a11,
  657. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  658. amdgpu_program_register_sequence(adev,
  659. polaris10_golden_common_all,
  660. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  661. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  662. if (adev->pdev->revision == 0xc7 &&
  663. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  664. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  665. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  666. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  667. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  668. }
  669. break;
  670. case CHIP_CARRIZO:
  671. amdgpu_program_register_sequence(adev,
  672. cz_mgcg_cgcg_init,
  673. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  674. amdgpu_program_register_sequence(adev,
  675. cz_golden_settings_a11,
  676. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  677. amdgpu_program_register_sequence(adev,
  678. cz_golden_common_all,
  679. (const u32)ARRAY_SIZE(cz_golden_common_all));
  680. break;
  681. case CHIP_STONEY:
  682. amdgpu_program_register_sequence(adev,
  683. stoney_mgcg_cgcg_init,
  684. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  685. amdgpu_program_register_sequence(adev,
  686. stoney_golden_settings_a11,
  687. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  688. amdgpu_program_register_sequence(adev,
  689. stoney_golden_common_all,
  690. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  691. break;
  692. default:
  693. break;
  694. }
  695. }
  696. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  697. {
  698. int i;
  699. adev->gfx.scratch.num_reg = 7;
  700. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  701. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  702. adev->gfx.scratch.free[i] = true;
  703. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  704. }
  705. }
  706. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  707. {
  708. struct amdgpu_device *adev = ring->adev;
  709. uint32_t scratch;
  710. uint32_t tmp = 0;
  711. unsigned i;
  712. int r;
  713. r = amdgpu_gfx_scratch_get(adev, &scratch);
  714. if (r) {
  715. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  716. return r;
  717. }
  718. WREG32(scratch, 0xCAFEDEAD);
  719. r = amdgpu_ring_alloc(ring, 3);
  720. if (r) {
  721. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  722. ring->idx, r);
  723. amdgpu_gfx_scratch_free(adev, scratch);
  724. return r;
  725. }
  726. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  727. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  728. amdgpu_ring_write(ring, 0xDEADBEEF);
  729. amdgpu_ring_commit(ring);
  730. for (i = 0; i < adev->usec_timeout; i++) {
  731. tmp = RREG32(scratch);
  732. if (tmp == 0xDEADBEEF)
  733. break;
  734. DRM_UDELAY(1);
  735. }
  736. if (i < adev->usec_timeout) {
  737. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  738. ring->idx, i);
  739. } else {
  740. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  741. ring->idx, scratch, tmp);
  742. r = -EINVAL;
  743. }
  744. amdgpu_gfx_scratch_free(adev, scratch);
  745. return r;
  746. }
  747. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  748. {
  749. struct amdgpu_device *adev = ring->adev;
  750. struct amdgpu_ib ib;
  751. struct dma_fence *f = NULL;
  752. uint32_t scratch;
  753. uint32_t tmp = 0;
  754. long r;
  755. r = amdgpu_gfx_scratch_get(adev, &scratch);
  756. if (r) {
  757. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  758. return r;
  759. }
  760. WREG32(scratch, 0xCAFEDEAD);
  761. memset(&ib, 0, sizeof(ib));
  762. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  763. if (r) {
  764. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  765. goto err1;
  766. }
  767. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  768. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  769. ib.ptr[2] = 0xDEADBEEF;
  770. ib.length_dw = 3;
  771. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  772. if (r)
  773. goto err2;
  774. r = dma_fence_wait_timeout(f, false, timeout);
  775. if (r == 0) {
  776. DRM_ERROR("amdgpu: IB test timed out.\n");
  777. r = -ETIMEDOUT;
  778. goto err2;
  779. } else if (r < 0) {
  780. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  781. goto err2;
  782. }
  783. tmp = RREG32(scratch);
  784. if (tmp == 0xDEADBEEF) {
  785. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  786. r = 0;
  787. } else {
  788. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  789. scratch, tmp);
  790. r = -EINVAL;
  791. }
  792. err2:
  793. amdgpu_ib_free(adev, &ib, NULL);
  794. dma_fence_put(f);
  795. err1:
  796. amdgpu_gfx_scratch_free(adev, scratch);
  797. return r;
  798. }
  799. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  800. release_firmware(adev->gfx.pfp_fw);
  801. adev->gfx.pfp_fw = NULL;
  802. release_firmware(adev->gfx.me_fw);
  803. adev->gfx.me_fw = NULL;
  804. release_firmware(adev->gfx.ce_fw);
  805. adev->gfx.ce_fw = NULL;
  806. release_firmware(adev->gfx.rlc_fw);
  807. adev->gfx.rlc_fw = NULL;
  808. release_firmware(adev->gfx.mec_fw);
  809. adev->gfx.mec_fw = NULL;
  810. if ((adev->asic_type != CHIP_STONEY) &&
  811. (adev->asic_type != CHIP_TOPAZ))
  812. release_firmware(adev->gfx.mec2_fw);
  813. adev->gfx.mec2_fw = NULL;
  814. kfree(adev->gfx.rlc.register_list_format);
  815. }
  816. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  817. {
  818. const char *chip_name;
  819. char fw_name[30];
  820. int err;
  821. struct amdgpu_firmware_info *info = NULL;
  822. const struct common_firmware_header *header = NULL;
  823. const struct gfx_firmware_header_v1_0 *cp_hdr;
  824. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  825. unsigned int *tmp = NULL, i;
  826. DRM_DEBUG("\n");
  827. switch (adev->asic_type) {
  828. case CHIP_TOPAZ:
  829. chip_name = "topaz";
  830. break;
  831. case CHIP_TONGA:
  832. chip_name = "tonga";
  833. break;
  834. case CHIP_CARRIZO:
  835. chip_name = "carrizo";
  836. break;
  837. case CHIP_FIJI:
  838. chip_name = "fiji";
  839. break;
  840. case CHIP_POLARIS11:
  841. chip_name = "polaris11";
  842. break;
  843. case CHIP_POLARIS10:
  844. chip_name = "polaris10";
  845. break;
  846. case CHIP_STONEY:
  847. chip_name = "stoney";
  848. break;
  849. default:
  850. BUG();
  851. }
  852. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  853. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  854. if (err)
  855. goto out;
  856. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  857. if (err)
  858. goto out;
  859. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  860. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  861. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  862. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  863. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  864. if (err)
  865. goto out;
  866. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  867. if (err)
  868. goto out;
  869. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  870. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  871. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  872. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  873. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  874. if (err)
  875. goto out;
  876. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  877. if (err)
  878. goto out;
  879. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  880. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  881. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  882. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  883. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  884. if (err)
  885. goto out;
  886. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  887. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  888. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  889. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  890. adev->gfx.rlc.save_and_restore_offset =
  891. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  892. adev->gfx.rlc.clear_state_descriptor_offset =
  893. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  894. adev->gfx.rlc.avail_scratch_ram_locations =
  895. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  896. adev->gfx.rlc.reg_restore_list_size =
  897. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  898. adev->gfx.rlc.reg_list_format_start =
  899. le32_to_cpu(rlc_hdr->reg_list_format_start);
  900. adev->gfx.rlc.reg_list_format_separate_start =
  901. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  902. adev->gfx.rlc.starting_offsets_start =
  903. le32_to_cpu(rlc_hdr->starting_offsets_start);
  904. adev->gfx.rlc.reg_list_format_size_bytes =
  905. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  906. adev->gfx.rlc.reg_list_size_bytes =
  907. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  908. adev->gfx.rlc.register_list_format =
  909. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  910. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  911. if (!adev->gfx.rlc.register_list_format) {
  912. err = -ENOMEM;
  913. goto out;
  914. }
  915. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  916. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  917. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  918. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  919. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  920. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  921. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  922. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  923. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  924. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  925. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  926. if (err)
  927. goto out;
  928. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  929. if (err)
  930. goto out;
  931. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  932. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  933. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  934. if ((adev->asic_type != CHIP_STONEY) &&
  935. (adev->asic_type != CHIP_TOPAZ)) {
  936. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  937. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  938. if (!err) {
  939. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  940. if (err)
  941. goto out;
  942. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  943. adev->gfx.mec2_fw->data;
  944. adev->gfx.mec2_fw_version =
  945. le32_to_cpu(cp_hdr->header.ucode_version);
  946. adev->gfx.mec2_feature_version =
  947. le32_to_cpu(cp_hdr->ucode_feature_version);
  948. } else {
  949. err = 0;
  950. adev->gfx.mec2_fw = NULL;
  951. }
  952. }
  953. if (adev->firmware.smu_load) {
  954. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  955. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  956. info->fw = adev->gfx.pfp_fw;
  957. header = (const struct common_firmware_header *)info->fw->data;
  958. adev->firmware.fw_size +=
  959. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  960. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  961. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  962. info->fw = adev->gfx.me_fw;
  963. header = (const struct common_firmware_header *)info->fw->data;
  964. adev->firmware.fw_size +=
  965. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  966. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  967. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  968. info->fw = adev->gfx.ce_fw;
  969. header = (const struct common_firmware_header *)info->fw->data;
  970. adev->firmware.fw_size +=
  971. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  972. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  973. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  974. info->fw = adev->gfx.rlc_fw;
  975. header = (const struct common_firmware_header *)info->fw->data;
  976. adev->firmware.fw_size +=
  977. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  978. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  979. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  980. info->fw = adev->gfx.mec_fw;
  981. header = (const struct common_firmware_header *)info->fw->data;
  982. adev->firmware.fw_size +=
  983. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  984. /* we need account JT in */
  985. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  986. adev->firmware.fw_size +=
  987. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  988. if (amdgpu_sriov_vf(adev)) {
  989. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  990. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  991. info->fw = adev->gfx.mec_fw;
  992. adev->firmware.fw_size +=
  993. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  994. }
  995. if (adev->gfx.mec2_fw) {
  996. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  997. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  998. info->fw = adev->gfx.mec2_fw;
  999. header = (const struct common_firmware_header *)info->fw->data;
  1000. adev->firmware.fw_size +=
  1001. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1002. }
  1003. }
  1004. out:
  1005. if (err) {
  1006. dev_err(adev->dev,
  1007. "gfx8: Failed to load firmware \"%s\"\n",
  1008. fw_name);
  1009. release_firmware(adev->gfx.pfp_fw);
  1010. adev->gfx.pfp_fw = NULL;
  1011. release_firmware(adev->gfx.me_fw);
  1012. adev->gfx.me_fw = NULL;
  1013. release_firmware(adev->gfx.ce_fw);
  1014. adev->gfx.ce_fw = NULL;
  1015. release_firmware(adev->gfx.rlc_fw);
  1016. adev->gfx.rlc_fw = NULL;
  1017. release_firmware(adev->gfx.mec_fw);
  1018. adev->gfx.mec_fw = NULL;
  1019. release_firmware(adev->gfx.mec2_fw);
  1020. adev->gfx.mec2_fw = NULL;
  1021. }
  1022. return err;
  1023. }
  1024. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1025. volatile u32 *buffer)
  1026. {
  1027. u32 count = 0, i;
  1028. const struct cs_section_def *sect = NULL;
  1029. const struct cs_extent_def *ext = NULL;
  1030. if (adev->gfx.rlc.cs_data == NULL)
  1031. return;
  1032. if (buffer == NULL)
  1033. return;
  1034. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1035. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1036. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1037. buffer[count++] = cpu_to_le32(0x80000000);
  1038. buffer[count++] = cpu_to_le32(0x80000000);
  1039. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1040. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1041. if (sect->id == SECT_CONTEXT) {
  1042. buffer[count++] =
  1043. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1044. buffer[count++] = cpu_to_le32(ext->reg_index -
  1045. PACKET3_SET_CONTEXT_REG_START);
  1046. for (i = 0; i < ext->reg_count; i++)
  1047. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1048. } else {
  1049. return;
  1050. }
  1051. }
  1052. }
  1053. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1054. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1055. PACKET3_SET_CONTEXT_REG_START);
  1056. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1057. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1058. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1059. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1060. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1061. buffer[count++] = cpu_to_le32(0);
  1062. }
  1063. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1064. {
  1065. const __le32 *fw_data;
  1066. volatile u32 *dst_ptr;
  1067. int me, i, max_me = 4;
  1068. u32 bo_offset = 0;
  1069. u32 table_offset, table_size;
  1070. if (adev->asic_type == CHIP_CARRIZO)
  1071. max_me = 5;
  1072. /* write the cp table buffer */
  1073. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1074. for (me = 0; me < max_me; me++) {
  1075. if (me == 0) {
  1076. const struct gfx_firmware_header_v1_0 *hdr =
  1077. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1078. fw_data = (const __le32 *)
  1079. (adev->gfx.ce_fw->data +
  1080. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1081. table_offset = le32_to_cpu(hdr->jt_offset);
  1082. table_size = le32_to_cpu(hdr->jt_size);
  1083. } else if (me == 1) {
  1084. const struct gfx_firmware_header_v1_0 *hdr =
  1085. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1086. fw_data = (const __le32 *)
  1087. (adev->gfx.pfp_fw->data +
  1088. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1089. table_offset = le32_to_cpu(hdr->jt_offset);
  1090. table_size = le32_to_cpu(hdr->jt_size);
  1091. } else if (me == 2) {
  1092. const struct gfx_firmware_header_v1_0 *hdr =
  1093. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1094. fw_data = (const __le32 *)
  1095. (adev->gfx.me_fw->data +
  1096. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1097. table_offset = le32_to_cpu(hdr->jt_offset);
  1098. table_size = le32_to_cpu(hdr->jt_size);
  1099. } else if (me == 3) {
  1100. const struct gfx_firmware_header_v1_0 *hdr =
  1101. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1102. fw_data = (const __le32 *)
  1103. (adev->gfx.mec_fw->data +
  1104. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1105. table_offset = le32_to_cpu(hdr->jt_offset);
  1106. table_size = le32_to_cpu(hdr->jt_size);
  1107. } else if (me == 4) {
  1108. const struct gfx_firmware_header_v1_0 *hdr =
  1109. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1110. fw_data = (const __le32 *)
  1111. (adev->gfx.mec2_fw->data +
  1112. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1113. table_offset = le32_to_cpu(hdr->jt_offset);
  1114. table_size = le32_to_cpu(hdr->jt_size);
  1115. }
  1116. for (i = 0; i < table_size; i ++) {
  1117. dst_ptr[bo_offset + i] =
  1118. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1119. }
  1120. bo_offset += table_size;
  1121. }
  1122. }
  1123. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1124. {
  1125. int r;
  1126. /* clear state block */
  1127. if (adev->gfx.rlc.clear_state_obj) {
  1128. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1129. if (unlikely(r != 0))
  1130. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1131. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1132. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1133. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1134. adev->gfx.rlc.clear_state_obj = NULL;
  1135. }
  1136. /* jump table block */
  1137. if (adev->gfx.rlc.cp_table_obj) {
  1138. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1139. if (unlikely(r != 0))
  1140. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1141. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1142. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1143. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1144. adev->gfx.rlc.cp_table_obj = NULL;
  1145. }
  1146. }
  1147. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1148. {
  1149. volatile u32 *dst_ptr;
  1150. u32 dws;
  1151. const struct cs_section_def *cs_data;
  1152. int r;
  1153. adev->gfx.rlc.cs_data = vi_cs_data;
  1154. cs_data = adev->gfx.rlc.cs_data;
  1155. if (cs_data) {
  1156. /* clear state block */
  1157. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1158. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1159. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1160. AMDGPU_GEM_DOMAIN_VRAM,
  1161. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1162. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1163. NULL, NULL,
  1164. &adev->gfx.rlc.clear_state_obj);
  1165. if (r) {
  1166. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1167. gfx_v8_0_rlc_fini(adev);
  1168. return r;
  1169. }
  1170. }
  1171. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1172. if (unlikely(r != 0)) {
  1173. gfx_v8_0_rlc_fini(adev);
  1174. return r;
  1175. }
  1176. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1177. &adev->gfx.rlc.clear_state_gpu_addr);
  1178. if (r) {
  1179. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1180. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1181. gfx_v8_0_rlc_fini(adev);
  1182. return r;
  1183. }
  1184. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1185. if (r) {
  1186. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1187. gfx_v8_0_rlc_fini(adev);
  1188. return r;
  1189. }
  1190. /* set up the cs buffer */
  1191. dst_ptr = adev->gfx.rlc.cs_ptr;
  1192. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1193. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1194. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1195. }
  1196. if ((adev->asic_type == CHIP_CARRIZO) ||
  1197. (adev->asic_type == CHIP_STONEY)) {
  1198. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1199. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1200. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1201. AMDGPU_GEM_DOMAIN_VRAM,
  1202. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1203. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1204. NULL, NULL,
  1205. &adev->gfx.rlc.cp_table_obj);
  1206. if (r) {
  1207. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1208. return r;
  1209. }
  1210. }
  1211. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1212. if (unlikely(r != 0)) {
  1213. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1214. return r;
  1215. }
  1216. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1217. &adev->gfx.rlc.cp_table_gpu_addr);
  1218. if (r) {
  1219. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1220. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1221. return r;
  1222. }
  1223. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1224. if (r) {
  1225. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1226. return r;
  1227. }
  1228. cz_init_cp_jump_table(adev);
  1229. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1230. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1231. }
  1232. return 0;
  1233. }
  1234. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1235. {
  1236. int r;
  1237. if (adev->gfx.mec.hpd_eop_obj) {
  1238. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1239. if (unlikely(r != 0))
  1240. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1241. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1242. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1243. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1244. adev->gfx.mec.hpd_eop_obj = NULL;
  1245. }
  1246. }
  1247. #define MEC_HPD_SIZE 2048
  1248. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1249. {
  1250. int r;
  1251. u32 *hpd;
  1252. /*
  1253. * we assign only 1 pipe because all other pipes will
  1254. * be handled by KFD
  1255. */
  1256. adev->gfx.mec.num_mec = 1;
  1257. adev->gfx.mec.num_pipe = 1;
  1258. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1259. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1260. r = amdgpu_bo_create(adev,
  1261. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1262. PAGE_SIZE, true,
  1263. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1264. &adev->gfx.mec.hpd_eop_obj);
  1265. if (r) {
  1266. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1267. return r;
  1268. }
  1269. }
  1270. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1271. if (unlikely(r != 0)) {
  1272. gfx_v8_0_mec_fini(adev);
  1273. return r;
  1274. }
  1275. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1276. &adev->gfx.mec.hpd_eop_gpu_addr);
  1277. if (r) {
  1278. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1279. gfx_v8_0_mec_fini(adev);
  1280. return r;
  1281. }
  1282. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1283. if (r) {
  1284. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1285. gfx_v8_0_mec_fini(adev);
  1286. return r;
  1287. }
  1288. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1289. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1290. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1291. return 0;
  1292. }
  1293. static const u32 vgpr_init_compute_shader[] =
  1294. {
  1295. 0x7e000209, 0x7e020208,
  1296. 0x7e040207, 0x7e060206,
  1297. 0x7e080205, 0x7e0a0204,
  1298. 0x7e0c0203, 0x7e0e0202,
  1299. 0x7e100201, 0x7e120200,
  1300. 0x7e140209, 0x7e160208,
  1301. 0x7e180207, 0x7e1a0206,
  1302. 0x7e1c0205, 0x7e1e0204,
  1303. 0x7e200203, 0x7e220202,
  1304. 0x7e240201, 0x7e260200,
  1305. 0x7e280209, 0x7e2a0208,
  1306. 0x7e2c0207, 0x7e2e0206,
  1307. 0x7e300205, 0x7e320204,
  1308. 0x7e340203, 0x7e360202,
  1309. 0x7e380201, 0x7e3a0200,
  1310. 0x7e3c0209, 0x7e3e0208,
  1311. 0x7e400207, 0x7e420206,
  1312. 0x7e440205, 0x7e460204,
  1313. 0x7e480203, 0x7e4a0202,
  1314. 0x7e4c0201, 0x7e4e0200,
  1315. 0x7e500209, 0x7e520208,
  1316. 0x7e540207, 0x7e560206,
  1317. 0x7e580205, 0x7e5a0204,
  1318. 0x7e5c0203, 0x7e5e0202,
  1319. 0x7e600201, 0x7e620200,
  1320. 0x7e640209, 0x7e660208,
  1321. 0x7e680207, 0x7e6a0206,
  1322. 0x7e6c0205, 0x7e6e0204,
  1323. 0x7e700203, 0x7e720202,
  1324. 0x7e740201, 0x7e760200,
  1325. 0x7e780209, 0x7e7a0208,
  1326. 0x7e7c0207, 0x7e7e0206,
  1327. 0xbf8a0000, 0xbf810000,
  1328. };
  1329. static const u32 sgpr_init_compute_shader[] =
  1330. {
  1331. 0xbe8a0100, 0xbe8c0102,
  1332. 0xbe8e0104, 0xbe900106,
  1333. 0xbe920108, 0xbe940100,
  1334. 0xbe960102, 0xbe980104,
  1335. 0xbe9a0106, 0xbe9c0108,
  1336. 0xbe9e0100, 0xbea00102,
  1337. 0xbea20104, 0xbea40106,
  1338. 0xbea60108, 0xbea80100,
  1339. 0xbeaa0102, 0xbeac0104,
  1340. 0xbeae0106, 0xbeb00108,
  1341. 0xbeb20100, 0xbeb40102,
  1342. 0xbeb60104, 0xbeb80106,
  1343. 0xbeba0108, 0xbebc0100,
  1344. 0xbebe0102, 0xbec00104,
  1345. 0xbec20106, 0xbec40108,
  1346. 0xbec60100, 0xbec80102,
  1347. 0xbee60004, 0xbee70005,
  1348. 0xbeea0006, 0xbeeb0007,
  1349. 0xbee80008, 0xbee90009,
  1350. 0xbefc0000, 0xbf8a0000,
  1351. 0xbf810000, 0x00000000,
  1352. };
  1353. static const u32 vgpr_init_regs[] =
  1354. {
  1355. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1356. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1357. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1358. mmCOMPUTE_NUM_THREAD_Y, 1,
  1359. mmCOMPUTE_NUM_THREAD_Z, 1,
  1360. mmCOMPUTE_PGM_RSRC2, 20,
  1361. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1362. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1363. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1364. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1365. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1366. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1367. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1368. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1369. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1370. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1371. };
  1372. static const u32 sgpr1_init_regs[] =
  1373. {
  1374. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1375. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1376. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1377. mmCOMPUTE_NUM_THREAD_Y, 1,
  1378. mmCOMPUTE_NUM_THREAD_Z, 1,
  1379. mmCOMPUTE_PGM_RSRC2, 20,
  1380. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1381. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1382. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1383. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1384. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1385. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1386. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1387. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1388. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1389. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1390. };
  1391. static const u32 sgpr2_init_regs[] =
  1392. {
  1393. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1394. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1395. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1396. mmCOMPUTE_NUM_THREAD_Y, 1,
  1397. mmCOMPUTE_NUM_THREAD_Z, 1,
  1398. mmCOMPUTE_PGM_RSRC2, 20,
  1399. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1400. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1401. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1402. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1403. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1404. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1405. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1406. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1407. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1408. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1409. };
  1410. static const u32 sec_ded_counter_registers[] =
  1411. {
  1412. mmCPC_EDC_ATC_CNT,
  1413. mmCPC_EDC_SCRATCH_CNT,
  1414. mmCPC_EDC_UCODE_CNT,
  1415. mmCPF_EDC_ATC_CNT,
  1416. mmCPF_EDC_ROQ_CNT,
  1417. mmCPF_EDC_TAG_CNT,
  1418. mmCPG_EDC_ATC_CNT,
  1419. mmCPG_EDC_DMA_CNT,
  1420. mmCPG_EDC_TAG_CNT,
  1421. mmDC_EDC_CSINVOC_CNT,
  1422. mmDC_EDC_RESTORE_CNT,
  1423. mmDC_EDC_STATE_CNT,
  1424. mmGDS_EDC_CNT,
  1425. mmGDS_EDC_GRBM_CNT,
  1426. mmGDS_EDC_OA_DED,
  1427. mmSPI_EDC_CNT,
  1428. mmSQC_ATC_EDC_GATCL1_CNT,
  1429. mmSQC_EDC_CNT,
  1430. mmSQ_EDC_DED_CNT,
  1431. mmSQ_EDC_INFO,
  1432. mmSQ_EDC_SEC_CNT,
  1433. mmTCC_EDC_CNT,
  1434. mmTCP_ATC_EDC_GATCL1_CNT,
  1435. mmTCP_EDC_CNT,
  1436. mmTD_EDC_CNT
  1437. };
  1438. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1439. {
  1440. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1441. struct amdgpu_ib ib;
  1442. struct dma_fence *f = NULL;
  1443. int r, i;
  1444. u32 tmp;
  1445. unsigned total_size, vgpr_offset, sgpr_offset;
  1446. u64 gpu_addr;
  1447. /* only supported on CZ */
  1448. if (adev->asic_type != CHIP_CARRIZO)
  1449. return 0;
  1450. /* bail if the compute ring is not ready */
  1451. if (!ring->ready)
  1452. return 0;
  1453. tmp = RREG32(mmGB_EDC_MODE);
  1454. WREG32(mmGB_EDC_MODE, 0);
  1455. total_size =
  1456. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1457. total_size +=
  1458. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1459. total_size +=
  1460. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1461. total_size = ALIGN(total_size, 256);
  1462. vgpr_offset = total_size;
  1463. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1464. sgpr_offset = total_size;
  1465. total_size += sizeof(sgpr_init_compute_shader);
  1466. /* allocate an indirect buffer to put the commands in */
  1467. memset(&ib, 0, sizeof(ib));
  1468. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1469. if (r) {
  1470. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1471. return r;
  1472. }
  1473. /* load the compute shaders */
  1474. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1475. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1476. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1477. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1478. /* init the ib length to 0 */
  1479. ib.length_dw = 0;
  1480. /* VGPR */
  1481. /* write the register state for the compute dispatch */
  1482. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1483. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1484. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1485. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1486. }
  1487. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1488. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1489. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1490. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1491. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1492. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1493. /* write dispatch packet */
  1494. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1495. ib.ptr[ib.length_dw++] = 8; /* x */
  1496. ib.ptr[ib.length_dw++] = 1; /* y */
  1497. ib.ptr[ib.length_dw++] = 1; /* z */
  1498. ib.ptr[ib.length_dw++] =
  1499. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1500. /* write CS partial flush packet */
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1502. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1503. /* SGPR1 */
  1504. /* write the register state for the compute dispatch */
  1505. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1506. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1507. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1508. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1509. }
  1510. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1511. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1512. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1513. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1514. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1515. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1516. /* write dispatch packet */
  1517. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1518. ib.ptr[ib.length_dw++] = 8; /* x */
  1519. ib.ptr[ib.length_dw++] = 1; /* y */
  1520. ib.ptr[ib.length_dw++] = 1; /* z */
  1521. ib.ptr[ib.length_dw++] =
  1522. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1523. /* write CS partial flush packet */
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1525. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1526. /* SGPR2 */
  1527. /* write the register state for the compute dispatch */
  1528. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1529. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1530. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1531. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1532. }
  1533. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1534. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1535. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1536. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1537. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1538. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1539. /* write dispatch packet */
  1540. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1541. ib.ptr[ib.length_dw++] = 8; /* x */
  1542. ib.ptr[ib.length_dw++] = 1; /* y */
  1543. ib.ptr[ib.length_dw++] = 1; /* z */
  1544. ib.ptr[ib.length_dw++] =
  1545. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1546. /* write CS partial flush packet */
  1547. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1548. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1549. /* shedule the ib on the ring */
  1550. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1551. if (r) {
  1552. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1553. goto fail;
  1554. }
  1555. /* wait for the GPU to finish processing the IB */
  1556. r = dma_fence_wait(f, false);
  1557. if (r) {
  1558. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1559. goto fail;
  1560. }
  1561. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1562. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1563. WREG32(mmGB_EDC_MODE, tmp);
  1564. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1565. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1566. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1567. /* read back registers to clear the counters */
  1568. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1569. RREG32(sec_ded_counter_registers[i]);
  1570. fail:
  1571. amdgpu_ib_free(adev, &ib, NULL);
  1572. dma_fence_put(f);
  1573. return r;
  1574. }
  1575. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1576. {
  1577. u32 gb_addr_config;
  1578. u32 mc_shared_chmap, mc_arb_ramcfg;
  1579. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1580. u32 tmp;
  1581. int ret;
  1582. switch (adev->asic_type) {
  1583. case CHIP_TOPAZ:
  1584. adev->gfx.config.max_shader_engines = 1;
  1585. adev->gfx.config.max_tile_pipes = 2;
  1586. adev->gfx.config.max_cu_per_sh = 6;
  1587. adev->gfx.config.max_sh_per_se = 1;
  1588. adev->gfx.config.max_backends_per_se = 2;
  1589. adev->gfx.config.max_texture_channel_caches = 2;
  1590. adev->gfx.config.max_gprs = 256;
  1591. adev->gfx.config.max_gs_threads = 32;
  1592. adev->gfx.config.max_hw_contexts = 8;
  1593. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1594. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1595. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1596. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1597. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1598. break;
  1599. case CHIP_FIJI:
  1600. adev->gfx.config.max_shader_engines = 4;
  1601. adev->gfx.config.max_tile_pipes = 16;
  1602. adev->gfx.config.max_cu_per_sh = 16;
  1603. adev->gfx.config.max_sh_per_se = 1;
  1604. adev->gfx.config.max_backends_per_se = 4;
  1605. adev->gfx.config.max_texture_channel_caches = 16;
  1606. adev->gfx.config.max_gprs = 256;
  1607. adev->gfx.config.max_gs_threads = 32;
  1608. adev->gfx.config.max_hw_contexts = 8;
  1609. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1610. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1611. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1612. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1613. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1614. break;
  1615. case CHIP_POLARIS11:
  1616. ret = amdgpu_atombios_get_gfx_info(adev);
  1617. if (ret)
  1618. return ret;
  1619. adev->gfx.config.max_gprs = 256;
  1620. adev->gfx.config.max_gs_threads = 32;
  1621. adev->gfx.config.max_hw_contexts = 8;
  1622. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1623. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1624. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1625. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1626. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1627. break;
  1628. case CHIP_POLARIS10:
  1629. ret = amdgpu_atombios_get_gfx_info(adev);
  1630. if (ret)
  1631. return ret;
  1632. adev->gfx.config.max_gprs = 256;
  1633. adev->gfx.config.max_gs_threads = 32;
  1634. adev->gfx.config.max_hw_contexts = 8;
  1635. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1636. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1637. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1638. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1639. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1640. break;
  1641. case CHIP_TONGA:
  1642. adev->gfx.config.max_shader_engines = 4;
  1643. adev->gfx.config.max_tile_pipes = 8;
  1644. adev->gfx.config.max_cu_per_sh = 8;
  1645. adev->gfx.config.max_sh_per_se = 1;
  1646. adev->gfx.config.max_backends_per_se = 2;
  1647. adev->gfx.config.max_texture_channel_caches = 8;
  1648. adev->gfx.config.max_gprs = 256;
  1649. adev->gfx.config.max_gs_threads = 32;
  1650. adev->gfx.config.max_hw_contexts = 8;
  1651. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1652. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1653. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1654. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1655. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1656. break;
  1657. case CHIP_CARRIZO:
  1658. adev->gfx.config.max_shader_engines = 1;
  1659. adev->gfx.config.max_tile_pipes = 2;
  1660. adev->gfx.config.max_sh_per_se = 1;
  1661. adev->gfx.config.max_backends_per_se = 2;
  1662. switch (adev->pdev->revision) {
  1663. case 0xc4:
  1664. case 0x84:
  1665. case 0xc8:
  1666. case 0xcc:
  1667. case 0xe1:
  1668. case 0xe3:
  1669. /* B10 */
  1670. adev->gfx.config.max_cu_per_sh = 8;
  1671. break;
  1672. case 0xc5:
  1673. case 0x81:
  1674. case 0x85:
  1675. case 0xc9:
  1676. case 0xcd:
  1677. case 0xe2:
  1678. case 0xe4:
  1679. /* B8 */
  1680. adev->gfx.config.max_cu_per_sh = 6;
  1681. break;
  1682. case 0xc6:
  1683. case 0xca:
  1684. case 0xce:
  1685. case 0x88:
  1686. /* B6 */
  1687. adev->gfx.config.max_cu_per_sh = 6;
  1688. break;
  1689. case 0xc7:
  1690. case 0x87:
  1691. case 0xcb:
  1692. case 0xe5:
  1693. case 0x89:
  1694. default:
  1695. /* B4 */
  1696. adev->gfx.config.max_cu_per_sh = 4;
  1697. break;
  1698. }
  1699. adev->gfx.config.max_texture_channel_caches = 2;
  1700. adev->gfx.config.max_gprs = 256;
  1701. adev->gfx.config.max_gs_threads = 32;
  1702. adev->gfx.config.max_hw_contexts = 8;
  1703. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1704. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1705. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1706. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1707. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1708. break;
  1709. case CHIP_STONEY:
  1710. adev->gfx.config.max_shader_engines = 1;
  1711. adev->gfx.config.max_tile_pipes = 2;
  1712. adev->gfx.config.max_sh_per_se = 1;
  1713. adev->gfx.config.max_backends_per_se = 1;
  1714. switch (adev->pdev->revision) {
  1715. case 0xc0:
  1716. case 0xc1:
  1717. case 0xc2:
  1718. case 0xc4:
  1719. case 0xc8:
  1720. case 0xc9:
  1721. adev->gfx.config.max_cu_per_sh = 3;
  1722. break;
  1723. case 0xd0:
  1724. case 0xd1:
  1725. case 0xd2:
  1726. default:
  1727. adev->gfx.config.max_cu_per_sh = 2;
  1728. break;
  1729. }
  1730. adev->gfx.config.max_texture_channel_caches = 2;
  1731. adev->gfx.config.max_gprs = 256;
  1732. adev->gfx.config.max_gs_threads = 16;
  1733. adev->gfx.config.max_hw_contexts = 8;
  1734. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1735. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1736. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1737. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1738. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1739. break;
  1740. default:
  1741. adev->gfx.config.max_shader_engines = 2;
  1742. adev->gfx.config.max_tile_pipes = 4;
  1743. adev->gfx.config.max_cu_per_sh = 2;
  1744. adev->gfx.config.max_sh_per_se = 1;
  1745. adev->gfx.config.max_backends_per_se = 2;
  1746. adev->gfx.config.max_texture_channel_caches = 4;
  1747. adev->gfx.config.max_gprs = 256;
  1748. adev->gfx.config.max_gs_threads = 32;
  1749. adev->gfx.config.max_hw_contexts = 8;
  1750. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1751. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1752. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1753. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1754. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1755. break;
  1756. }
  1757. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1758. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1759. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1760. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1761. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1762. if (adev->flags & AMD_IS_APU) {
  1763. /* Get memory bank mapping mode. */
  1764. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1765. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1766. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1767. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1768. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1769. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1770. /* Validate settings in case only one DIMM installed. */
  1771. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1772. dimm00_addr_map = 0;
  1773. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1774. dimm01_addr_map = 0;
  1775. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1776. dimm10_addr_map = 0;
  1777. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1778. dimm11_addr_map = 0;
  1779. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1780. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1781. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1782. adev->gfx.config.mem_row_size_in_kb = 2;
  1783. else
  1784. adev->gfx.config.mem_row_size_in_kb = 1;
  1785. } else {
  1786. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1787. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1788. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1789. adev->gfx.config.mem_row_size_in_kb = 4;
  1790. }
  1791. adev->gfx.config.shader_engine_tile_size = 32;
  1792. adev->gfx.config.num_gpus = 1;
  1793. adev->gfx.config.multi_gpu_tile_size = 64;
  1794. /* fix up row size */
  1795. switch (adev->gfx.config.mem_row_size_in_kb) {
  1796. case 1:
  1797. default:
  1798. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1799. break;
  1800. case 2:
  1801. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1802. break;
  1803. case 4:
  1804. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1805. break;
  1806. }
  1807. adev->gfx.config.gb_addr_config = gb_addr_config;
  1808. return 0;
  1809. }
  1810. static int gfx_v8_0_sw_init(void *handle)
  1811. {
  1812. int i, r;
  1813. struct amdgpu_ring *ring;
  1814. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1815. /* EOP Event */
  1816. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1817. if (r)
  1818. return r;
  1819. /* Privileged reg */
  1820. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1821. if (r)
  1822. return r;
  1823. /* Privileged inst */
  1824. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1825. if (r)
  1826. return r;
  1827. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1828. gfx_v8_0_scratch_init(adev);
  1829. r = gfx_v8_0_init_microcode(adev);
  1830. if (r) {
  1831. DRM_ERROR("Failed to load gfx firmware!\n");
  1832. return r;
  1833. }
  1834. r = gfx_v8_0_rlc_init(adev);
  1835. if (r) {
  1836. DRM_ERROR("Failed to init rlc BOs!\n");
  1837. return r;
  1838. }
  1839. r = gfx_v8_0_mec_init(adev);
  1840. if (r) {
  1841. DRM_ERROR("Failed to init MEC BOs!\n");
  1842. return r;
  1843. }
  1844. /* set up the gfx ring */
  1845. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1846. ring = &adev->gfx.gfx_ring[i];
  1847. ring->ring_obj = NULL;
  1848. sprintf(ring->name, "gfx");
  1849. /* no gfx doorbells on iceland */
  1850. if (adev->asic_type != CHIP_TOPAZ) {
  1851. ring->use_doorbell = true;
  1852. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1853. }
  1854. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1855. AMDGPU_CP_IRQ_GFX_EOP);
  1856. if (r)
  1857. return r;
  1858. }
  1859. /* set up the compute queues */
  1860. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1861. unsigned irq_type;
  1862. /* max 32 queues per MEC */
  1863. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1864. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1865. break;
  1866. }
  1867. ring = &adev->gfx.compute_ring[i];
  1868. ring->ring_obj = NULL;
  1869. ring->use_doorbell = true;
  1870. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1871. ring->me = 1; /* first MEC */
  1872. ring->pipe = i / 8;
  1873. ring->queue = i % 8;
  1874. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1875. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1876. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1877. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1878. irq_type);
  1879. if (r)
  1880. return r;
  1881. }
  1882. /* reserve GDS, GWS and OA resource for gfx */
  1883. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1884. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1885. &adev->gds.gds_gfx_bo, NULL, NULL);
  1886. if (r)
  1887. return r;
  1888. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1889. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1890. &adev->gds.gws_gfx_bo, NULL, NULL);
  1891. if (r)
  1892. return r;
  1893. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1894. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1895. &adev->gds.oa_gfx_bo, NULL, NULL);
  1896. if (r)
  1897. return r;
  1898. adev->gfx.ce_ram_size = 0x8000;
  1899. r = gfx_v8_0_gpu_early_init(adev);
  1900. if (r)
  1901. return r;
  1902. return 0;
  1903. }
  1904. static int gfx_v8_0_sw_fini(void *handle)
  1905. {
  1906. int i;
  1907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1908. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1909. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1910. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1911. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1912. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1913. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1914. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1915. gfx_v8_0_mec_fini(adev);
  1916. gfx_v8_0_rlc_fini(adev);
  1917. gfx_v8_0_free_microcode(adev);
  1918. return 0;
  1919. }
  1920. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1921. {
  1922. uint32_t *modearray, *mod2array;
  1923. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1924. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1925. u32 reg_offset;
  1926. modearray = adev->gfx.config.tile_mode_array;
  1927. mod2array = adev->gfx.config.macrotile_mode_array;
  1928. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1929. modearray[reg_offset] = 0;
  1930. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1931. mod2array[reg_offset] = 0;
  1932. switch (adev->asic_type) {
  1933. case CHIP_TOPAZ:
  1934. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1935. PIPE_CONFIG(ADDR_SURF_P2) |
  1936. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1937. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1938. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1939. PIPE_CONFIG(ADDR_SURF_P2) |
  1940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1941. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1942. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1943. PIPE_CONFIG(ADDR_SURF_P2) |
  1944. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1945. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1946. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1947. PIPE_CONFIG(ADDR_SURF_P2) |
  1948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1950. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1951. PIPE_CONFIG(ADDR_SURF_P2) |
  1952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1953. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1954. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1955. PIPE_CONFIG(ADDR_SURF_P2) |
  1956. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1958. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1959. PIPE_CONFIG(ADDR_SURF_P2) |
  1960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1961. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1962. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1963. PIPE_CONFIG(ADDR_SURF_P2));
  1964. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1965. PIPE_CONFIG(ADDR_SURF_P2) |
  1966. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1967. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1968. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1969. PIPE_CONFIG(ADDR_SURF_P2) |
  1970. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1972. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1975. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1976. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1977. PIPE_CONFIG(ADDR_SURF_P2) |
  1978. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1980. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1981. PIPE_CONFIG(ADDR_SURF_P2) |
  1982. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1984. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1985. PIPE_CONFIG(ADDR_SURF_P2) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1988. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1989. PIPE_CONFIG(ADDR_SURF_P2) |
  1990. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1992. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1993. PIPE_CONFIG(ADDR_SURF_P2) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1996. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1997. PIPE_CONFIG(ADDR_SURF_P2) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2000. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2001. PIPE_CONFIG(ADDR_SURF_P2) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2004. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2005. PIPE_CONFIG(ADDR_SURF_P2) |
  2006. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2008. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2009. PIPE_CONFIG(ADDR_SURF_P2) |
  2010. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2012. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2013. PIPE_CONFIG(ADDR_SURF_P2) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2016. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2017. PIPE_CONFIG(ADDR_SURF_P2) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2020. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2024. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2028. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2032. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2036. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2037. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2038. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2039. NUM_BANKS(ADDR_SURF_8_BANK));
  2040. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2043. NUM_BANKS(ADDR_SURF_8_BANK));
  2044. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2047. NUM_BANKS(ADDR_SURF_8_BANK));
  2048. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2049. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2050. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2051. NUM_BANKS(ADDR_SURF_8_BANK));
  2052. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2055. NUM_BANKS(ADDR_SURF_8_BANK));
  2056. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2059. NUM_BANKS(ADDR_SURF_8_BANK));
  2060. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2063. NUM_BANKS(ADDR_SURF_8_BANK));
  2064. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2067. NUM_BANKS(ADDR_SURF_16_BANK));
  2068. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2071. NUM_BANKS(ADDR_SURF_16_BANK));
  2072. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2075. NUM_BANKS(ADDR_SURF_16_BANK));
  2076. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2079. NUM_BANKS(ADDR_SURF_16_BANK));
  2080. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2083. NUM_BANKS(ADDR_SURF_16_BANK));
  2084. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2087. NUM_BANKS(ADDR_SURF_16_BANK));
  2088. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2091. NUM_BANKS(ADDR_SURF_8_BANK));
  2092. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2093. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2094. reg_offset != 23)
  2095. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2096. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2097. if (reg_offset != 7)
  2098. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2099. break;
  2100. case CHIP_FIJI:
  2101. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2102. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2103. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2105. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2106. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2107. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2109. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2110. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2111. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2113. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2114. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2115. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2117. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2118. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2119. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2121. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2125. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2129. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2131. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2133. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2134. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2135. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2136. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2138. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2139. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2140. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2143. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2146. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2147. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2148. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2151. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2152. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2153. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2154. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2155. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2156. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2159. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2160. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2163. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2164. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2165. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2167. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2168. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2171. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2175. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2176. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2179. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2183. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2187. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2188. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2191. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2192. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2195. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2199. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2200. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2203. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2207. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2211. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2212. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2213. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2215. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2219. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2223. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2224. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2225. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2226. NUM_BANKS(ADDR_SURF_8_BANK));
  2227. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2228. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2229. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2230. NUM_BANKS(ADDR_SURF_8_BANK));
  2231. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2232. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2233. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2234. NUM_BANKS(ADDR_SURF_8_BANK));
  2235. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2236. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2237. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2238. NUM_BANKS(ADDR_SURF_8_BANK));
  2239. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2242. NUM_BANKS(ADDR_SURF_8_BANK));
  2243. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2246. NUM_BANKS(ADDR_SURF_8_BANK));
  2247. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2250. NUM_BANKS(ADDR_SURF_8_BANK));
  2251. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2254. NUM_BANKS(ADDR_SURF_8_BANK));
  2255. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2258. NUM_BANKS(ADDR_SURF_8_BANK));
  2259. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2262. NUM_BANKS(ADDR_SURF_8_BANK));
  2263. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2266. NUM_BANKS(ADDR_SURF_8_BANK));
  2267. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2270. NUM_BANKS(ADDR_SURF_8_BANK));
  2271. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2274. NUM_BANKS(ADDR_SURF_8_BANK));
  2275. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2278. NUM_BANKS(ADDR_SURF_4_BANK));
  2279. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2280. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2281. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2282. if (reg_offset != 7)
  2283. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2284. break;
  2285. case CHIP_TONGA:
  2286. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2287. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2288. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2290. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2291. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2292. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2294. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2296. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2298. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2299. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2300. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2302. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2303. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2304. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2306. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2310. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2314. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2318. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2319. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2320. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2321. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2323. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2324. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2325. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2326. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2327. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2328. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2331. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2332. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2333. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2334. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2336. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2337. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2338. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2339. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2340. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2341. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2345. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2348. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2349. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2352. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2356. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2357. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2360. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2361. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2363. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2364. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2365. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2368. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2369. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2372. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2373. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2375. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2376. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2377. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2379. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2380. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2384. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2385. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2388. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2392. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2396. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2397. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2398. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2400. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2404. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2408. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2411. NUM_BANKS(ADDR_SURF_16_BANK));
  2412. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2413. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2414. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2415. NUM_BANKS(ADDR_SURF_16_BANK));
  2416. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2419. NUM_BANKS(ADDR_SURF_16_BANK));
  2420. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2423. NUM_BANKS(ADDR_SURF_16_BANK));
  2424. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2425. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2426. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2427. NUM_BANKS(ADDR_SURF_16_BANK));
  2428. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2431. NUM_BANKS(ADDR_SURF_16_BANK));
  2432. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2435. NUM_BANKS(ADDR_SURF_16_BANK));
  2436. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2443. NUM_BANKS(ADDR_SURF_16_BANK));
  2444. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2455. NUM_BANKS(ADDR_SURF_8_BANK));
  2456. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2459. NUM_BANKS(ADDR_SURF_4_BANK));
  2460. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2463. NUM_BANKS(ADDR_SURF_4_BANK));
  2464. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2465. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2466. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2467. if (reg_offset != 7)
  2468. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2469. break;
  2470. case CHIP_POLARIS11:
  2471. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2472. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2473. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2475. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2476. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2477. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2479. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2480. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2481. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2483. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2484. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2485. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2487. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2488. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2491. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2495. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2496. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2497. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2499. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2500. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2501. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2503. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2504. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2505. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2508. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2509. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2512. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2513. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2516. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2517. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2521. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2522. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2524. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2525. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2526. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2528. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2529. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2530. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2531. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2532. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2533. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2534. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2537. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2540. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2541. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2542. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2544. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2545. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2546. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2547. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2548. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2549. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2550. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2553. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2554. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2556. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2557. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2558. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2561. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2562. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2563. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2565. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2566. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2567. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2569. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2570. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2571. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2573. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2574. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2575. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2577. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2578. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2579. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2580. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2581. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2582. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2583. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2585. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2586. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2589. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2590. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2591. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2593. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2594. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2595. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2596. NUM_BANKS(ADDR_SURF_16_BANK));
  2597. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2598. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2599. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2600. NUM_BANKS(ADDR_SURF_16_BANK));
  2601. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2604. NUM_BANKS(ADDR_SURF_16_BANK));
  2605. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2608. NUM_BANKS(ADDR_SURF_16_BANK));
  2609. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2610. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2611. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2612. NUM_BANKS(ADDR_SURF_16_BANK));
  2613. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2616. NUM_BANKS(ADDR_SURF_16_BANK));
  2617. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2618. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2619. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2620. NUM_BANKS(ADDR_SURF_16_BANK));
  2621. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2622. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2623. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2624. NUM_BANKS(ADDR_SURF_16_BANK));
  2625. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2628. NUM_BANKS(ADDR_SURF_16_BANK));
  2629. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2632. NUM_BANKS(ADDR_SURF_16_BANK));
  2633. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2636. NUM_BANKS(ADDR_SURF_16_BANK));
  2637. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2640. NUM_BANKS(ADDR_SURF_16_BANK));
  2641. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2644. NUM_BANKS(ADDR_SURF_8_BANK));
  2645. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2648. NUM_BANKS(ADDR_SURF_4_BANK));
  2649. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2650. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2651. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2652. if (reg_offset != 7)
  2653. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2654. break;
  2655. case CHIP_POLARIS10:
  2656. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2657. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2658. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2660. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2661. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2662. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2664. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2665. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2666. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2668. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2669. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2670. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2672. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2673. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2674. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2676. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2678. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2680. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2681. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2682. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2684. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2685. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2686. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2688. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2689. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2690. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2693. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2694. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2698. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2701. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2702. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2705. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2706. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2707. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2709. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2710. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2711. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2714. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2715. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2716. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2717. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2718. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2719. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2721. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2722. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2723. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2726. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2727. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2730. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2733. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2734. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2735. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2737. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2738. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2739. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2742. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2743. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2745. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2746. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2747. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2749. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2750. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2754. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2755. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2757. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2758. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2759. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2760. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2761. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2762. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2763. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2764. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2766. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2767. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2768. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2770. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2771. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2772. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2774. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2775. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2776. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2778. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2779. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2780. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2781. NUM_BANKS(ADDR_SURF_16_BANK));
  2782. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2783. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2784. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2785. NUM_BANKS(ADDR_SURF_16_BANK));
  2786. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2787. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2788. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2789. NUM_BANKS(ADDR_SURF_16_BANK));
  2790. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2791. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2792. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2793. NUM_BANKS(ADDR_SURF_16_BANK));
  2794. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2795. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2796. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2797. NUM_BANKS(ADDR_SURF_16_BANK));
  2798. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2799. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2800. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2801. NUM_BANKS(ADDR_SURF_16_BANK));
  2802. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2805. NUM_BANKS(ADDR_SURF_16_BANK));
  2806. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2807. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2808. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2809. NUM_BANKS(ADDR_SURF_16_BANK));
  2810. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2813. NUM_BANKS(ADDR_SURF_16_BANK));
  2814. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2815. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2816. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2817. NUM_BANKS(ADDR_SURF_16_BANK));
  2818. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2819. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2820. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2821. NUM_BANKS(ADDR_SURF_16_BANK));
  2822. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2825. NUM_BANKS(ADDR_SURF_8_BANK));
  2826. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2829. NUM_BANKS(ADDR_SURF_4_BANK));
  2830. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2833. NUM_BANKS(ADDR_SURF_4_BANK));
  2834. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2835. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2836. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2837. if (reg_offset != 7)
  2838. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2839. break;
  2840. case CHIP_STONEY:
  2841. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2842. PIPE_CONFIG(ADDR_SURF_P2) |
  2843. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2845. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2846. PIPE_CONFIG(ADDR_SURF_P2) |
  2847. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2849. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2850. PIPE_CONFIG(ADDR_SURF_P2) |
  2851. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2853. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2854. PIPE_CONFIG(ADDR_SURF_P2) |
  2855. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2857. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2858. PIPE_CONFIG(ADDR_SURF_P2) |
  2859. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2861. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2862. PIPE_CONFIG(ADDR_SURF_P2) |
  2863. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2865. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2866. PIPE_CONFIG(ADDR_SURF_P2) |
  2867. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2869. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2870. PIPE_CONFIG(ADDR_SURF_P2));
  2871. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2874. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2875. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2879. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2882. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2883. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2884. PIPE_CONFIG(ADDR_SURF_P2) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2886. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2887. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2888. PIPE_CONFIG(ADDR_SURF_P2) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2891. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2892. PIPE_CONFIG(ADDR_SURF_P2) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2895. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2896. PIPE_CONFIG(ADDR_SURF_P2) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2899. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2900. PIPE_CONFIG(ADDR_SURF_P2) |
  2901. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2903. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2904. PIPE_CONFIG(ADDR_SURF_P2) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2907. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2908. PIPE_CONFIG(ADDR_SURF_P2) |
  2909. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2911. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2912. PIPE_CONFIG(ADDR_SURF_P2) |
  2913. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2915. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2916. PIPE_CONFIG(ADDR_SURF_P2) |
  2917. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2919. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2920. PIPE_CONFIG(ADDR_SURF_P2) |
  2921. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2923. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2924. PIPE_CONFIG(ADDR_SURF_P2) |
  2925. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2927. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2928. PIPE_CONFIG(ADDR_SURF_P2) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2931. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2932. PIPE_CONFIG(ADDR_SURF_P2) |
  2933. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2935. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2936. PIPE_CONFIG(ADDR_SURF_P2) |
  2937. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2939. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2940. PIPE_CONFIG(ADDR_SURF_P2) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2943. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2944. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2945. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2946. NUM_BANKS(ADDR_SURF_8_BANK));
  2947. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2948. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2949. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2950. NUM_BANKS(ADDR_SURF_8_BANK));
  2951. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2952. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2953. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2954. NUM_BANKS(ADDR_SURF_8_BANK));
  2955. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2956. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2957. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2958. NUM_BANKS(ADDR_SURF_8_BANK));
  2959. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2960. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2961. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2962. NUM_BANKS(ADDR_SURF_8_BANK));
  2963. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2964. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2965. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2966. NUM_BANKS(ADDR_SURF_8_BANK));
  2967. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2968. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2969. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2970. NUM_BANKS(ADDR_SURF_8_BANK));
  2971. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2974. NUM_BANKS(ADDR_SURF_16_BANK));
  2975. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2976. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2977. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2978. NUM_BANKS(ADDR_SURF_16_BANK));
  2979. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2982. NUM_BANKS(ADDR_SURF_16_BANK));
  2983. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2984. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2985. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2986. NUM_BANKS(ADDR_SURF_16_BANK));
  2987. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2988. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2989. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2990. NUM_BANKS(ADDR_SURF_16_BANK));
  2991. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2994. NUM_BANKS(ADDR_SURF_16_BANK));
  2995. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2998. NUM_BANKS(ADDR_SURF_8_BANK));
  2999. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3000. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3001. reg_offset != 23)
  3002. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3003. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3004. if (reg_offset != 7)
  3005. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3006. break;
  3007. default:
  3008. dev_warn(adev->dev,
  3009. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3010. adev->asic_type);
  3011. case CHIP_CARRIZO:
  3012. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3013. PIPE_CONFIG(ADDR_SURF_P2) |
  3014. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3016. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3017. PIPE_CONFIG(ADDR_SURF_P2) |
  3018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3019. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3020. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3021. PIPE_CONFIG(ADDR_SURF_P2) |
  3022. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3023. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3024. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3025. PIPE_CONFIG(ADDR_SURF_P2) |
  3026. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3028. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3029. PIPE_CONFIG(ADDR_SURF_P2) |
  3030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3032. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3033. PIPE_CONFIG(ADDR_SURF_P2) |
  3034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3036. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3037. PIPE_CONFIG(ADDR_SURF_P2) |
  3038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3040. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3041. PIPE_CONFIG(ADDR_SURF_P2));
  3042. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3046. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3050. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3054. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3058. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3059. PIPE_CONFIG(ADDR_SURF_P2) |
  3060. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3062. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3063. PIPE_CONFIG(ADDR_SURF_P2) |
  3064. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3066. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3067. PIPE_CONFIG(ADDR_SURF_P2) |
  3068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3070. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3071. PIPE_CONFIG(ADDR_SURF_P2) |
  3072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3074. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3075. PIPE_CONFIG(ADDR_SURF_P2) |
  3076. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3078. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3079. PIPE_CONFIG(ADDR_SURF_P2) |
  3080. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3082. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3083. PIPE_CONFIG(ADDR_SURF_P2) |
  3084. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3086. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3087. PIPE_CONFIG(ADDR_SURF_P2) |
  3088. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3090. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3091. PIPE_CONFIG(ADDR_SURF_P2) |
  3092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3094. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3098. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3099. PIPE_CONFIG(ADDR_SURF_P2) |
  3100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3102. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3103. PIPE_CONFIG(ADDR_SURF_P2) |
  3104. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3106. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3107. PIPE_CONFIG(ADDR_SURF_P2) |
  3108. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3110. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3111. PIPE_CONFIG(ADDR_SURF_P2) |
  3112. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3114. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3115. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3116. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3117. NUM_BANKS(ADDR_SURF_8_BANK));
  3118. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3121. NUM_BANKS(ADDR_SURF_8_BANK));
  3122. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3125. NUM_BANKS(ADDR_SURF_8_BANK));
  3126. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3129. NUM_BANKS(ADDR_SURF_8_BANK));
  3130. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3133. NUM_BANKS(ADDR_SURF_8_BANK));
  3134. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3137. NUM_BANKS(ADDR_SURF_8_BANK));
  3138. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3141. NUM_BANKS(ADDR_SURF_8_BANK));
  3142. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3145. NUM_BANKS(ADDR_SURF_16_BANK));
  3146. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3149. NUM_BANKS(ADDR_SURF_16_BANK));
  3150. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3153. NUM_BANKS(ADDR_SURF_16_BANK));
  3154. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3157. NUM_BANKS(ADDR_SURF_16_BANK));
  3158. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3161. NUM_BANKS(ADDR_SURF_16_BANK));
  3162. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3165. NUM_BANKS(ADDR_SURF_16_BANK));
  3166. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3169. NUM_BANKS(ADDR_SURF_8_BANK));
  3170. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3171. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3172. reg_offset != 23)
  3173. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3174. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3175. if (reg_offset != 7)
  3176. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3177. break;
  3178. }
  3179. }
  3180. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3181. u32 se_num, u32 sh_num, u32 instance)
  3182. {
  3183. u32 data;
  3184. if (instance == 0xffffffff)
  3185. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3186. else
  3187. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3188. if (se_num == 0xffffffff)
  3189. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3190. else
  3191. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3192. if (sh_num == 0xffffffff)
  3193. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3194. else
  3195. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3196. WREG32(mmGRBM_GFX_INDEX, data);
  3197. }
  3198. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3199. {
  3200. return (u32)((1ULL << bit_width) - 1);
  3201. }
  3202. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3203. {
  3204. u32 data, mask;
  3205. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3206. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3207. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3208. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3209. adev->gfx.config.max_sh_per_se);
  3210. return (~data) & mask;
  3211. }
  3212. static void
  3213. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3214. {
  3215. switch (adev->asic_type) {
  3216. case CHIP_FIJI:
  3217. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3218. RB_XSEL2(1) | PKR_MAP(2) |
  3219. PKR_XSEL(1) | PKR_YSEL(1) |
  3220. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3221. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3222. SE_PAIR_YSEL(2);
  3223. break;
  3224. case CHIP_TONGA:
  3225. case CHIP_POLARIS10:
  3226. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3227. SE_XSEL(1) | SE_YSEL(1);
  3228. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3229. SE_PAIR_YSEL(2);
  3230. break;
  3231. case CHIP_TOPAZ:
  3232. case CHIP_CARRIZO:
  3233. *rconf |= RB_MAP_PKR0(2);
  3234. *rconf1 |= 0x0;
  3235. break;
  3236. case CHIP_POLARIS11:
  3237. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3238. SE_XSEL(1) | SE_YSEL(1);
  3239. *rconf1 |= 0x0;
  3240. break;
  3241. case CHIP_STONEY:
  3242. *rconf |= 0x0;
  3243. *rconf1 |= 0x0;
  3244. break;
  3245. default:
  3246. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3247. break;
  3248. }
  3249. }
  3250. static void
  3251. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3252. u32 raster_config, u32 raster_config_1,
  3253. unsigned rb_mask, unsigned num_rb)
  3254. {
  3255. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3256. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3257. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3258. unsigned rb_per_se = num_rb / num_se;
  3259. unsigned se_mask[4];
  3260. unsigned se;
  3261. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3262. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3263. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3264. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3265. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3266. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3267. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3268. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3269. (!se_mask[2] && !se_mask[3]))) {
  3270. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3271. if (!se_mask[0] && !se_mask[1]) {
  3272. raster_config_1 |=
  3273. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3274. } else {
  3275. raster_config_1 |=
  3276. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3277. }
  3278. }
  3279. for (se = 0; se < num_se; se++) {
  3280. unsigned raster_config_se = raster_config;
  3281. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3282. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3283. int idx = (se / 2) * 2;
  3284. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3285. raster_config_se &= ~SE_MAP_MASK;
  3286. if (!se_mask[idx]) {
  3287. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3288. } else {
  3289. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3290. }
  3291. }
  3292. pkr0_mask &= rb_mask;
  3293. pkr1_mask &= rb_mask;
  3294. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3295. raster_config_se &= ~PKR_MAP_MASK;
  3296. if (!pkr0_mask) {
  3297. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3298. } else {
  3299. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3300. }
  3301. }
  3302. if (rb_per_se >= 2) {
  3303. unsigned rb0_mask = 1 << (se * rb_per_se);
  3304. unsigned rb1_mask = rb0_mask << 1;
  3305. rb0_mask &= rb_mask;
  3306. rb1_mask &= rb_mask;
  3307. if (!rb0_mask || !rb1_mask) {
  3308. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3309. if (!rb0_mask) {
  3310. raster_config_se |=
  3311. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3312. } else {
  3313. raster_config_se |=
  3314. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3315. }
  3316. }
  3317. if (rb_per_se > 2) {
  3318. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3319. rb1_mask = rb0_mask << 1;
  3320. rb0_mask &= rb_mask;
  3321. rb1_mask &= rb_mask;
  3322. if (!rb0_mask || !rb1_mask) {
  3323. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3324. if (!rb0_mask) {
  3325. raster_config_se |=
  3326. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3327. } else {
  3328. raster_config_se |=
  3329. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3330. }
  3331. }
  3332. }
  3333. }
  3334. /* GRBM_GFX_INDEX has a different offset on VI */
  3335. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3336. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3337. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3338. }
  3339. /* GRBM_GFX_INDEX has a different offset on VI */
  3340. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3341. }
  3342. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3343. {
  3344. int i, j;
  3345. u32 data;
  3346. u32 raster_config = 0, raster_config_1 = 0;
  3347. u32 active_rbs = 0;
  3348. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3349. adev->gfx.config.max_sh_per_se;
  3350. unsigned num_rb_pipes;
  3351. mutex_lock(&adev->grbm_idx_mutex);
  3352. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3353. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3354. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3355. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3356. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3357. rb_bitmap_width_per_sh);
  3358. }
  3359. }
  3360. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3361. adev->gfx.config.backend_enable_mask = active_rbs;
  3362. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3363. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3364. adev->gfx.config.max_shader_engines, 16);
  3365. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3366. if (!adev->gfx.config.backend_enable_mask ||
  3367. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3368. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3369. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3370. } else {
  3371. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3372. adev->gfx.config.backend_enable_mask,
  3373. num_rb_pipes);
  3374. }
  3375. /* cache the values for userspace */
  3376. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3377. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3378. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3379. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3380. RREG32(mmCC_RB_BACKEND_DISABLE);
  3381. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3382. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3383. adev->gfx.config.rb_config[i][j].raster_config =
  3384. RREG32(mmPA_SC_RASTER_CONFIG);
  3385. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3386. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3387. }
  3388. }
  3389. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3390. mutex_unlock(&adev->grbm_idx_mutex);
  3391. }
  3392. /**
  3393. * gfx_v8_0_init_compute_vmid - gart enable
  3394. *
  3395. * @rdev: amdgpu_device pointer
  3396. *
  3397. * Initialize compute vmid sh_mem registers
  3398. *
  3399. */
  3400. #define DEFAULT_SH_MEM_BASES (0x6000)
  3401. #define FIRST_COMPUTE_VMID (8)
  3402. #define LAST_COMPUTE_VMID (16)
  3403. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3404. {
  3405. int i;
  3406. uint32_t sh_mem_config;
  3407. uint32_t sh_mem_bases;
  3408. /*
  3409. * Configure apertures:
  3410. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3411. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3412. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3413. */
  3414. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3415. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3416. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3417. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3418. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3419. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3420. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3421. mutex_lock(&adev->srbm_mutex);
  3422. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3423. vi_srbm_select(adev, 0, 0, 0, i);
  3424. /* CP and shaders */
  3425. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3426. WREG32(mmSH_MEM_APE1_BASE, 1);
  3427. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3428. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3429. }
  3430. vi_srbm_select(adev, 0, 0, 0, 0);
  3431. mutex_unlock(&adev->srbm_mutex);
  3432. }
  3433. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3434. {
  3435. u32 tmp;
  3436. int i;
  3437. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3438. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3439. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3440. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3441. gfx_v8_0_tiling_mode_table_init(adev);
  3442. gfx_v8_0_setup_rb(adev);
  3443. gfx_v8_0_get_cu_info(adev);
  3444. /* XXX SH_MEM regs */
  3445. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3446. mutex_lock(&adev->srbm_mutex);
  3447. for (i = 0; i < 16; i++) {
  3448. vi_srbm_select(adev, 0, 0, 0, i);
  3449. /* CP and shaders */
  3450. if (i == 0) {
  3451. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3452. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3453. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3454. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3455. WREG32(mmSH_MEM_CONFIG, tmp);
  3456. } else {
  3457. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3458. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3459. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3460. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3461. WREG32(mmSH_MEM_CONFIG, tmp);
  3462. }
  3463. WREG32(mmSH_MEM_APE1_BASE, 1);
  3464. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3465. WREG32(mmSH_MEM_BASES, 0);
  3466. }
  3467. vi_srbm_select(adev, 0, 0, 0, 0);
  3468. mutex_unlock(&adev->srbm_mutex);
  3469. gfx_v8_0_init_compute_vmid(adev);
  3470. mutex_lock(&adev->grbm_idx_mutex);
  3471. /*
  3472. * making sure that the following register writes will be broadcasted
  3473. * to all the shaders
  3474. */
  3475. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3476. WREG32(mmPA_SC_FIFO_SIZE,
  3477. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3478. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3479. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3480. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3481. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3482. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3483. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3484. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3485. mutex_unlock(&adev->grbm_idx_mutex);
  3486. }
  3487. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3488. {
  3489. u32 i, j, k;
  3490. u32 mask;
  3491. mutex_lock(&adev->grbm_idx_mutex);
  3492. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3493. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3494. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3495. for (k = 0; k < adev->usec_timeout; k++) {
  3496. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3497. break;
  3498. udelay(1);
  3499. }
  3500. }
  3501. }
  3502. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3503. mutex_unlock(&adev->grbm_idx_mutex);
  3504. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3505. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3506. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3507. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3508. for (k = 0; k < adev->usec_timeout; k++) {
  3509. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3510. break;
  3511. udelay(1);
  3512. }
  3513. }
  3514. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3515. bool enable)
  3516. {
  3517. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3518. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3519. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3520. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3521. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3522. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3523. }
  3524. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3525. {
  3526. /* csib */
  3527. WREG32(mmRLC_CSIB_ADDR_HI,
  3528. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3529. WREG32(mmRLC_CSIB_ADDR_LO,
  3530. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3531. WREG32(mmRLC_CSIB_LENGTH,
  3532. adev->gfx.rlc.clear_state_size);
  3533. }
  3534. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3535. int ind_offset,
  3536. int list_size,
  3537. int *unique_indices,
  3538. int *indices_count,
  3539. int max_indices,
  3540. int *ind_start_offsets,
  3541. int *offset_count,
  3542. int max_offset)
  3543. {
  3544. int indices;
  3545. bool new_entry = true;
  3546. for (; ind_offset < list_size; ind_offset++) {
  3547. if (new_entry) {
  3548. new_entry = false;
  3549. ind_start_offsets[*offset_count] = ind_offset;
  3550. *offset_count = *offset_count + 1;
  3551. BUG_ON(*offset_count >= max_offset);
  3552. }
  3553. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3554. new_entry = true;
  3555. continue;
  3556. }
  3557. ind_offset += 2;
  3558. /* look for the matching indice */
  3559. for (indices = 0;
  3560. indices < *indices_count;
  3561. indices++) {
  3562. if (unique_indices[indices] ==
  3563. register_list_format[ind_offset])
  3564. break;
  3565. }
  3566. if (indices >= *indices_count) {
  3567. unique_indices[*indices_count] =
  3568. register_list_format[ind_offset];
  3569. indices = *indices_count;
  3570. *indices_count = *indices_count + 1;
  3571. BUG_ON(*indices_count >= max_indices);
  3572. }
  3573. register_list_format[ind_offset] = indices;
  3574. }
  3575. }
  3576. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3577. {
  3578. int i, temp, data;
  3579. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3580. int indices_count = 0;
  3581. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3582. int offset_count = 0;
  3583. int list_size;
  3584. unsigned int *register_list_format =
  3585. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3586. if (!register_list_format)
  3587. return -ENOMEM;
  3588. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3589. adev->gfx.rlc.reg_list_format_size_bytes);
  3590. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3591. RLC_FormatDirectRegListLength,
  3592. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3593. unique_indices,
  3594. &indices_count,
  3595. sizeof(unique_indices) / sizeof(int),
  3596. indirect_start_offsets,
  3597. &offset_count,
  3598. sizeof(indirect_start_offsets)/sizeof(int));
  3599. /* save and restore list */
  3600. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3601. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3602. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3603. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3604. /* indirect list */
  3605. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3606. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3607. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3608. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3609. list_size = list_size >> 1;
  3610. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3611. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3612. /* starting offsets starts */
  3613. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3614. adev->gfx.rlc.starting_offsets_start);
  3615. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3616. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3617. indirect_start_offsets[i]);
  3618. /* unique indices */
  3619. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3620. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3621. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3622. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3623. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3624. }
  3625. kfree(register_list_format);
  3626. return 0;
  3627. }
  3628. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3629. {
  3630. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3631. }
  3632. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3633. {
  3634. uint32_t data;
  3635. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3636. AMD_PG_SUPPORT_GFX_SMG |
  3637. AMD_PG_SUPPORT_GFX_DMG)) {
  3638. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3639. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3640. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3641. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3642. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3643. WREG32(mmRLC_PG_DELAY, data);
  3644. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3645. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3646. }
  3647. }
  3648. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3649. bool enable)
  3650. {
  3651. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3652. }
  3653. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3654. bool enable)
  3655. {
  3656. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3657. }
  3658. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3659. {
  3660. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3661. }
  3662. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3663. {
  3664. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3665. AMD_PG_SUPPORT_GFX_SMG |
  3666. AMD_PG_SUPPORT_GFX_DMG |
  3667. AMD_PG_SUPPORT_CP |
  3668. AMD_PG_SUPPORT_GDS |
  3669. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3670. gfx_v8_0_init_csb(adev);
  3671. gfx_v8_0_init_save_restore_list(adev);
  3672. gfx_v8_0_enable_save_restore_machine(adev);
  3673. if ((adev->asic_type == CHIP_CARRIZO) ||
  3674. (adev->asic_type == CHIP_STONEY)) {
  3675. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3676. gfx_v8_0_init_power_gating(adev);
  3677. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3678. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3679. cz_enable_sck_slow_down_on_power_up(adev, true);
  3680. cz_enable_sck_slow_down_on_power_down(adev, true);
  3681. } else {
  3682. cz_enable_sck_slow_down_on_power_up(adev, false);
  3683. cz_enable_sck_slow_down_on_power_down(adev, false);
  3684. }
  3685. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3686. cz_enable_cp_power_gating(adev, true);
  3687. else
  3688. cz_enable_cp_power_gating(adev, false);
  3689. } else if (adev->asic_type == CHIP_POLARIS11) {
  3690. gfx_v8_0_init_power_gating(adev);
  3691. }
  3692. }
  3693. }
  3694. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3695. {
  3696. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3697. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3698. gfx_v8_0_wait_for_rlc_serdes(adev);
  3699. }
  3700. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3701. {
  3702. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3703. udelay(50);
  3704. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3705. udelay(50);
  3706. }
  3707. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3708. {
  3709. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3710. /* carrizo do enable cp interrupt after cp inited */
  3711. if (!(adev->flags & AMD_IS_APU))
  3712. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3713. udelay(50);
  3714. }
  3715. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3716. {
  3717. const struct rlc_firmware_header_v2_0 *hdr;
  3718. const __le32 *fw_data;
  3719. unsigned i, fw_size;
  3720. if (!adev->gfx.rlc_fw)
  3721. return -EINVAL;
  3722. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3723. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3724. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3725. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3726. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3727. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3728. for (i = 0; i < fw_size; i++)
  3729. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3730. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3731. return 0;
  3732. }
  3733. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3734. {
  3735. int r;
  3736. u32 tmp;
  3737. gfx_v8_0_rlc_stop(adev);
  3738. /* disable CG */
  3739. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3740. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3741. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3742. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3743. if (adev->asic_type == CHIP_POLARIS11 ||
  3744. adev->asic_type == CHIP_POLARIS10) {
  3745. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3746. tmp &= ~0x3;
  3747. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3748. }
  3749. /* disable PG */
  3750. WREG32(mmRLC_PG_CNTL, 0);
  3751. gfx_v8_0_rlc_reset(adev);
  3752. gfx_v8_0_init_pg(adev);
  3753. if (!adev->pp_enabled) {
  3754. if (!adev->firmware.smu_load) {
  3755. /* legacy rlc firmware loading */
  3756. r = gfx_v8_0_rlc_load_microcode(adev);
  3757. if (r)
  3758. return r;
  3759. } else {
  3760. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3761. AMDGPU_UCODE_ID_RLC_G);
  3762. if (r)
  3763. return -EINVAL;
  3764. }
  3765. }
  3766. gfx_v8_0_rlc_start(adev);
  3767. return 0;
  3768. }
  3769. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3770. {
  3771. int i;
  3772. u32 tmp = RREG32(mmCP_ME_CNTL);
  3773. if (enable) {
  3774. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3775. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3776. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3777. } else {
  3778. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3779. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3780. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3781. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3782. adev->gfx.gfx_ring[i].ready = false;
  3783. }
  3784. WREG32(mmCP_ME_CNTL, tmp);
  3785. udelay(50);
  3786. }
  3787. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3788. {
  3789. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3790. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3791. const struct gfx_firmware_header_v1_0 *me_hdr;
  3792. const __le32 *fw_data;
  3793. unsigned i, fw_size;
  3794. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3795. return -EINVAL;
  3796. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3797. adev->gfx.pfp_fw->data;
  3798. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3799. adev->gfx.ce_fw->data;
  3800. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3801. adev->gfx.me_fw->data;
  3802. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3803. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3804. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3805. gfx_v8_0_cp_gfx_enable(adev, false);
  3806. /* PFP */
  3807. fw_data = (const __le32 *)
  3808. (adev->gfx.pfp_fw->data +
  3809. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3810. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3811. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3812. for (i = 0; i < fw_size; i++)
  3813. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3814. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3815. /* CE */
  3816. fw_data = (const __le32 *)
  3817. (adev->gfx.ce_fw->data +
  3818. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3819. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3820. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3821. for (i = 0; i < fw_size; i++)
  3822. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3823. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3824. /* ME */
  3825. fw_data = (const __le32 *)
  3826. (adev->gfx.me_fw->data +
  3827. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3828. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3829. WREG32(mmCP_ME_RAM_WADDR, 0);
  3830. for (i = 0; i < fw_size; i++)
  3831. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3832. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3833. return 0;
  3834. }
  3835. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3836. {
  3837. u32 count = 0;
  3838. const struct cs_section_def *sect = NULL;
  3839. const struct cs_extent_def *ext = NULL;
  3840. /* begin clear state */
  3841. count += 2;
  3842. /* context control state */
  3843. count += 3;
  3844. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3845. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3846. if (sect->id == SECT_CONTEXT)
  3847. count += 2 + ext->reg_count;
  3848. else
  3849. return 0;
  3850. }
  3851. }
  3852. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3853. count += 4;
  3854. /* end clear state */
  3855. count += 2;
  3856. /* clear state */
  3857. count += 2;
  3858. return count;
  3859. }
  3860. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3861. {
  3862. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3863. const struct cs_section_def *sect = NULL;
  3864. const struct cs_extent_def *ext = NULL;
  3865. int r, i;
  3866. /* init the CP */
  3867. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3868. WREG32(mmCP_ENDIAN_SWAP, 0);
  3869. WREG32(mmCP_DEVICE_ID, 1);
  3870. gfx_v8_0_cp_gfx_enable(adev, true);
  3871. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3872. if (r) {
  3873. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3874. return r;
  3875. }
  3876. /* clear state buffer */
  3877. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3878. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3879. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3880. amdgpu_ring_write(ring, 0x80000000);
  3881. amdgpu_ring_write(ring, 0x80000000);
  3882. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3883. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3884. if (sect->id == SECT_CONTEXT) {
  3885. amdgpu_ring_write(ring,
  3886. PACKET3(PACKET3_SET_CONTEXT_REG,
  3887. ext->reg_count));
  3888. amdgpu_ring_write(ring,
  3889. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3890. for (i = 0; i < ext->reg_count; i++)
  3891. amdgpu_ring_write(ring, ext->extent[i]);
  3892. }
  3893. }
  3894. }
  3895. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3896. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3897. switch (adev->asic_type) {
  3898. case CHIP_TONGA:
  3899. case CHIP_POLARIS10:
  3900. amdgpu_ring_write(ring, 0x16000012);
  3901. amdgpu_ring_write(ring, 0x0000002A);
  3902. break;
  3903. case CHIP_POLARIS11:
  3904. amdgpu_ring_write(ring, 0x16000012);
  3905. amdgpu_ring_write(ring, 0x00000000);
  3906. break;
  3907. case CHIP_FIJI:
  3908. amdgpu_ring_write(ring, 0x3a00161a);
  3909. amdgpu_ring_write(ring, 0x0000002e);
  3910. break;
  3911. case CHIP_CARRIZO:
  3912. amdgpu_ring_write(ring, 0x00000002);
  3913. amdgpu_ring_write(ring, 0x00000000);
  3914. break;
  3915. case CHIP_TOPAZ:
  3916. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3917. 0x00000000 : 0x00000002);
  3918. amdgpu_ring_write(ring, 0x00000000);
  3919. break;
  3920. case CHIP_STONEY:
  3921. amdgpu_ring_write(ring, 0x00000000);
  3922. amdgpu_ring_write(ring, 0x00000000);
  3923. break;
  3924. default:
  3925. BUG();
  3926. }
  3927. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3928. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3929. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3930. amdgpu_ring_write(ring, 0);
  3931. /* init the CE partitions */
  3932. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3933. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3934. amdgpu_ring_write(ring, 0x8000);
  3935. amdgpu_ring_write(ring, 0x8000);
  3936. amdgpu_ring_commit(ring);
  3937. return 0;
  3938. }
  3939. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3940. {
  3941. struct amdgpu_ring *ring;
  3942. u32 tmp;
  3943. u32 rb_bufsz;
  3944. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3945. int r;
  3946. /* Set the write pointer delay */
  3947. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3948. /* set the RB to use vmid 0 */
  3949. WREG32(mmCP_RB_VMID, 0);
  3950. /* Set ring buffer size */
  3951. ring = &adev->gfx.gfx_ring[0];
  3952. rb_bufsz = order_base_2(ring->ring_size / 8);
  3953. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3954. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3955. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3956. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3957. #ifdef __BIG_ENDIAN
  3958. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3959. #endif
  3960. WREG32(mmCP_RB0_CNTL, tmp);
  3961. /* Initialize the ring buffer's read and write pointers */
  3962. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3963. ring->wptr = 0;
  3964. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3965. /* set the wb address wether it's enabled or not */
  3966. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3967. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3968. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3969. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3970. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3971. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3972. mdelay(1);
  3973. WREG32(mmCP_RB0_CNTL, tmp);
  3974. rb_addr = ring->gpu_addr >> 8;
  3975. WREG32(mmCP_RB0_BASE, rb_addr);
  3976. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3977. /* no gfx doorbells on iceland */
  3978. if (adev->asic_type != CHIP_TOPAZ) {
  3979. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3980. if (ring->use_doorbell) {
  3981. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3982. DOORBELL_OFFSET, ring->doorbell_index);
  3983. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3984. DOORBELL_HIT, 0);
  3985. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3986. DOORBELL_EN, 1);
  3987. } else {
  3988. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3989. DOORBELL_EN, 0);
  3990. }
  3991. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3992. if (adev->asic_type == CHIP_TONGA) {
  3993. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3994. DOORBELL_RANGE_LOWER,
  3995. AMDGPU_DOORBELL_GFX_RING0);
  3996. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3997. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3998. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3999. }
  4000. }
  4001. /* start the ring */
  4002. gfx_v8_0_cp_gfx_start(adev);
  4003. ring->ready = true;
  4004. r = amdgpu_ring_test_ring(ring);
  4005. if (r)
  4006. ring->ready = false;
  4007. return r;
  4008. }
  4009. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4010. {
  4011. int i;
  4012. if (enable) {
  4013. WREG32(mmCP_MEC_CNTL, 0);
  4014. } else {
  4015. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4016. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4017. adev->gfx.compute_ring[i].ready = false;
  4018. }
  4019. udelay(50);
  4020. }
  4021. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4022. {
  4023. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4024. const __le32 *fw_data;
  4025. unsigned i, fw_size;
  4026. if (!adev->gfx.mec_fw)
  4027. return -EINVAL;
  4028. gfx_v8_0_cp_compute_enable(adev, false);
  4029. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4030. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4031. fw_data = (const __le32 *)
  4032. (adev->gfx.mec_fw->data +
  4033. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4034. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4035. /* MEC1 */
  4036. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4037. for (i = 0; i < fw_size; i++)
  4038. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4039. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4040. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4041. if (adev->gfx.mec2_fw) {
  4042. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4043. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4044. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4045. fw_data = (const __le32 *)
  4046. (adev->gfx.mec2_fw->data +
  4047. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4048. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4049. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4050. for (i = 0; i < fw_size; i++)
  4051. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4052. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4053. }
  4054. return 0;
  4055. }
  4056. struct vi_mqd {
  4057. uint32_t header; /* ordinal0 */
  4058. uint32_t compute_dispatch_initiator; /* ordinal1 */
  4059. uint32_t compute_dim_x; /* ordinal2 */
  4060. uint32_t compute_dim_y; /* ordinal3 */
  4061. uint32_t compute_dim_z; /* ordinal4 */
  4062. uint32_t compute_start_x; /* ordinal5 */
  4063. uint32_t compute_start_y; /* ordinal6 */
  4064. uint32_t compute_start_z; /* ordinal7 */
  4065. uint32_t compute_num_thread_x; /* ordinal8 */
  4066. uint32_t compute_num_thread_y; /* ordinal9 */
  4067. uint32_t compute_num_thread_z; /* ordinal10 */
  4068. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  4069. uint32_t compute_perfcount_enable; /* ordinal12 */
  4070. uint32_t compute_pgm_lo; /* ordinal13 */
  4071. uint32_t compute_pgm_hi; /* ordinal14 */
  4072. uint32_t compute_tba_lo; /* ordinal15 */
  4073. uint32_t compute_tba_hi; /* ordinal16 */
  4074. uint32_t compute_tma_lo; /* ordinal17 */
  4075. uint32_t compute_tma_hi; /* ordinal18 */
  4076. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  4077. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  4078. uint32_t compute_vmid; /* ordinal21 */
  4079. uint32_t compute_resource_limits; /* ordinal22 */
  4080. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  4081. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  4082. uint32_t compute_tmpring_size; /* ordinal25 */
  4083. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  4084. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  4085. uint32_t compute_restart_x; /* ordinal28 */
  4086. uint32_t compute_restart_y; /* ordinal29 */
  4087. uint32_t compute_restart_z; /* ordinal30 */
  4088. uint32_t compute_thread_trace_enable; /* ordinal31 */
  4089. uint32_t compute_misc_reserved; /* ordinal32 */
  4090. uint32_t compute_dispatch_id; /* ordinal33 */
  4091. uint32_t compute_threadgroup_id; /* ordinal34 */
  4092. uint32_t compute_relaunch; /* ordinal35 */
  4093. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  4094. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  4095. uint32_t compute_wave_restore_control; /* ordinal38 */
  4096. uint32_t reserved9; /* ordinal39 */
  4097. uint32_t reserved10; /* ordinal40 */
  4098. uint32_t reserved11; /* ordinal41 */
  4099. uint32_t reserved12; /* ordinal42 */
  4100. uint32_t reserved13; /* ordinal43 */
  4101. uint32_t reserved14; /* ordinal44 */
  4102. uint32_t reserved15; /* ordinal45 */
  4103. uint32_t reserved16; /* ordinal46 */
  4104. uint32_t reserved17; /* ordinal47 */
  4105. uint32_t reserved18; /* ordinal48 */
  4106. uint32_t reserved19; /* ordinal49 */
  4107. uint32_t reserved20; /* ordinal50 */
  4108. uint32_t reserved21; /* ordinal51 */
  4109. uint32_t reserved22; /* ordinal52 */
  4110. uint32_t reserved23; /* ordinal53 */
  4111. uint32_t reserved24; /* ordinal54 */
  4112. uint32_t reserved25; /* ordinal55 */
  4113. uint32_t reserved26; /* ordinal56 */
  4114. uint32_t reserved27; /* ordinal57 */
  4115. uint32_t reserved28; /* ordinal58 */
  4116. uint32_t reserved29; /* ordinal59 */
  4117. uint32_t reserved30; /* ordinal60 */
  4118. uint32_t reserved31; /* ordinal61 */
  4119. uint32_t reserved32; /* ordinal62 */
  4120. uint32_t reserved33; /* ordinal63 */
  4121. uint32_t reserved34; /* ordinal64 */
  4122. uint32_t compute_user_data_0; /* ordinal65 */
  4123. uint32_t compute_user_data_1; /* ordinal66 */
  4124. uint32_t compute_user_data_2; /* ordinal67 */
  4125. uint32_t compute_user_data_3; /* ordinal68 */
  4126. uint32_t compute_user_data_4; /* ordinal69 */
  4127. uint32_t compute_user_data_5; /* ordinal70 */
  4128. uint32_t compute_user_data_6; /* ordinal71 */
  4129. uint32_t compute_user_data_7; /* ordinal72 */
  4130. uint32_t compute_user_data_8; /* ordinal73 */
  4131. uint32_t compute_user_data_9; /* ordinal74 */
  4132. uint32_t compute_user_data_10; /* ordinal75 */
  4133. uint32_t compute_user_data_11; /* ordinal76 */
  4134. uint32_t compute_user_data_12; /* ordinal77 */
  4135. uint32_t compute_user_data_13; /* ordinal78 */
  4136. uint32_t compute_user_data_14; /* ordinal79 */
  4137. uint32_t compute_user_data_15; /* ordinal80 */
  4138. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4139. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4140. uint32_t reserved35; /* ordinal83 */
  4141. uint32_t reserved36; /* ordinal84 */
  4142. uint32_t reserved37; /* ordinal85 */
  4143. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4144. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4145. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4146. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4147. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4148. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4149. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4150. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4151. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4152. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4153. uint32_t reserved38; /* ordinal96 */
  4154. uint32_t reserved39; /* ordinal97 */
  4155. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4156. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4157. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4158. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4159. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4160. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4161. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4162. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4163. uint32_t reserved40; /* ordinal106 */
  4164. uint32_t reserved41; /* ordinal107 */
  4165. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4166. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4167. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4168. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4169. uint32_t reserved42; /* ordinal112 */
  4170. uint32_t reserved43; /* ordinal113 */
  4171. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4172. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4173. uint32_t cp_packet_id_lo; /* ordinal116 */
  4174. uint32_t cp_packet_id_hi; /* ordinal117 */
  4175. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4176. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4177. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4178. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4179. uint32_t gds_save_mask_lo; /* ordinal122 */
  4180. uint32_t gds_save_mask_hi; /* ordinal123 */
  4181. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4182. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4183. uint32_t reserved44; /* ordinal126 */
  4184. uint32_t reserved45; /* ordinal127 */
  4185. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4186. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4187. uint32_t cp_hqd_active; /* ordinal130 */
  4188. uint32_t cp_hqd_vmid; /* ordinal131 */
  4189. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4190. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4191. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4192. uint32_t cp_hqd_quantum; /* ordinal135 */
  4193. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4194. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4195. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4196. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4197. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4198. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4199. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4200. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4201. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4202. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4203. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4204. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4205. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4206. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4207. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4208. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4209. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4210. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4211. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4212. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4213. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4214. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4215. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4216. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4217. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4218. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4219. uint32_t cp_mqd_control; /* ordinal162 */
  4220. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4221. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4222. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4223. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4224. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4225. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4226. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4227. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4228. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4229. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4230. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4231. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4232. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4233. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4234. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4235. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4236. uint32_t cp_hqd_error; /* ordinal179 */
  4237. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4238. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4239. uint32_t reserved46; /* ordinal182 */
  4240. uint32_t reserved47; /* ordinal183 */
  4241. uint32_t reserved48; /* ordinal184 */
  4242. uint32_t reserved49; /* ordinal185 */
  4243. uint32_t reserved50; /* ordinal186 */
  4244. uint32_t reserved51; /* ordinal187 */
  4245. uint32_t reserved52; /* ordinal188 */
  4246. uint32_t reserved53; /* ordinal189 */
  4247. uint32_t reserved54; /* ordinal190 */
  4248. uint32_t reserved55; /* ordinal191 */
  4249. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4250. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4251. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4252. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4253. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4254. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4255. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4256. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4257. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4258. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4259. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4260. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4261. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4262. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4263. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4264. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4265. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4266. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4267. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4268. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4269. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4270. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4271. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4272. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4273. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4274. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4275. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4276. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4277. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4278. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4279. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4280. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4281. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4282. uint32_t reserved56; /* ordinal225 */
  4283. uint32_t reserved57; /* ordinal226 */
  4284. uint32_t reserved58; /* ordinal227 */
  4285. uint32_t set_resources_header; /* ordinal228 */
  4286. uint32_t set_resources_dw1; /* ordinal229 */
  4287. uint32_t set_resources_dw2; /* ordinal230 */
  4288. uint32_t set_resources_dw3; /* ordinal231 */
  4289. uint32_t set_resources_dw4; /* ordinal232 */
  4290. uint32_t set_resources_dw5; /* ordinal233 */
  4291. uint32_t set_resources_dw6; /* ordinal234 */
  4292. uint32_t set_resources_dw7; /* ordinal235 */
  4293. uint32_t reserved59; /* ordinal236 */
  4294. uint32_t reserved60; /* ordinal237 */
  4295. uint32_t reserved61; /* ordinal238 */
  4296. uint32_t reserved62; /* ordinal239 */
  4297. uint32_t reserved63; /* ordinal240 */
  4298. uint32_t reserved64; /* ordinal241 */
  4299. uint32_t reserved65; /* ordinal242 */
  4300. uint32_t reserved66; /* ordinal243 */
  4301. uint32_t reserved67; /* ordinal244 */
  4302. uint32_t reserved68; /* ordinal245 */
  4303. uint32_t reserved69; /* ordinal246 */
  4304. uint32_t reserved70; /* ordinal247 */
  4305. uint32_t reserved71; /* ordinal248 */
  4306. uint32_t reserved72; /* ordinal249 */
  4307. uint32_t reserved73; /* ordinal250 */
  4308. uint32_t reserved74; /* ordinal251 */
  4309. uint32_t reserved75; /* ordinal252 */
  4310. uint32_t reserved76; /* ordinal253 */
  4311. uint32_t reserved77; /* ordinal254 */
  4312. uint32_t reserved78; /* ordinal255 */
  4313. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4314. };
  4315. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4316. {
  4317. int i, r;
  4318. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4319. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4320. if (ring->mqd_obj) {
  4321. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4322. if (unlikely(r != 0))
  4323. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4324. amdgpu_bo_unpin(ring->mqd_obj);
  4325. amdgpu_bo_unreserve(ring->mqd_obj);
  4326. amdgpu_bo_unref(&ring->mqd_obj);
  4327. ring->mqd_obj = NULL;
  4328. }
  4329. }
  4330. }
  4331. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4332. {
  4333. int r, i, j;
  4334. u32 tmp;
  4335. bool use_doorbell = true;
  4336. u64 hqd_gpu_addr;
  4337. u64 mqd_gpu_addr;
  4338. u64 eop_gpu_addr;
  4339. u64 wb_gpu_addr;
  4340. u32 *buf;
  4341. struct vi_mqd *mqd;
  4342. /* init the pipes */
  4343. mutex_lock(&adev->srbm_mutex);
  4344. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4345. int me = (i < 4) ? 1 : 2;
  4346. int pipe = (i < 4) ? i : (i - 4);
  4347. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4348. eop_gpu_addr >>= 8;
  4349. vi_srbm_select(adev, me, pipe, 0, 0);
  4350. /* write the EOP addr */
  4351. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4352. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4353. /* set the VMID assigned */
  4354. WREG32(mmCP_HQD_VMID, 0);
  4355. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4356. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4357. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4358. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4359. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4360. }
  4361. vi_srbm_select(adev, 0, 0, 0, 0);
  4362. mutex_unlock(&adev->srbm_mutex);
  4363. /* init the queues. Just two for now. */
  4364. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4365. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4366. if (ring->mqd_obj == NULL) {
  4367. r = amdgpu_bo_create(adev,
  4368. sizeof(struct vi_mqd),
  4369. PAGE_SIZE, true,
  4370. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4371. NULL, &ring->mqd_obj);
  4372. if (r) {
  4373. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4374. return r;
  4375. }
  4376. }
  4377. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4378. if (unlikely(r != 0)) {
  4379. gfx_v8_0_cp_compute_fini(adev);
  4380. return r;
  4381. }
  4382. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4383. &mqd_gpu_addr);
  4384. if (r) {
  4385. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4386. gfx_v8_0_cp_compute_fini(adev);
  4387. return r;
  4388. }
  4389. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4390. if (r) {
  4391. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4392. gfx_v8_0_cp_compute_fini(adev);
  4393. return r;
  4394. }
  4395. /* init the mqd struct */
  4396. memset(buf, 0, sizeof(struct vi_mqd));
  4397. mqd = (struct vi_mqd *)buf;
  4398. mqd->header = 0xC0310800;
  4399. mqd->compute_pipelinestat_enable = 0x00000001;
  4400. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4401. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4402. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4403. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4404. mqd->compute_misc_reserved = 0x00000003;
  4405. mutex_lock(&adev->srbm_mutex);
  4406. vi_srbm_select(adev, ring->me,
  4407. ring->pipe,
  4408. ring->queue, 0);
  4409. /* disable wptr polling */
  4410. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4411. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4412. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4413. mqd->cp_hqd_eop_base_addr_lo =
  4414. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4415. mqd->cp_hqd_eop_base_addr_hi =
  4416. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4417. /* enable doorbell? */
  4418. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4419. if (use_doorbell) {
  4420. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4421. } else {
  4422. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4423. }
  4424. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4425. mqd->cp_hqd_pq_doorbell_control = tmp;
  4426. /* disable the queue if it's active */
  4427. mqd->cp_hqd_dequeue_request = 0;
  4428. mqd->cp_hqd_pq_rptr = 0;
  4429. mqd->cp_hqd_pq_wptr= 0;
  4430. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4431. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4432. for (j = 0; j < adev->usec_timeout; j++) {
  4433. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4434. break;
  4435. udelay(1);
  4436. }
  4437. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4438. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4439. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4440. }
  4441. /* set the pointer to the MQD */
  4442. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4443. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4444. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4445. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4446. /* set MQD vmid to 0 */
  4447. tmp = RREG32(mmCP_MQD_CONTROL);
  4448. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4449. WREG32(mmCP_MQD_CONTROL, tmp);
  4450. mqd->cp_mqd_control = tmp;
  4451. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4452. hqd_gpu_addr = ring->gpu_addr >> 8;
  4453. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4454. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4455. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4456. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4457. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4458. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4459. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4460. (order_base_2(ring->ring_size / 4) - 1));
  4461. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4462. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4463. #ifdef __BIG_ENDIAN
  4464. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4465. #endif
  4466. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4467. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4468. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4469. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4470. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4471. mqd->cp_hqd_pq_control = tmp;
  4472. /* set the wb address wether it's enabled or not */
  4473. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4474. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4475. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4476. upper_32_bits(wb_gpu_addr) & 0xffff;
  4477. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4478. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4479. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4480. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4481. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4482. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4483. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4484. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4485. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4486. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4487. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4488. /* enable the doorbell if requested */
  4489. if (use_doorbell) {
  4490. if ((adev->asic_type == CHIP_CARRIZO) ||
  4491. (adev->asic_type == CHIP_FIJI) ||
  4492. (adev->asic_type == CHIP_STONEY) ||
  4493. (adev->asic_type == CHIP_POLARIS11) ||
  4494. (adev->asic_type == CHIP_POLARIS10)) {
  4495. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4496. AMDGPU_DOORBELL_KIQ << 2);
  4497. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4498. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4499. }
  4500. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4501. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4502. DOORBELL_OFFSET, ring->doorbell_index);
  4503. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4504. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4505. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4506. mqd->cp_hqd_pq_doorbell_control = tmp;
  4507. } else {
  4508. mqd->cp_hqd_pq_doorbell_control = 0;
  4509. }
  4510. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4511. mqd->cp_hqd_pq_doorbell_control);
  4512. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4513. ring->wptr = 0;
  4514. mqd->cp_hqd_pq_wptr = ring->wptr;
  4515. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4516. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4517. /* set the vmid for the queue */
  4518. mqd->cp_hqd_vmid = 0;
  4519. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4520. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4521. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4522. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4523. mqd->cp_hqd_persistent_state = tmp;
  4524. if (adev->asic_type == CHIP_STONEY ||
  4525. adev->asic_type == CHIP_POLARIS11 ||
  4526. adev->asic_type == CHIP_POLARIS10) {
  4527. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4528. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4529. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4530. }
  4531. /* activate the queue */
  4532. mqd->cp_hqd_active = 1;
  4533. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4534. vi_srbm_select(adev, 0, 0, 0, 0);
  4535. mutex_unlock(&adev->srbm_mutex);
  4536. amdgpu_bo_kunmap(ring->mqd_obj);
  4537. amdgpu_bo_unreserve(ring->mqd_obj);
  4538. }
  4539. if (use_doorbell) {
  4540. tmp = RREG32(mmCP_PQ_STATUS);
  4541. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4542. WREG32(mmCP_PQ_STATUS, tmp);
  4543. }
  4544. gfx_v8_0_cp_compute_enable(adev, true);
  4545. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4546. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4547. ring->ready = true;
  4548. r = amdgpu_ring_test_ring(ring);
  4549. if (r)
  4550. ring->ready = false;
  4551. }
  4552. return 0;
  4553. }
  4554. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4555. {
  4556. int r;
  4557. if (!(adev->flags & AMD_IS_APU))
  4558. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4559. if (!adev->pp_enabled) {
  4560. if (!adev->firmware.smu_load) {
  4561. /* legacy firmware loading */
  4562. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4563. if (r)
  4564. return r;
  4565. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4566. if (r)
  4567. return r;
  4568. } else {
  4569. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4570. AMDGPU_UCODE_ID_CP_CE);
  4571. if (r)
  4572. return -EINVAL;
  4573. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4574. AMDGPU_UCODE_ID_CP_PFP);
  4575. if (r)
  4576. return -EINVAL;
  4577. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4578. AMDGPU_UCODE_ID_CP_ME);
  4579. if (r)
  4580. return -EINVAL;
  4581. if (adev->asic_type == CHIP_TOPAZ) {
  4582. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4583. if (r)
  4584. return r;
  4585. } else {
  4586. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4587. AMDGPU_UCODE_ID_CP_MEC1);
  4588. if (r)
  4589. return -EINVAL;
  4590. }
  4591. }
  4592. }
  4593. r = gfx_v8_0_cp_gfx_resume(adev);
  4594. if (r)
  4595. return r;
  4596. r = gfx_v8_0_cp_compute_resume(adev);
  4597. if (r)
  4598. return r;
  4599. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4600. return 0;
  4601. }
  4602. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4603. {
  4604. gfx_v8_0_cp_gfx_enable(adev, enable);
  4605. gfx_v8_0_cp_compute_enable(adev, enable);
  4606. }
  4607. static int gfx_v8_0_hw_init(void *handle)
  4608. {
  4609. int r;
  4610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4611. gfx_v8_0_init_golden_registers(adev);
  4612. gfx_v8_0_gpu_init(adev);
  4613. r = gfx_v8_0_rlc_resume(adev);
  4614. if (r)
  4615. return r;
  4616. r = gfx_v8_0_cp_resume(adev);
  4617. return r;
  4618. }
  4619. static int gfx_v8_0_hw_fini(void *handle)
  4620. {
  4621. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4622. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4623. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4624. gfx_v8_0_cp_enable(adev, false);
  4625. gfx_v8_0_rlc_stop(adev);
  4626. gfx_v8_0_cp_compute_fini(adev);
  4627. amdgpu_set_powergating_state(adev,
  4628. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4629. return 0;
  4630. }
  4631. static int gfx_v8_0_suspend(void *handle)
  4632. {
  4633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4634. return gfx_v8_0_hw_fini(adev);
  4635. }
  4636. static int gfx_v8_0_resume(void *handle)
  4637. {
  4638. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4639. return gfx_v8_0_hw_init(adev);
  4640. }
  4641. static bool gfx_v8_0_is_idle(void *handle)
  4642. {
  4643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4644. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4645. return false;
  4646. else
  4647. return true;
  4648. }
  4649. static int gfx_v8_0_wait_for_idle(void *handle)
  4650. {
  4651. unsigned i;
  4652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4653. for (i = 0; i < adev->usec_timeout; i++) {
  4654. if (gfx_v8_0_is_idle(handle))
  4655. return 0;
  4656. udelay(1);
  4657. }
  4658. return -ETIMEDOUT;
  4659. }
  4660. static bool gfx_v8_0_check_soft_reset(void *handle)
  4661. {
  4662. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4663. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4664. u32 tmp;
  4665. /* GRBM_STATUS */
  4666. tmp = RREG32(mmGRBM_STATUS);
  4667. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4668. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4669. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4670. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4671. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4672. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4673. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4674. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4675. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4676. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4677. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4678. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4679. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4680. }
  4681. /* GRBM_STATUS2 */
  4682. tmp = RREG32(mmGRBM_STATUS2);
  4683. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4684. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4685. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4686. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4687. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4688. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4689. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4690. SOFT_RESET_CPF, 1);
  4691. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4692. SOFT_RESET_CPC, 1);
  4693. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4694. SOFT_RESET_CPG, 1);
  4695. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4696. SOFT_RESET_GRBM, 1);
  4697. }
  4698. /* SRBM_STATUS */
  4699. tmp = RREG32(mmSRBM_STATUS);
  4700. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4701. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4702. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4703. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4704. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4705. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4706. if (grbm_soft_reset || srbm_soft_reset) {
  4707. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4708. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4709. return true;
  4710. } else {
  4711. adev->gfx.grbm_soft_reset = 0;
  4712. adev->gfx.srbm_soft_reset = 0;
  4713. return false;
  4714. }
  4715. }
  4716. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4717. struct amdgpu_ring *ring)
  4718. {
  4719. int i;
  4720. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4721. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4722. u32 tmp;
  4723. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4724. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4725. DEQUEUE_REQ, 2);
  4726. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4727. for (i = 0; i < adev->usec_timeout; i++) {
  4728. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4729. break;
  4730. udelay(1);
  4731. }
  4732. }
  4733. }
  4734. static int gfx_v8_0_pre_soft_reset(void *handle)
  4735. {
  4736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4737. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4738. if ((!adev->gfx.grbm_soft_reset) &&
  4739. (!adev->gfx.srbm_soft_reset))
  4740. return 0;
  4741. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4742. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4743. /* stop the rlc */
  4744. gfx_v8_0_rlc_stop(adev);
  4745. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4746. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4747. /* Disable GFX parsing/prefetching */
  4748. gfx_v8_0_cp_gfx_enable(adev, false);
  4749. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4750. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4751. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4752. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4753. int i;
  4754. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4755. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4756. gfx_v8_0_inactive_hqd(adev, ring);
  4757. }
  4758. /* Disable MEC parsing/prefetching */
  4759. gfx_v8_0_cp_compute_enable(adev, false);
  4760. }
  4761. return 0;
  4762. }
  4763. static int gfx_v8_0_soft_reset(void *handle)
  4764. {
  4765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4766. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4767. u32 tmp;
  4768. if ((!adev->gfx.grbm_soft_reset) &&
  4769. (!adev->gfx.srbm_soft_reset))
  4770. return 0;
  4771. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4772. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4773. if (grbm_soft_reset || srbm_soft_reset) {
  4774. tmp = RREG32(mmGMCON_DEBUG);
  4775. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4776. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4777. WREG32(mmGMCON_DEBUG, tmp);
  4778. udelay(50);
  4779. }
  4780. if (grbm_soft_reset) {
  4781. tmp = RREG32(mmGRBM_SOFT_RESET);
  4782. tmp |= grbm_soft_reset;
  4783. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4784. WREG32(mmGRBM_SOFT_RESET, tmp);
  4785. tmp = RREG32(mmGRBM_SOFT_RESET);
  4786. udelay(50);
  4787. tmp &= ~grbm_soft_reset;
  4788. WREG32(mmGRBM_SOFT_RESET, tmp);
  4789. tmp = RREG32(mmGRBM_SOFT_RESET);
  4790. }
  4791. if (srbm_soft_reset) {
  4792. tmp = RREG32(mmSRBM_SOFT_RESET);
  4793. tmp |= srbm_soft_reset;
  4794. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4795. WREG32(mmSRBM_SOFT_RESET, tmp);
  4796. tmp = RREG32(mmSRBM_SOFT_RESET);
  4797. udelay(50);
  4798. tmp &= ~srbm_soft_reset;
  4799. WREG32(mmSRBM_SOFT_RESET, tmp);
  4800. tmp = RREG32(mmSRBM_SOFT_RESET);
  4801. }
  4802. if (grbm_soft_reset || srbm_soft_reset) {
  4803. tmp = RREG32(mmGMCON_DEBUG);
  4804. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4805. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4806. WREG32(mmGMCON_DEBUG, tmp);
  4807. }
  4808. /* Wait a little for things to settle down */
  4809. udelay(50);
  4810. return 0;
  4811. }
  4812. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4813. struct amdgpu_ring *ring)
  4814. {
  4815. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4816. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4817. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4818. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4819. vi_srbm_select(adev, 0, 0, 0, 0);
  4820. }
  4821. static int gfx_v8_0_post_soft_reset(void *handle)
  4822. {
  4823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4824. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4825. if ((!adev->gfx.grbm_soft_reset) &&
  4826. (!adev->gfx.srbm_soft_reset))
  4827. return 0;
  4828. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4829. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4830. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4831. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4832. gfx_v8_0_cp_gfx_resume(adev);
  4833. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4834. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4835. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4836. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4837. int i;
  4838. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4839. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4840. gfx_v8_0_init_hqd(adev, ring);
  4841. }
  4842. gfx_v8_0_cp_compute_resume(adev);
  4843. }
  4844. gfx_v8_0_rlc_start(adev);
  4845. return 0;
  4846. }
  4847. /**
  4848. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4849. *
  4850. * @adev: amdgpu_device pointer
  4851. *
  4852. * Fetches a GPU clock counter snapshot.
  4853. * Returns the 64 bit clock counter snapshot.
  4854. */
  4855. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4856. {
  4857. uint64_t clock;
  4858. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4859. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4860. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4861. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4862. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4863. return clock;
  4864. }
  4865. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4866. uint32_t vmid,
  4867. uint32_t gds_base, uint32_t gds_size,
  4868. uint32_t gws_base, uint32_t gws_size,
  4869. uint32_t oa_base, uint32_t oa_size)
  4870. {
  4871. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4872. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4873. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4874. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4875. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4876. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4877. /* GDS Base */
  4878. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4879. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4880. WRITE_DATA_DST_SEL(0)));
  4881. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4882. amdgpu_ring_write(ring, 0);
  4883. amdgpu_ring_write(ring, gds_base);
  4884. /* GDS Size */
  4885. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4886. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4887. WRITE_DATA_DST_SEL(0)));
  4888. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4889. amdgpu_ring_write(ring, 0);
  4890. amdgpu_ring_write(ring, gds_size);
  4891. /* GWS */
  4892. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4893. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4894. WRITE_DATA_DST_SEL(0)));
  4895. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4896. amdgpu_ring_write(ring, 0);
  4897. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4898. /* OA */
  4899. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4900. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4901. WRITE_DATA_DST_SEL(0)));
  4902. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4903. amdgpu_ring_write(ring, 0);
  4904. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4905. }
  4906. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4907. {
  4908. WREG32(mmSQ_IND_INDEX,
  4909. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4910. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4911. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4912. (SQ_IND_INDEX__FORCE_READ_MASK));
  4913. return RREG32(mmSQ_IND_DATA);
  4914. }
  4915. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4916. {
  4917. /* type 0 wave data */
  4918. dst[(*no_fields)++] = 0;
  4919. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4920. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4921. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4922. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4923. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4924. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4925. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4926. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4927. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4928. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4929. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4930. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4931. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4932. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4933. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4934. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4935. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4936. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4937. }
  4938. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4939. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4940. .select_se_sh = &gfx_v8_0_select_se_sh,
  4941. .read_wave_data = &gfx_v8_0_read_wave_data,
  4942. };
  4943. static int gfx_v8_0_early_init(void *handle)
  4944. {
  4945. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4946. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4947. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4948. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4949. gfx_v8_0_set_ring_funcs(adev);
  4950. gfx_v8_0_set_irq_funcs(adev);
  4951. gfx_v8_0_set_gds_init(adev);
  4952. gfx_v8_0_set_rlc_funcs(adev);
  4953. return 0;
  4954. }
  4955. static int gfx_v8_0_late_init(void *handle)
  4956. {
  4957. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4958. int r;
  4959. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4960. if (r)
  4961. return r;
  4962. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4963. if (r)
  4964. return r;
  4965. /* requires IBs so do in late init after IB pool is initialized */
  4966. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4967. if (r)
  4968. return r;
  4969. amdgpu_set_powergating_state(adev,
  4970. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4971. return 0;
  4972. }
  4973. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4974. bool enable)
  4975. {
  4976. if (adev->asic_type == CHIP_POLARIS11)
  4977. /* Send msg to SMU via Powerplay */
  4978. amdgpu_set_powergating_state(adev,
  4979. AMD_IP_BLOCK_TYPE_SMC,
  4980. enable ?
  4981. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4982. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4983. }
  4984. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4985. bool enable)
  4986. {
  4987. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4988. }
  4989. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4990. bool enable)
  4991. {
  4992. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4993. }
  4994. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4995. bool enable)
  4996. {
  4997. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4998. }
  4999. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5000. bool enable)
  5001. {
  5002. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5003. /* Read any GFX register to wake up GFX. */
  5004. if (!enable)
  5005. RREG32(mmDB_RENDER_CONTROL);
  5006. }
  5007. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5008. bool enable)
  5009. {
  5010. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5011. cz_enable_gfx_cg_power_gating(adev, true);
  5012. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5013. cz_enable_gfx_pipeline_power_gating(adev, true);
  5014. } else {
  5015. cz_enable_gfx_cg_power_gating(adev, false);
  5016. cz_enable_gfx_pipeline_power_gating(adev, false);
  5017. }
  5018. }
  5019. static int gfx_v8_0_set_powergating_state(void *handle,
  5020. enum amd_powergating_state state)
  5021. {
  5022. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5023. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  5024. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  5025. return 0;
  5026. switch (adev->asic_type) {
  5027. case CHIP_CARRIZO:
  5028. case CHIP_STONEY:
  5029. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  5030. cz_update_gfx_cg_power_gating(adev, enable);
  5031. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5032. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5033. else
  5034. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5035. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5036. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5037. else
  5038. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5039. break;
  5040. case CHIP_POLARIS11:
  5041. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5042. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5043. else
  5044. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5045. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5046. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5047. else
  5048. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5049. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5050. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5051. else
  5052. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5053. break;
  5054. default:
  5055. break;
  5056. }
  5057. return 0;
  5058. }
  5059. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5060. uint32_t reg_addr, uint32_t cmd)
  5061. {
  5062. uint32_t data;
  5063. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5064. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5065. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5066. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5067. if (adev->asic_type == CHIP_STONEY)
  5068. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5069. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5070. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5071. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5072. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5073. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5074. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5075. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5076. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5077. else
  5078. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5079. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5080. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5081. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5082. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5083. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5084. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5085. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5086. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5087. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5088. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5089. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5090. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5091. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5092. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5093. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5094. }
  5095. #define MSG_ENTER_RLC_SAFE_MODE 1
  5096. #define MSG_EXIT_RLC_SAFE_MODE 0
  5097. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5098. #define RLC_GPR_REG2__REQ__SHIFT 0
  5099. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5100. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5101. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5102. {
  5103. u32 data = 0;
  5104. unsigned i;
  5105. data = RREG32(mmRLC_CNTL);
  5106. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5107. return;
  5108. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5109. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5110. AMD_PG_SUPPORT_GFX_DMG))) {
  5111. data |= RLC_GPR_REG2__REQ_MASK;
  5112. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5113. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5114. WREG32(mmRLC_GPR_REG2, data);
  5115. for (i = 0; i < adev->usec_timeout; i++) {
  5116. if ((RREG32(mmRLC_GPM_STAT) &
  5117. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5118. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5119. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5120. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5121. break;
  5122. udelay(1);
  5123. }
  5124. for (i = 0; i < adev->usec_timeout; i++) {
  5125. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5126. break;
  5127. udelay(1);
  5128. }
  5129. adev->gfx.rlc.in_safe_mode = true;
  5130. }
  5131. }
  5132. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5133. {
  5134. u32 data;
  5135. unsigned i;
  5136. data = RREG32(mmRLC_CNTL);
  5137. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5138. return;
  5139. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5140. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5141. AMD_PG_SUPPORT_GFX_DMG))) {
  5142. data |= RLC_GPR_REG2__REQ_MASK;
  5143. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5144. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5145. WREG32(mmRLC_GPR_REG2, data);
  5146. adev->gfx.rlc.in_safe_mode = false;
  5147. }
  5148. for (i = 0; i < adev->usec_timeout; i++) {
  5149. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5150. break;
  5151. udelay(1);
  5152. }
  5153. }
  5154. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5155. {
  5156. u32 data;
  5157. unsigned i;
  5158. data = RREG32(mmRLC_CNTL);
  5159. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5160. return;
  5161. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5162. data |= RLC_SAFE_MODE__CMD_MASK;
  5163. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5164. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5165. WREG32(mmRLC_SAFE_MODE, data);
  5166. for (i = 0; i < adev->usec_timeout; i++) {
  5167. if ((RREG32(mmRLC_GPM_STAT) &
  5168. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5169. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5170. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5171. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5172. break;
  5173. udelay(1);
  5174. }
  5175. for (i = 0; i < adev->usec_timeout; i++) {
  5176. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5177. break;
  5178. udelay(1);
  5179. }
  5180. adev->gfx.rlc.in_safe_mode = true;
  5181. }
  5182. }
  5183. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5184. {
  5185. u32 data = 0;
  5186. unsigned i;
  5187. data = RREG32(mmRLC_CNTL);
  5188. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5189. return;
  5190. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5191. if (adev->gfx.rlc.in_safe_mode) {
  5192. data |= RLC_SAFE_MODE__CMD_MASK;
  5193. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5194. WREG32(mmRLC_SAFE_MODE, data);
  5195. adev->gfx.rlc.in_safe_mode = false;
  5196. }
  5197. }
  5198. for (i = 0; i < adev->usec_timeout; i++) {
  5199. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5200. break;
  5201. udelay(1);
  5202. }
  5203. }
  5204. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5205. {
  5206. adev->gfx.rlc.in_safe_mode = true;
  5207. }
  5208. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5209. {
  5210. adev->gfx.rlc.in_safe_mode = false;
  5211. }
  5212. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5213. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5214. .exit_safe_mode = cz_exit_rlc_safe_mode
  5215. };
  5216. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5217. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5218. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5219. };
  5220. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5221. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5222. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5223. };
  5224. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5225. bool enable)
  5226. {
  5227. uint32_t temp, data;
  5228. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5229. /* It is disabled by HW by default */
  5230. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5231. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5232. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5233. /* 1 - RLC memory Light sleep */
  5234. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5235. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5236. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5237. }
  5238. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5239. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5240. if (adev->flags & AMD_IS_APU)
  5241. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5242. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5243. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5244. else
  5245. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5246. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5247. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5248. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5249. if (temp != data)
  5250. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5251. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5252. gfx_v8_0_wait_for_rlc_serdes(adev);
  5253. /* 5 - clear mgcg override */
  5254. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5255. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5256. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5257. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5258. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5259. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5260. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5261. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5262. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5263. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5264. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5265. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5266. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5267. if (temp != data)
  5268. WREG32(mmCGTS_SM_CTRL_REG, data);
  5269. }
  5270. udelay(50);
  5271. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5272. gfx_v8_0_wait_for_rlc_serdes(adev);
  5273. } else {
  5274. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5275. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5276. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5277. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5278. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5279. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5280. if (temp != data)
  5281. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5282. /* 2 - disable MGLS in RLC */
  5283. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5284. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5285. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5286. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5287. }
  5288. /* 3 - disable MGLS in CP */
  5289. data = RREG32(mmCP_MEM_SLP_CNTL);
  5290. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5291. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5292. WREG32(mmCP_MEM_SLP_CNTL, data);
  5293. }
  5294. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5295. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5296. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5297. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5298. if (temp != data)
  5299. WREG32(mmCGTS_SM_CTRL_REG, data);
  5300. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5301. gfx_v8_0_wait_for_rlc_serdes(adev);
  5302. /* 6 - set mgcg override */
  5303. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5304. udelay(50);
  5305. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5306. gfx_v8_0_wait_for_rlc_serdes(adev);
  5307. }
  5308. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5309. }
  5310. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5311. bool enable)
  5312. {
  5313. uint32_t temp, temp1, data, data1;
  5314. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5315. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5316. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5317. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5318. * Cmp_busy/GFX_Idle interrupts
  5319. */
  5320. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5321. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5322. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5323. if (temp1 != data1)
  5324. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5325. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5326. gfx_v8_0_wait_for_rlc_serdes(adev);
  5327. /* 3 - clear cgcg override */
  5328. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5329. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5330. gfx_v8_0_wait_for_rlc_serdes(adev);
  5331. /* 4 - write cmd to set CGLS */
  5332. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5333. /* 5 - enable cgcg */
  5334. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5335. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5336. /* enable cgls*/
  5337. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5338. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5339. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5340. if (temp1 != data1)
  5341. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5342. } else {
  5343. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5344. }
  5345. if (temp != data)
  5346. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5347. } else {
  5348. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5349. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5350. /* TEST CGCG */
  5351. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5352. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5353. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5354. if (temp1 != data1)
  5355. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5356. /* read gfx register to wake up cgcg */
  5357. RREG32(mmCB_CGTT_SCLK_CTRL);
  5358. RREG32(mmCB_CGTT_SCLK_CTRL);
  5359. RREG32(mmCB_CGTT_SCLK_CTRL);
  5360. RREG32(mmCB_CGTT_SCLK_CTRL);
  5361. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5362. gfx_v8_0_wait_for_rlc_serdes(adev);
  5363. /* write cmd to Set CGCG Overrride */
  5364. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5365. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5366. gfx_v8_0_wait_for_rlc_serdes(adev);
  5367. /* write cmd to Clear CGLS */
  5368. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5369. /* disable cgcg, cgls should be disabled too. */
  5370. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5371. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5372. if (temp != data)
  5373. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5374. }
  5375. gfx_v8_0_wait_for_rlc_serdes(adev);
  5376. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5377. }
  5378. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5379. bool enable)
  5380. {
  5381. if (enable) {
  5382. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5383. * === MGCG + MGLS + TS(CG/LS) ===
  5384. */
  5385. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5386. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5387. } else {
  5388. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5389. * === CGCG + CGLS ===
  5390. */
  5391. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5392. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5393. }
  5394. return 0;
  5395. }
  5396. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5397. enum amd_clockgating_state state)
  5398. {
  5399. uint32_t msg_id, pp_state;
  5400. void *pp_handle = adev->powerplay.pp_handle;
  5401. if (state == AMD_CG_STATE_UNGATE)
  5402. pp_state = 0;
  5403. else
  5404. pp_state = PP_STATE_CG | PP_STATE_LS;
  5405. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5406. PP_BLOCK_GFX_CG,
  5407. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5408. pp_state);
  5409. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5410. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5411. PP_BLOCK_GFX_MG,
  5412. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5413. pp_state);
  5414. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5415. return 0;
  5416. }
  5417. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5418. enum amd_clockgating_state state)
  5419. {
  5420. uint32_t msg_id, pp_state;
  5421. void *pp_handle = adev->powerplay.pp_handle;
  5422. if (state == AMD_CG_STATE_UNGATE)
  5423. pp_state = 0;
  5424. else
  5425. pp_state = PP_STATE_CG | PP_STATE_LS;
  5426. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5427. PP_BLOCK_GFX_CG,
  5428. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5429. pp_state);
  5430. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5431. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5432. PP_BLOCK_GFX_3D,
  5433. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5434. pp_state);
  5435. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5436. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5437. PP_BLOCK_GFX_MG,
  5438. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5439. pp_state);
  5440. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5441. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5442. PP_BLOCK_GFX_RLC,
  5443. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5444. pp_state);
  5445. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5446. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5447. PP_BLOCK_GFX_CP,
  5448. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5449. pp_state);
  5450. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5451. return 0;
  5452. }
  5453. static int gfx_v8_0_set_clockgating_state(void *handle,
  5454. enum amd_clockgating_state state)
  5455. {
  5456. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5457. switch (adev->asic_type) {
  5458. case CHIP_FIJI:
  5459. case CHIP_CARRIZO:
  5460. case CHIP_STONEY:
  5461. gfx_v8_0_update_gfx_clock_gating(adev,
  5462. state == AMD_CG_STATE_GATE ? true : false);
  5463. break;
  5464. case CHIP_TONGA:
  5465. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5466. break;
  5467. case CHIP_POLARIS10:
  5468. case CHIP_POLARIS11:
  5469. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5470. break;
  5471. default:
  5472. break;
  5473. }
  5474. return 0;
  5475. }
  5476. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5477. {
  5478. return ring->adev->wb.wb[ring->rptr_offs];
  5479. }
  5480. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5481. {
  5482. struct amdgpu_device *adev = ring->adev;
  5483. if (ring->use_doorbell)
  5484. /* XXX check if swapping is necessary on BE */
  5485. return ring->adev->wb.wb[ring->wptr_offs];
  5486. else
  5487. return RREG32(mmCP_RB0_WPTR);
  5488. }
  5489. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5490. {
  5491. struct amdgpu_device *adev = ring->adev;
  5492. if (ring->use_doorbell) {
  5493. /* XXX check if swapping is necessary on BE */
  5494. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5495. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5496. } else {
  5497. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5498. (void)RREG32(mmCP_RB0_WPTR);
  5499. }
  5500. }
  5501. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5502. {
  5503. u32 ref_and_mask, reg_mem_engine;
  5504. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  5505. switch (ring->me) {
  5506. case 1:
  5507. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5508. break;
  5509. case 2:
  5510. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5511. break;
  5512. default:
  5513. return;
  5514. }
  5515. reg_mem_engine = 0;
  5516. } else {
  5517. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5518. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5519. }
  5520. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5521. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5522. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5523. reg_mem_engine));
  5524. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5525. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5526. amdgpu_ring_write(ring, ref_and_mask);
  5527. amdgpu_ring_write(ring, ref_and_mask);
  5528. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5529. }
  5530. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5531. {
  5532. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5533. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5534. WRITE_DATA_DST_SEL(0) |
  5535. WR_CONFIRM));
  5536. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5537. amdgpu_ring_write(ring, 0);
  5538. amdgpu_ring_write(ring, 1);
  5539. }
  5540. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5541. struct amdgpu_ib *ib,
  5542. unsigned vm_id, bool ctx_switch)
  5543. {
  5544. u32 header, control = 0;
  5545. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5546. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5547. else
  5548. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5549. control |= ib->length_dw | (vm_id << 24);
  5550. amdgpu_ring_write(ring, header);
  5551. amdgpu_ring_write(ring,
  5552. #ifdef __BIG_ENDIAN
  5553. (2 << 0) |
  5554. #endif
  5555. (ib->gpu_addr & 0xFFFFFFFC));
  5556. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5557. amdgpu_ring_write(ring, control);
  5558. }
  5559. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5560. struct amdgpu_ib *ib,
  5561. unsigned vm_id, bool ctx_switch)
  5562. {
  5563. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5564. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5565. amdgpu_ring_write(ring,
  5566. #ifdef __BIG_ENDIAN
  5567. (2 << 0) |
  5568. #endif
  5569. (ib->gpu_addr & 0xFFFFFFFC));
  5570. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5571. amdgpu_ring_write(ring, control);
  5572. }
  5573. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5574. u64 seq, unsigned flags)
  5575. {
  5576. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5577. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5578. /* EVENT_WRITE_EOP - flush caches, send int */
  5579. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5580. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5581. EOP_TC_ACTION_EN |
  5582. EOP_TC_WB_ACTION_EN |
  5583. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5584. EVENT_INDEX(5)));
  5585. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5586. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5587. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5588. amdgpu_ring_write(ring, lower_32_bits(seq));
  5589. amdgpu_ring_write(ring, upper_32_bits(seq));
  5590. }
  5591. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5592. {
  5593. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5594. uint32_t seq = ring->fence_drv.sync_seq;
  5595. uint64_t addr = ring->fence_drv.gpu_addr;
  5596. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5597. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5598. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5599. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5600. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5601. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5602. amdgpu_ring_write(ring, seq);
  5603. amdgpu_ring_write(ring, 0xffffffff);
  5604. amdgpu_ring_write(ring, 4); /* poll interval */
  5605. }
  5606. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5607. unsigned vm_id, uint64_t pd_addr)
  5608. {
  5609. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5610. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5611. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5612. WRITE_DATA_DST_SEL(0)) |
  5613. WR_CONFIRM);
  5614. if (vm_id < 8) {
  5615. amdgpu_ring_write(ring,
  5616. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5617. } else {
  5618. amdgpu_ring_write(ring,
  5619. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5620. }
  5621. amdgpu_ring_write(ring, 0);
  5622. amdgpu_ring_write(ring, pd_addr >> 12);
  5623. /* bits 0-15 are the VM contexts0-15 */
  5624. /* invalidate the cache */
  5625. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5626. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5627. WRITE_DATA_DST_SEL(0)));
  5628. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5629. amdgpu_ring_write(ring, 0);
  5630. amdgpu_ring_write(ring, 1 << vm_id);
  5631. /* wait for the invalidate to complete */
  5632. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5633. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5634. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5635. WAIT_REG_MEM_ENGINE(0))); /* me */
  5636. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5637. amdgpu_ring_write(ring, 0);
  5638. amdgpu_ring_write(ring, 0); /* ref */
  5639. amdgpu_ring_write(ring, 0); /* mask */
  5640. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5641. /* compute doesn't have PFP */
  5642. if (usepfp) {
  5643. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5644. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5645. amdgpu_ring_write(ring, 0x0);
  5646. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5647. amdgpu_ring_insert_nop(ring, 128);
  5648. }
  5649. }
  5650. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5651. {
  5652. return ring->adev->wb.wb[ring->wptr_offs];
  5653. }
  5654. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5655. {
  5656. struct amdgpu_device *adev = ring->adev;
  5657. /* XXX check if swapping is necessary on BE */
  5658. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5659. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5660. }
  5661. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5662. u64 addr, u64 seq,
  5663. unsigned flags)
  5664. {
  5665. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5666. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5667. /* RELEASE_MEM - flush caches, send int */
  5668. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5669. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5670. EOP_TC_ACTION_EN |
  5671. EOP_TC_WB_ACTION_EN |
  5672. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5673. EVENT_INDEX(5)));
  5674. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5675. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5676. amdgpu_ring_write(ring, upper_32_bits(addr));
  5677. amdgpu_ring_write(ring, lower_32_bits(seq));
  5678. amdgpu_ring_write(ring, upper_32_bits(seq));
  5679. }
  5680. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5681. {
  5682. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5683. amdgpu_ring_write(ring, 0);
  5684. }
  5685. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5686. {
  5687. uint32_t dw2 = 0;
  5688. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5689. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5690. /* set load_global_config & load_global_uconfig */
  5691. dw2 |= 0x8001;
  5692. /* set load_cs_sh_regs */
  5693. dw2 |= 0x01000000;
  5694. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5695. dw2 |= 0x10002;
  5696. /* set load_ce_ram if preamble presented */
  5697. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5698. dw2 |= 0x10000000;
  5699. } else {
  5700. /* still load_ce_ram if this is the first time preamble presented
  5701. * although there is no context switch happens.
  5702. */
  5703. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5704. dw2 |= 0x10000000;
  5705. }
  5706. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5707. amdgpu_ring_write(ring, dw2);
  5708. amdgpu_ring_write(ring, 0);
  5709. }
  5710. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5711. enum amdgpu_interrupt_state state)
  5712. {
  5713. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5714. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5715. }
  5716. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5717. int me, int pipe,
  5718. enum amdgpu_interrupt_state state)
  5719. {
  5720. /*
  5721. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5722. * handles the setting of interrupts for this specific pipe. All other
  5723. * pipes' interrupts are set by amdkfd.
  5724. */
  5725. if (me == 1) {
  5726. switch (pipe) {
  5727. case 0:
  5728. break;
  5729. default:
  5730. DRM_DEBUG("invalid pipe %d\n", pipe);
  5731. return;
  5732. }
  5733. } else {
  5734. DRM_DEBUG("invalid me %d\n", me);
  5735. return;
  5736. }
  5737. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5738. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5739. }
  5740. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5741. struct amdgpu_irq_src *source,
  5742. unsigned type,
  5743. enum amdgpu_interrupt_state state)
  5744. {
  5745. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5746. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5747. return 0;
  5748. }
  5749. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5750. struct amdgpu_irq_src *source,
  5751. unsigned type,
  5752. enum amdgpu_interrupt_state state)
  5753. {
  5754. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5755. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5756. return 0;
  5757. }
  5758. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5759. struct amdgpu_irq_src *src,
  5760. unsigned type,
  5761. enum amdgpu_interrupt_state state)
  5762. {
  5763. switch (type) {
  5764. case AMDGPU_CP_IRQ_GFX_EOP:
  5765. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5766. break;
  5767. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5768. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5769. break;
  5770. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5771. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5772. break;
  5773. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5774. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5775. break;
  5776. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5777. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5778. break;
  5779. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5780. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5781. break;
  5782. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5783. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5784. break;
  5785. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5786. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5787. break;
  5788. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5789. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5790. break;
  5791. default:
  5792. break;
  5793. }
  5794. return 0;
  5795. }
  5796. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5797. struct amdgpu_irq_src *source,
  5798. struct amdgpu_iv_entry *entry)
  5799. {
  5800. int i;
  5801. u8 me_id, pipe_id, queue_id;
  5802. struct amdgpu_ring *ring;
  5803. DRM_DEBUG("IH: CP EOP\n");
  5804. me_id = (entry->ring_id & 0x0c) >> 2;
  5805. pipe_id = (entry->ring_id & 0x03) >> 0;
  5806. queue_id = (entry->ring_id & 0x70) >> 4;
  5807. switch (me_id) {
  5808. case 0:
  5809. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5810. break;
  5811. case 1:
  5812. case 2:
  5813. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5814. ring = &adev->gfx.compute_ring[i];
  5815. /* Per-queue interrupt is supported for MEC starting from VI.
  5816. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5817. */
  5818. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5819. amdgpu_fence_process(ring);
  5820. }
  5821. break;
  5822. }
  5823. return 0;
  5824. }
  5825. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5826. struct amdgpu_irq_src *source,
  5827. struct amdgpu_iv_entry *entry)
  5828. {
  5829. DRM_ERROR("Illegal register access in command stream\n");
  5830. schedule_work(&adev->reset_work);
  5831. return 0;
  5832. }
  5833. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5834. struct amdgpu_irq_src *source,
  5835. struct amdgpu_iv_entry *entry)
  5836. {
  5837. DRM_ERROR("Illegal instruction in command stream\n");
  5838. schedule_work(&adev->reset_work);
  5839. return 0;
  5840. }
  5841. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5842. .name = "gfx_v8_0",
  5843. .early_init = gfx_v8_0_early_init,
  5844. .late_init = gfx_v8_0_late_init,
  5845. .sw_init = gfx_v8_0_sw_init,
  5846. .sw_fini = gfx_v8_0_sw_fini,
  5847. .hw_init = gfx_v8_0_hw_init,
  5848. .hw_fini = gfx_v8_0_hw_fini,
  5849. .suspend = gfx_v8_0_suspend,
  5850. .resume = gfx_v8_0_resume,
  5851. .is_idle = gfx_v8_0_is_idle,
  5852. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5853. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5854. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5855. .soft_reset = gfx_v8_0_soft_reset,
  5856. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5857. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5858. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5859. };
  5860. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5861. .type = AMDGPU_RING_TYPE_GFX,
  5862. .align_mask = 0xff,
  5863. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5864. .get_rptr = gfx_v8_0_ring_get_rptr,
  5865. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5866. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5867. .emit_frame_size =
  5868. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5869. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5870. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5871. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5872. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5873. 128 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5874. 2 + /* gfx_v8_ring_emit_sb */
  5875. 3, /* gfx_v8_ring_emit_cntxcntl */
  5876. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  5877. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5878. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5879. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5880. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5881. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5882. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5883. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5884. .test_ring = gfx_v8_0_ring_test_ring,
  5885. .test_ib = gfx_v8_0_ring_test_ib,
  5886. .insert_nop = amdgpu_ring_insert_nop,
  5887. .pad_ib = amdgpu_ring_generic_pad_ib,
  5888. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5889. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5890. };
  5891. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5892. .type = AMDGPU_RING_TYPE_COMPUTE,
  5893. .align_mask = 0xff,
  5894. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5895. .get_rptr = gfx_v8_0_ring_get_rptr,
  5896. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5897. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5898. .emit_frame_size =
  5899. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5900. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5901. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5902. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5903. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5904. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5905. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  5906. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5907. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5908. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5909. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5910. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5911. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5912. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5913. .test_ring = gfx_v8_0_ring_test_ring,
  5914. .test_ib = gfx_v8_0_ring_test_ib,
  5915. .insert_nop = amdgpu_ring_insert_nop,
  5916. .pad_ib = amdgpu_ring_generic_pad_ib,
  5917. };
  5918. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5919. {
  5920. int i;
  5921. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5922. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5923. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5924. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5925. }
  5926. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5927. .set = gfx_v8_0_set_eop_interrupt_state,
  5928. .process = gfx_v8_0_eop_irq,
  5929. };
  5930. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5931. .set = gfx_v8_0_set_priv_reg_fault_state,
  5932. .process = gfx_v8_0_priv_reg_irq,
  5933. };
  5934. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5935. .set = gfx_v8_0_set_priv_inst_fault_state,
  5936. .process = gfx_v8_0_priv_inst_irq,
  5937. };
  5938. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5939. {
  5940. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5941. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5942. adev->gfx.priv_reg_irq.num_types = 1;
  5943. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5944. adev->gfx.priv_inst_irq.num_types = 1;
  5945. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5946. }
  5947. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5948. {
  5949. switch (adev->asic_type) {
  5950. case CHIP_TOPAZ:
  5951. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5952. break;
  5953. case CHIP_STONEY:
  5954. case CHIP_CARRIZO:
  5955. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5956. break;
  5957. default:
  5958. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5959. break;
  5960. }
  5961. }
  5962. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5963. {
  5964. /* init asci gds info */
  5965. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5966. adev->gds.gws.total_size = 64;
  5967. adev->gds.oa.total_size = 16;
  5968. if (adev->gds.mem.total_size == 64 * 1024) {
  5969. adev->gds.mem.gfx_partition_size = 4096;
  5970. adev->gds.mem.cs_partition_size = 4096;
  5971. adev->gds.gws.gfx_partition_size = 4;
  5972. adev->gds.gws.cs_partition_size = 4;
  5973. adev->gds.oa.gfx_partition_size = 4;
  5974. adev->gds.oa.cs_partition_size = 1;
  5975. } else {
  5976. adev->gds.mem.gfx_partition_size = 1024;
  5977. adev->gds.mem.cs_partition_size = 1024;
  5978. adev->gds.gws.gfx_partition_size = 16;
  5979. adev->gds.gws.cs_partition_size = 16;
  5980. adev->gds.oa.gfx_partition_size = 4;
  5981. adev->gds.oa.cs_partition_size = 4;
  5982. }
  5983. }
  5984. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5985. u32 bitmap)
  5986. {
  5987. u32 data;
  5988. if (!bitmap)
  5989. return;
  5990. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5991. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5992. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5993. }
  5994. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5995. {
  5996. u32 data, mask;
  5997. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5998. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5999. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6000. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6001. }
  6002. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6003. {
  6004. int i, j, k, counter, active_cu_number = 0;
  6005. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6006. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6007. unsigned disable_masks[4 * 2];
  6008. memset(cu_info, 0, sizeof(*cu_info));
  6009. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6010. mutex_lock(&adev->grbm_idx_mutex);
  6011. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6012. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6013. mask = 1;
  6014. ao_bitmap = 0;
  6015. counter = 0;
  6016. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6017. if (i < 4 && j < 2)
  6018. gfx_v8_0_set_user_cu_inactive_bitmap(
  6019. adev, disable_masks[i * 2 + j]);
  6020. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6021. cu_info->bitmap[i][j] = bitmap;
  6022. for (k = 0; k < 16; k ++) {
  6023. if (bitmap & mask) {
  6024. if (counter < 2)
  6025. ao_bitmap |= mask;
  6026. counter ++;
  6027. }
  6028. mask <<= 1;
  6029. }
  6030. active_cu_number += counter;
  6031. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6032. }
  6033. }
  6034. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6035. mutex_unlock(&adev->grbm_idx_mutex);
  6036. cu_info->number = active_cu_number;
  6037. cu_info->ao_cu_mask = ao_cu_mask;
  6038. }
  6039. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6040. {
  6041. .type = AMD_IP_BLOCK_TYPE_GFX,
  6042. .major = 8,
  6043. .minor = 0,
  6044. .rev = 0,
  6045. .funcs = &gfx_v8_0_ip_funcs,
  6046. };
  6047. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6048. {
  6049. .type = AMD_IP_BLOCK_TYPE_GFX,
  6050. .major = 8,
  6051. .minor = 1,
  6052. .rev = 0,
  6053. .funcs = &gfx_v8_0_ip_funcs,
  6054. };