amdgpu_vcn.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vega10/soc15ip.h"
  36. #include "raven1/VCN/vcn_1_0_offset.h"
  37. /* 1 second timeout */
  38. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  39. /* Firmware Names */
  40. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  41. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  42. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  43. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  44. {
  45. struct amdgpu_ring *ring;
  46. struct amd_sched_rq *rq;
  47. unsigned long bo_size;
  48. const char *fw_name;
  49. const struct common_firmware_header *hdr;
  50. unsigned version_major, version_minor, family_id;
  51. int r;
  52. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  53. switch (adev->asic_type) {
  54. case CHIP_RAVEN:
  55. fw_name = FIRMWARE_RAVEN;
  56. break;
  57. default:
  58. return -EINVAL;
  59. }
  60. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  61. if (r) {
  62. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  63. fw_name);
  64. return r;
  65. }
  66. r = amdgpu_ucode_validate(adev->vcn.fw);
  67. if (r) {
  68. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  69. fw_name);
  70. release_firmware(adev->vcn.fw);
  71. adev->vcn.fw = NULL;
  72. return r;
  73. }
  74. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  75. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  76. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  77. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  78. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  79. version_major, version_minor, family_id);
  80. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  81. + AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  82. + AMDGPU_VCN_SESSION_SIZE * 40;
  83. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  84. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  85. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  86. if (r) {
  87. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  88. return r;
  89. }
  90. ring = &adev->vcn.ring_dec;
  91. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  92. r = amd_sched_entity_init(&ring->sched, &adev->vcn.entity_dec,
  93. rq, amdgpu_sched_jobs);
  94. if (r != 0) {
  95. DRM_ERROR("Failed setting up VCN dec run queue.\n");
  96. return r;
  97. }
  98. ring = &adev->vcn.ring_enc[0];
  99. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  100. r = amd_sched_entity_init(&ring->sched, &adev->vcn.entity_enc,
  101. rq, amdgpu_sched_jobs);
  102. if (r != 0) {
  103. DRM_ERROR("Failed setting up VCN enc run queue.\n");
  104. return r;
  105. }
  106. return 0;
  107. }
  108. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  109. {
  110. kfree(adev->vcn.saved_bo);
  111. amd_sched_entity_fini(&adev->vcn.ring_dec.sched, &adev->vcn.entity_dec);
  112. amd_sched_entity_fini(&adev->vcn.ring_enc[0].sched, &adev->vcn.entity_enc);
  113. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  114. &adev->vcn.gpu_addr,
  115. (void **)&adev->vcn.cpu_addr);
  116. amdgpu_ring_fini(&adev->vcn.ring_dec);
  117. release_firmware(adev->vcn.fw);
  118. return 0;
  119. }
  120. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  121. {
  122. unsigned size;
  123. void *ptr;
  124. if (adev->vcn.vcpu_bo == NULL)
  125. return 0;
  126. cancel_delayed_work_sync(&adev->vcn.idle_work);
  127. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  128. ptr = adev->vcn.cpu_addr;
  129. adev->vcn.saved_bo = kmalloc(size, GFP_KERNEL);
  130. if (!adev->vcn.saved_bo)
  131. return -ENOMEM;
  132. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  133. return 0;
  134. }
  135. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  136. {
  137. unsigned size;
  138. void *ptr;
  139. if (adev->vcn.vcpu_bo == NULL)
  140. return -EINVAL;
  141. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  142. ptr = adev->vcn.cpu_addr;
  143. if (adev->vcn.saved_bo != NULL) {
  144. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  145. kfree(adev->vcn.saved_bo);
  146. adev->vcn.saved_bo = NULL;
  147. } else {
  148. const struct common_firmware_header *hdr;
  149. unsigned offset;
  150. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  151. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  152. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  153. le32_to_cpu(hdr->ucode_size_bytes));
  154. size -= le32_to_cpu(hdr->ucode_size_bytes);
  155. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  156. memset_io(ptr, 0, size);
  157. }
  158. return 0;
  159. }
  160. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
  161. bool direct, struct dma_fence **fence)
  162. {
  163. struct ttm_validate_buffer tv;
  164. struct ww_acquire_ctx ticket;
  165. struct list_head head;
  166. struct amdgpu_job *job;
  167. struct amdgpu_ib *ib;
  168. struct dma_fence *f = NULL;
  169. struct amdgpu_device *adev = ring->adev;
  170. uint64_t addr;
  171. int i, r;
  172. memset(&tv, 0, sizeof(tv));
  173. tv.bo = &bo->tbo;
  174. INIT_LIST_HEAD(&head);
  175. list_add(&tv.head, &head);
  176. r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
  177. if (r)
  178. return r;
  179. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  180. if (r)
  181. goto err;
  182. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  183. if (r)
  184. goto err;
  185. ib = &job->ibs[0];
  186. addr = amdgpu_bo_gpu_offset(bo);
  187. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  188. ib->ptr[1] = addr;
  189. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  190. ib->ptr[3] = addr >> 32;
  191. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  192. ib->ptr[5] = 0;
  193. for (i = 6; i < 16; i += 2) {
  194. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  195. ib->ptr[i+1] = 0;
  196. }
  197. ib->length_dw = 16;
  198. if (direct) {
  199. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  200. job->fence = dma_fence_get(f);
  201. if (r)
  202. goto err_free;
  203. amdgpu_job_free(job);
  204. } else {
  205. r = amdgpu_job_submit(job, ring, &adev->vcn.entity_dec,
  206. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  207. if (r)
  208. goto err_free;
  209. }
  210. ttm_eu_fence_buffer_objects(&ticket, &head, f);
  211. if (fence)
  212. *fence = dma_fence_get(f);
  213. amdgpu_bo_unref(&bo);
  214. dma_fence_put(f);
  215. return 0;
  216. err_free:
  217. amdgpu_job_free(job);
  218. err:
  219. ttm_eu_backoff_reservation(&ticket, &head);
  220. return r;
  221. }
  222. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  223. struct dma_fence **fence)
  224. {
  225. struct amdgpu_device *adev = ring->adev;
  226. struct amdgpu_bo *bo;
  227. uint32_t *msg;
  228. int r, i;
  229. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  230. AMDGPU_GEM_DOMAIN_VRAM,
  231. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  232. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  233. NULL, NULL, &bo);
  234. if (r)
  235. return r;
  236. r = amdgpu_bo_reserve(bo, false);
  237. if (r) {
  238. amdgpu_bo_unref(&bo);
  239. return r;
  240. }
  241. r = amdgpu_bo_kmap(bo, (void **)&msg);
  242. if (r) {
  243. amdgpu_bo_unreserve(bo);
  244. amdgpu_bo_unref(&bo);
  245. return r;
  246. }
  247. /* stitch together an vcn create msg */
  248. msg[0] = cpu_to_le32(0x00000de4);
  249. msg[1] = cpu_to_le32(0x00000000);
  250. msg[2] = cpu_to_le32(handle);
  251. msg[3] = cpu_to_le32(0x00000000);
  252. msg[4] = cpu_to_le32(0x00000000);
  253. msg[5] = cpu_to_le32(0x00000000);
  254. msg[6] = cpu_to_le32(0x00000000);
  255. msg[7] = cpu_to_le32(0x00000780);
  256. msg[8] = cpu_to_le32(0x00000440);
  257. msg[9] = cpu_to_le32(0x00000000);
  258. msg[10] = cpu_to_le32(0x01b37000);
  259. for (i = 11; i < 1024; ++i)
  260. msg[i] = cpu_to_le32(0x0);
  261. amdgpu_bo_kunmap(bo);
  262. amdgpu_bo_unreserve(bo);
  263. return amdgpu_vcn_dec_send_msg(ring, bo, true, fence);
  264. }
  265. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  266. bool direct, struct dma_fence **fence)
  267. {
  268. struct amdgpu_device *adev = ring->adev;
  269. struct amdgpu_bo *bo;
  270. uint32_t *msg;
  271. int r, i;
  272. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  273. AMDGPU_GEM_DOMAIN_VRAM,
  274. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  275. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  276. NULL, NULL, &bo);
  277. if (r)
  278. return r;
  279. r = amdgpu_bo_reserve(bo, false);
  280. if (r) {
  281. amdgpu_bo_unref(&bo);
  282. return r;
  283. }
  284. r = amdgpu_bo_kmap(bo, (void **)&msg);
  285. if (r) {
  286. amdgpu_bo_unreserve(bo);
  287. amdgpu_bo_unref(&bo);
  288. return r;
  289. }
  290. /* stitch together an vcn destroy msg */
  291. msg[0] = cpu_to_le32(0x00000de4);
  292. msg[1] = cpu_to_le32(0x00000002);
  293. msg[2] = cpu_to_le32(handle);
  294. msg[3] = cpu_to_le32(0x00000000);
  295. for (i = 4; i < 1024; ++i)
  296. msg[i] = cpu_to_le32(0x0);
  297. amdgpu_bo_kunmap(bo);
  298. amdgpu_bo_unreserve(bo);
  299. return amdgpu_vcn_dec_send_msg(ring, bo, direct, fence);
  300. }
  301. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  302. {
  303. struct amdgpu_device *adev =
  304. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  305. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  306. if (fences == 0) {
  307. if (adev->pm.dpm_enabled) {
  308. amdgpu_dpm_enable_uvd(adev, false);
  309. } else {
  310. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  311. }
  312. } else {
  313. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  314. }
  315. }
  316. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  317. {
  318. struct amdgpu_device *adev = ring->adev;
  319. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  320. if (set_clocks) {
  321. if (adev->pm.dpm_enabled) {
  322. amdgpu_dpm_enable_uvd(adev, true);
  323. } else {
  324. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  325. }
  326. }
  327. }
  328. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  329. {
  330. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  331. }
  332. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  333. {
  334. struct dma_fence *fence;
  335. long r;
  336. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  337. if (r) {
  338. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  339. goto error;
  340. }
  341. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, true, &fence);
  342. if (r) {
  343. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  344. goto error;
  345. }
  346. r = dma_fence_wait_timeout(fence, false, timeout);
  347. if (r == 0) {
  348. DRM_ERROR("amdgpu: IB test timed out.\n");
  349. r = -ETIMEDOUT;
  350. } else if (r < 0) {
  351. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  352. } else {
  353. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  354. r = 0;
  355. }
  356. dma_fence_put(fence);
  357. error:
  358. return r;
  359. }
  360. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  361. struct dma_fence **fence)
  362. {
  363. const unsigned ib_size_dw = 1024;
  364. struct amdgpu_job *job;
  365. struct amdgpu_ib *ib;
  366. struct dma_fence *f = NULL;
  367. uint64_t dummy;
  368. int i, r;
  369. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  370. if (r)
  371. return r;
  372. ib = &job->ibs[0];
  373. dummy = ib->gpu_addr + 1024;
  374. /* stitch together an VCN enc create msg */
  375. ib->length_dw = 0;
  376. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  377. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  378. ib->ptr[ib->length_dw++] = handle;
  379. ib->ptr[ib->length_dw++] = 0x00000040; /* len */
  380. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  381. ib->ptr[ib->length_dw++] = 0x00000000;
  382. ib->ptr[ib->length_dw++] = 0x00000042;
  383. ib->ptr[ib->length_dw++] = 0x0000000a;
  384. ib->ptr[ib->length_dw++] = 0x00000001;
  385. ib->ptr[ib->length_dw++] = 0x00000080;
  386. ib->ptr[ib->length_dw++] = 0x00000060;
  387. ib->ptr[ib->length_dw++] = 0x00000100;
  388. ib->ptr[ib->length_dw++] = 0x00000100;
  389. ib->ptr[ib->length_dw++] = 0x0000000c;
  390. ib->ptr[ib->length_dw++] = 0x00000000;
  391. ib->ptr[ib->length_dw++] = 0x00000000;
  392. ib->ptr[ib->length_dw++] = 0x00000000;
  393. ib->ptr[ib->length_dw++] = 0x00000000;
  394. ib->ptr[ib->length_dw++] = 0x00000000;
  395. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  396. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  397. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  398. ib->ptr[ib->length_dw++] = dummy;
  399. ib->ptr[ib->length_dw++] = 0x00000001;
  400. for (i = ib->length_dw; i < ib_size_dw; ++i)
  401. ib->ptr[i] = 0x0;
  402. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  403. job->fence = dma_fence_get(f);
  404. if (r)
  405. goto err;
  406. amdgpu_job_free(job);
  407. if (fence)
  408. *fence = dma_fence_get(f);
  409. dma_fence_put(f);
  410. return 0;
  411. err:
  412. amdgpu_job_free(job);
  413. return r;
  414. }
  415. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  416. bool direct, struct dma_fence **fence)
  417. {
  418. const unsigned ib_size_dw = 1024;
  419. struct amdgpu_job *job;
  420. struct amdgpu_ib *ib;
  421. struct dma_fence *f = NULL;
  422. int i, r;
  423. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  424. if (r)
  425. return r;
  426. ib = &job->ibs[0];
  427. /* stitch together an VCN enc destroy msg */
  428. ib->length_dw = 0;
  429. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  430. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  431. ib->ptr[ib->length_dw++] = handle;
  432. ib->ptr[ib->length_dw++] = 0x00000020; /* len */
  433. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  434. ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
  435. ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
  436. ib->ptr[ib->length_dw++] = 0x00000000;
  437. ib->ptr[ib->length_dw++] = 0x00000000;
  438. ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
  439. ib->ptr[ib->length_dw++] = 0x00000000;
  440. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  441. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  442. for (i = ib->length_dw; i < ib_size_dw; ++i)
  443. ib->ptr[i] = 0x0;
  444. if (direct) {
  445. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  446. job->fence = dma_fence_get(f);
  447. if (r)
  448. goto err;
  449. amdgpu_job_free(job);
  450. } else {
  451. r = amdgpu_job_submit(job, ring, &ring->adev->vcn.entity_enc,
  452. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  453. if (r)
  454. goto err;
  455. }
  456. if (fence)
  457. *fence = dma_fence_get(f);
  458. dma_fence_put(f);
  459. return 0;
  460. err:
  461. amdgpu_job_free(job);
  462. return r;
  463. }
  464. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  465. {
  466. struct amdgpu_device *adev = ring->adev;
  467. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  468. unsigned i;
  469. int r;
  470. r = amdgpu_ring_alloc(ring, 16);
  471. if (r) {
  472. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  473. ring->idx, r);
  474. return r;
  475. }
  476. amdgpu_ring_write(ring, VCE_CMD_END);
  477. amdgpu_ring_commit(ring);
  478. for (i = 0; i < adev->usec_timeout; i++) {
  479. if (amdgpu_ring_get_rptr(ring) != rptr)
  480. break;
  481. DRM_UDELAY(1);
  482. }
  483. if (i < adev->usec_timeout) {
  484. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  485. ring->idx, i);
  486. } else {
  487. DRM_ERROR("amdgpu: ring %d test failed\n",
  488. ring->idx);
  489. r = -ETIMEDOUT;
  490. }
  491. return r;
  492. }
  493. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  494. {
  495. struct dma_fence *fence = NULL;
  496. long r;
  497. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  498. if (r) {
  499. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  500. goto error;
  501. }
  502. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, true, &fence);
  503. if (r) {
  504. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  505. goto error;
  506. }
  507. r = dma_fence_wait_timeout(fence, false, timeout);
  508. if (r == 0) {
  509. DRM_ERROR("amdgpu: IB test timed out.\n");
  510. r = -ETIMEDOUT;
  511. } else if (r < 0) {
  512. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  513. } else {
  514. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  515. r = 0;
  516. }
  517. error:
  518. dma_fence_put(fence);
  519. return r;
  520. }