core_intr.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * core_intr.c - DesignWare HS OTG Controller common interrupt handling
  3. *
  4. * Copyright (C) 2004-2013 Synopsys, Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions
  8. * are met:
  9. * 1. Redistributions of source code must retain the above copyright
  10. * notice, this list of conditions, and the following disclaimer,
  11. * without modification.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. The names of the above-listed copyright holders may not be used
  16. * to endorse or promote products derived from this software without
  17. * specific prior written permission.
  18. *
  19. * ALTERNATIVELY, this software may be distributed under the terms of the
  20. * GNU General Public License ("GPL") as published by the Free Software
  21. * Foundation; either version 2 of the License, or (at your option) any
  22. * later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  25. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  26. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  27. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  28. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  29. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  30. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  31. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  32. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  33. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  34. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. */
  36. /*
  37. * This file contains the common interrupt handlers
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/io.h>
  46. #include <linux/slab.h>
  47. #include <linux/usb.h>
  48. #include <linux/usb/hcd.h>
  49. #include <linux/usb/ch11.h>
  50. #include "core.h"
  51. #include "hcd.h"
  52. static const char *dwc2_op_state_str(struct dwc2_hsotg *hsotg)
  53. {
  54. switch (hsotg->op_state) {
  55. case OTG_STATE_A_HOST:
  56. return "a_host";
  57. case OTG_STATE_A_SUSPEND:
  58. return "a_suspend";
  59. case OTG_STATE_A_PERIPHERAL:
  60. return "a_peripheral";
  61. case OTG_STATE_B_PERIPHERAL:
  62. return "b_peripheral";
  63. case OTG_STATE_B_HOST:
  64. return "b_host";
  65. default:
  66. return "unknown";
  67. }
  68. }
  69. /**
  70. * dwc2_handle_usb_port_intr - handles OTG PRTINT interrupts.
  71. * When the PRTINT interrupt fires, there are certain status bits in the Host
  72. * Port that needs to get cleared.
  73. *
  74. * @hsotg: Programming view of DWC_otg controller
  75. */
  76. static void dwc2_handle_usb_port_intr(struct dwc2_hsotg *hsotg)
  77. {
  78. u32 hprt0 = readl(hsotg->regs + HPRT0);
  79. if (hprt0 & HPRT0_ENACHG) {
  80. hprt0 &= ~HPRT0_ENA;
  81. writel(hprt0, hsotg->regs + HPRT0);
  82. }
  83. /* Clear interrupt */
  84. writel(GINTSTS_PRTINT, hsotg->regs + GINTSTS);
  85. }
  86. /**
  87. * dwc2_handle_mode_mismatch_intr() - Logs a mode mismatch warning message
  88. *
  89. * @hsotg: Programming view of DWC_otg controller
  90. */
  91. static void dwc2_handle_mode_mismatch_intr(struct dwc2_hsotg *hsotg)
  92. {
  93. dev_warn(hsotg->dev, "Mode Mismatch Interrupt: currently in %s mode\n",
  94. dwc2_is_host_mode(hsotg) ? "Host" : "Device");
  95. /* Clear interrupt */
  96. writel(GINTSTS_MODEMIS, hsotg->regs + GINTSTS);
  97. }
  98. /**
  99. * dwc2_handle_otg_intr() - Handles the OTG Interrupts. It reads the OTG
  100. * Interrupt Register (GOTGINT) to determine what interrupt has occurred.
  101. *
  102. * @hsotg: Programming view of DWC_otg controller
  103. */
  104. static void dwc2_handle_otg_intr(struct dwc2_hsotg *hsotg)
  105. {
  106. u32 gotgint;
  107. u32 gotgctl;
  108. u32 gintmsk;
  109. gotgint = readl(hsotg->regs + GOTGINT);
  110. gotgctl = readl(hsotg->regs + GOTGCTL);
  111. dev_dbg(hsotg->dev, "++OTG Interrupt gotgint=%0x [%s]\n", gotgint,
  112. dwc2_op_state_str(hsotg));
  113. if (gotgint & GOTGINT_SES_END_DET) {
  114. dev_dbg(hsotg->dev,
  115. " ++OTG Interrupt: Session End Detected++ (%s)\n",
  116. dwc2_op_state_str(hsotg));
  117. gotgctl = readl(hsotg->regs + GOTGCTL);
  118. if (hsotg->op_state == OTG_STATE_B_HOST) {
  119. hsotg->op_state = OTG_STATE_B_PERIPHERAL;
  120. } else {
  121. /*
  122. * If not B_HOST and Device HNP still set, HNP did
  123. * not succeed!
  124. */
  125. if (gotgctl & GOTGCTL_DEVHNPEN) {
  126. dev_dbg(hsotg->dev, "Session End Detected\n");
  127. dev_err(hsotg->dev,
  128. "Device Not Connected/Responding!\n");
  129. }
  130. /*
  131. * If Session End Detected the B-Cable has been
  132. * disconnected
  133. */
  134. /* Reset to a clean state */
  135. hsotg->lx_state = DWC2_L0;
  136. }
  137. gotgctl = readl(hsotg->regs + GOTGCTL);
  138. gotgctl &= ~GOTGCTL_DEVHNPEN;
  139. writel(gotgctl, hsotg->regs + GOTGCTL);
  140. }
  141. if (gotgint & GOTGINT_SES_REQ_SUC_STS_CHNG) {
  142. dev_dbg(hsotg->dev,
  143. " ++OTG Interrupt: Session Request Success Status Change++\n");
  144. gotgctl = readl(hsotg->regs + GOTGCTL);
  145. if (gotgctl & GOTGCTL_SESREQSCS) {
  146. if (hsotg->core_params->phy_type ==
  147. DWC2_PHY_TYPE_PARAM_FS
  148. && hsotg->core_params->i2c_enable > 0) {
  149. hsotg->srp_success = 1;
  150. } else {
  151. /* Clear Session Request */
  152. gotgctl = readl(hsotg->regs + GOTGCTL);
  153. gotgctl &= ~GOTGCTL_SESREQ;
  154. writel(gotgctl, hsotg->regs + GOTGCTL);
  155. }
  156. }
  157. }
  158. if (gotgint & GOTGINT_HST_NEG_SUC_STS_CHNG) {
  159. /*
  160. * Print statements during the HNP interrupt handling
  161. * can cause it to fail
  162. */
  163. gotgctl = readl(hsotg->regs + GOTGCTL);
  164. /*
  165. * WA for 3.00a- HW is not setting cur_mode, even sometimes
  166. * this does not help
  167. */
  168. if (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a)
  169. udelay(100);
  170. if (gotgctl & GOTGCTL_HSTNEGSCS) {
  171. if (dwc2_is_host_mode(hsotg)) {
  172. hsotg->op_state = OTG_STATE_B_HOST;
  173. /*
  174. * Need to disable SOF interrupt immediately.
  175. * When switching from device to host, the PCD
  176. * interrupt handler won't handle the interrupt
  177. * if host mode is already set. The HCD
  178. * interrupt handler won't get called if the
  179. * HCD state is HALT. This means that the
  180. * interrupt does not get handled and Linux
  181. * complains loudly.
  182. */
  183. gintmsk = readl(hsotg->regs + GINTMSK);
  184. gintmsk &= ~GINTSTS_SOF;
  185. writel(gintmsk, hsotg->regs + GINTMSK);
  186. /*
  187. * Call callback function with spin lock
  188. * released
  189. */
  190. spin_unlock(&hsotg->lock);
  191. /* Initialize the Core for Host mode */
  192. dwc2_hcd_start(hsotg);
  193. spin_lock(&hsotg->lock);
  194. hsotg->op_state = OTG_STATE_B_HOST;
  195. }
  196. } else {
  197. gotgctl = readl(hsotg->regs + GOTGCTL);
  198. gotgctl &= ~(GOTGCTL_HNPREQ | GOTGCTL_DEVHNPEN);
  199. writel(gotgctl, hsotg->regs + GOTGCTL);
  200. dev_dbg(hsotg->dev, "HNP Failed\n");
  201. dev_err(hsotg->dev,
  202. "Device Not Connected/Responding\n");
  203. }
  204. }
  205. if (gotgint & GOTGINT_HST_NEG_DET) {
  206. /*
  207. * The disconnect interrupt is set at the same time as
  208. * Host Negotiation Detected. During the mode switch all
  209. * interrupts are cleared so the disconnect interrupt
  210. * handler will not get executed.
  211. */
  212. dev_dbg(hsotg->dev,
  213. " ++OTG Interrupt: Host Negotiation Detected++ (%s)\n",
  214. (dwc2_is_host_mode(hsotg) ? "Host" : "Device"));
  215. if (dwc2_is_device_mode(hsotg)) {
  216. dev_dbg(hsotg->dev, "a_suspend->a_peripheral (%d)\n",
  217. hsotg->op_state);
  218. spin_unlock(&hsotg->lock);
  219. dwc2_hcd_disconnect(hsotg);
  220. spin_lock(&hsotg->lock);
  221. hsotg->op_state = OTG_STATE_A_PERIPHERAL;
  222. } else {
  223. /* Need to disable SOF interrupt immediately */
  224. gintmsk = readl(hsotg->regs + GINTMSK);
  225. gintmsk &= ~GINTSTS_SOF;
  226. writel(gintmsk, hsotg->regs + GINTMSK);
  227. spin_unlock(&hsotg->lock);
  228. dwc2_hcd_start(hsotg);
  229. spin_lock(&hsotg->lock);
  230. hsotg->op_state = OTG_STATE_A_HOST;
  231. }
  232. }
  233. if (gotgint & GOTGINT_A_DEV_TOUT_CHG)
  234. dev_dbg(hsotg->dev,
  235. " ++OTG Interrupt: A-Device Timeout Change++\n");
  236. if (gotgint & GOTGINT_DBNCE_DONE)
  237. dev_dbg(hsotg->dev, " ++OTG Interrupt: Debounce Done++\n");
  238. /* Clear GOTGINT */
  239. writel(gotgint, hsotg->regs + GOTGINT);
  240. }
  241. /**
  242. * dwc2_handle_conn_id_status_change_intr() - Handles the Connector ID Status
  243. * Change Interrupt
  244. *
  245. * @hsotg: Programming view of DWC_otg controller
  246. *
  247. * Reads the OTG Interrupt Register (GOTCTL) to determine whether this is a
  248. * Device to Host Mode transition or a Host to Device Mode transition. This only
  249. * occurs when the cable is connected/removed from the PHY connector.
  250. */
  251. static void dwc2_handle_conn_id_status_change_intr(struct dwc2_hsotg *hsotg)
  252. {
  253. u32 gintmsk = readl(hsotg->regs + GINTMSK);
  254. /* Need to disable SOF interrupt immediately */
  255. gintmsk &= ~GINTSTS_SOF;
  256. writel(gintmsk, hsotg->regs + GINTMSK);
  257. dev_dbg(hsotg->dev, " ++Connector ID Status Change Interrupt++ (%s)\n",
  258. dwc2_is_host_mode(hsotg) ? "Host" : "Device");
  259. /*
  260. * Need to schedule a work, as there are possible DELAY function calls.
  261. * Release lock before scheduling workq as it holds spinlock during
  262. * scheduling.
  263. */
  264. spin_unlock(&hsotg->lock);
  265. queue_work(hsotg->wq_otg, &hsotg->wf_otg);
  266. spin_lock(&hsotg->lock);
  267. /* Clear interrupt */
  268. writel(GINTSTS_CONIDSTSCHNG, hsotg->regs + GINTSTS);
  269. }
  270. /**
  271. * dwc2_handle_session_req_intr() - This interrupt indicates that a device is
  272. * initiating the Session Request Protocol to request the host to turn on bus
  273. * power so a new session can begin
  274. *
  275. * @hsotg: Programming view of DWC_otg controller
  276. *
  277. * This handler responds by turning on bus power. If the DWC_otg controller is
  278. * in low power mode, this handler brings the controller out of low power mode
  279. * before turning on bus power.
  280. */
  281. static void dwc2_handle_session_req_intr(struct dwc2_hsotg *hsotg)
  282. {
  283. dev_dbg(hsotg->dev, "++Session Request Interrupt++\n");
  284. /* Clear interrupt */
  285. writel(GINTSTS_SESSREQINT, hsotg->regs + GINTSTS);
  286. }
  287. /*
  288. * This interrupt indicates that the DWC_otg controller has detected a
  289. * resume or remote wakeup sequence. If the DWC_otg controller is in
  290. * low power mode, the handler must brings the controller out of low
  291. * power mode. The controller automatically begins resume signaling.
  292. * The handler schedules a time to stop resume signaling.
  293. */
  294. static void dwc2_handle_wakeup_detected_intr(struct dwc2_hsotg *hsotg)
  295. {
  296. dev_dbg(hsotg->dev, "++Resume or Remote Wakeup Detected Interrupt++\n");
  297. dev_dbg(hsotg->dev, "%s lxstate = %d\n", __func__, hsotg->lx_state);
  298. if (dwc2_is_device_mode(hsotg)) {
  299. dev_dbg(hsotg->dev, "DSTS=0x%0x\n", readl(hsotg->regs + DSTS));
  300. if (hsotg->lx_state == DWC2_L2) {
  301. u32 dctl = readl(hsotg->regs + DCTL);
  302. /* Clear Remote Wakeup Signaling */
  303. dctl &= ~DCTL_RMTWKUPSIG;
  304. writel(dctl, hsotg->regs + DCTL);
  305. }
  306. /* Change to L0 state */
  307. hsotg->lx_state = DWC2_L0;
  308. } else {
  309. if (hsotg->lx_state != DWC2_L1) {
  310. u32 pcgcctl = readl(hsotg->regs + PCGCTL);
  311. /* Restart the Phy Clock */
  312. pcgcctl &= ~PCGCTL_STOPPCLK;
  313. writel(pcgcctl, hsotg->regs + PCGCTL);
  314. mod_timer(&hsotg->wkp_timer,
  315. jiffies + msecs_to_jiffies(71));
  316. } else {
  317. /* Change to L0 state */
  318. hsotg->lx_state = DWC2_L0;
  319. }
  320. }
  321. /* Clear interrupt */
  322. writel(GINTSTS_WKUPINT, hsotg->regs + GINTSTS);
  323. }
  324. /*
  325. * This interrupt indicates that a device has been disconnected from the
  326. * root port
  327. */
  328. static void dwc2_handle_disconnect_intr(struct dwc2_hsotg *hsotg)
  329. {
  330. dev_dbg(hsotg->dev, "++Disconnect Detected Interrupt++ (%s) %s\n",
  331. dwc2_is_host_mode(hsotg) ? "Host" : "Device",
  332. dwc2_op_state_str(hsotg));
  333. /* Change to L3 (OFF) state */
  334. hsotg->lx_state = DWC2_L3;
  335. writel(GINTSTS_DISCONNINT, hsotg->regs + GINTSTS);
  336. }
  337. /*
  338. * This interrupt indicates that SUSPEND state has been detected on the USB.
  339. *
  340. * For HNP the USB Suspend interrupt signals the change from "a_peripheral"
  341. * to "a_host".
  342. *
  343. * When power management is enabled the core will be put in low power mode.
  344. */
  345. static void dwc2_handle_usb_suspend_intr(struct dwc2_hsotg *hsotg)
  346. {
  347. u32 dsts;
  348. dev_dbg(hsotg->dev, "USB SUSPEND\n");
  349. if (dwc2_is_device_mode(hsotg)) {
  350. /*
  351. * Check the Device status register to determine if the Suspend
  352. * state is active
  353. */
  354. dsts = readl(hsotg->regs + DSTS);
  355. dev_dbg(hsotg->dev, "DSTS=0x%0x\n", dsts);
  356. dev_dbg(hsotg->dev,
  357. "DSTS.Suspend Status=%d HWCFG4.Power Optimize=%d\n",
  358. !!(dsts & DSTS_SUSPSTS),
  359. hsotg->hw_params.power_optimized);
  360. } else {
  361. if (hsotg->op_state == OTG_STATE_A_PERIPHERAL) {
  362. dev_dbg(hsotg->dev, "a_peripheral->a_host\n");
  363. /* Clear the a_peripheral flag, back to a_host */
  364. spin_unlock(&hsotg->lock);
  365. dwc2_hcd_start(hsotg);
  366. spin_lock(&hsotg->lock);
  367. hsotg->op_state = OTG_STATE_A_HOST;
  368. }
  369. }
  370. /* Change to L2 (suspend) state */
  371. hsotg->lx_state = DWC2_L2;
  372. /* Clear interrupt */
  373. writel(GINTSTS_USBSUSP, hsotg->regs + GINTSTS);
  374. }
  375. #define GINTMSK_COMMON (GINTSTS_WKUPINT | GINTSTS_SESSREQINT | \
  376. GINTSTS_CONIDSTSCHNG | GINTSTS_OTGINT | \
  377. GINTSTS_MODEMIS | GINTSTS_DISCONNINT | \
  378. GINTSTS_USBSUSP | GINTSTS_PRTINT)
  379. /*
  380. * This function returns the Core Interrupt register
  381. */
  382. static u32 dwc2_read_common_intr(struct dwc2_hsotg *hsotg)
  383. {
  384. u32 gintsts;
  385. u32 gintmsk;
  386. u32 gahbcfg;
  387. u32 gintmsk_common = GINTMSK_COMMON;
  388. gintsts = readl(hsotg->regs + GINTSTS);
  389. gintmsk = readl(hsotg->regs + GINTMSK);
  390. gahbcfg = readl(hsotg->regs + GAHBCFG);
  391. /* If any common interrupts set */
  392. if (gintsts & gintmsk_common)
  393. dev_dbg(hsotg->dev, "gintsts=%08x gintmsk=%08x\n",
  394. gintsts, gintmsk);
  395. if (gahbcfg & GAHBCFG_GLBL_INTR_EN)
  396. return gintsts & gintmsk & gintmsk_common;
  397. else
  398. return 0;
  399. }
  400. /*
  401. * Common interrupt handler
  402. *
  403. * The common interrupts are those that occur in both Host and Device mode.
  404. * This handler handles the following interrupts:
  405. * - Mode Mismatch Interrupt
  406. * - OTG Interrupt
  407. * - Connector ID Status Change Interrupt
  408. * - Disconnect Interrupt
  409. * - Session Request Interrupt
  410. * - Resume / Remote Wakeup Detected Interrupt
  411. * - Suspend Interrupt
  412. */
  413. irqreturn_t dwc2_handle_common_intr(int irq, void *dev)
  414. {
  415. struct dwc2_hsotg *hsotg = dev;
  416. u32 gintsts;
  417. irqreturn_t retval = IRQ_NONE;
  418. if (!dwc2_is_controller_alive(hsotg)) {
  419. dev_warn(hsotg->dev, "Controller is dead\n");
  420. goto out;
  421. }
  422. spin_lock(&hsotg->lock);
  423. gintsts = dwc2_read_common_intr(hsotg);
  424. if (gintsts & ~GINTSTS_PRTINT)
  425. retval = IRQ_HANDLED;
  426. if (gintsts & GINTSTS_MODEMIS)
  427. dwc2_handle_mode_mismatch_intr(hsotg);
  428. if (gintsts & GINTSTS_OTGINT)
  429. dwc2_handle_otg_intr(hsotg);
  430. if (gintsts & GINTSTS_CONIDSTSCHNG)
  431. dwc2_handle_conn_id_status_change_intr(hsotg);
  432. if (gintsts & GINTSTS_DISCONNINT)
  433. dwc2_handle_disconnect_intr(hsotg);
  434. if (gintsts & GINTSTS_SESSREQINT)
  435. dwc2_handle_session_req_intr(hsotg);
  436. if (gintsts & GINTSTS_WKUPINT)
  437. dwc2_handle_wakeup_detected_intr(hsotg);
  438. if (gintsts & GINTSTS_USBSUSP)
  439. dwc2_handle_usb_suspend_intr(hsotg);
  440. if (gintsts & GINTSTS_PRTINT) {
  441. /*
  442. * The port interrupt occurs while in device mode with HPRT0
  443. * Port Enable/Disable
  444. */
  445. if (dwc2_is_device_mode(hsotg)) {
  446. dev_dbg(hsotg->dev,
  447. " --Port interrupt received in Device mode--\n");
  448. dwc2_handle_usb_port_intr(hsotg);
  449. retval = IRQ_HANDLED;
  450. }
  451. }
  452. spin_unlock(&hsotg->lock);
  453. out:
  454. return retval;
  455. }
  456. EXPORT_SYMBOL_GPL(dwc2_handle_common_intr);