amdgpu_gem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. unsigned long max_size;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  57. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  58. * handle vram to system pool migrations.
  59. */
  60. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  61. if (size > max_size) {
  62. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  63. size >> 20, max_size >> 20);
  64. return -ENOMEM;
  65. }
  66. }
  67. retry:
  68. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  69. flags, NULL, NULL, &robj);
  70. if (r) {
  71. if (r != -ERESTARTSYS) {
  72. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  73. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  74. goto retry;
  75. }
  76. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  77. size, initial_domain, alignment, r);
  78. }
  79. return r;
  80. }
  81. *obj = &robj->gem_base;
  82. return 0;
  83. }
  84. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  85. {
  86. struct drm_device *ddev = adev->ddev;
  87. struct drm_file *file;
  88. mutex_lock(&ddev->filelist_mutex);
  89. list_for_each_entry(file, &ddev->filelist, lhead) {
  90. struct drm_gem_object *gobj;
  91. int handle;
  92. WARN_ONCE(1, "Still active user space clients!\n");
  93. spin_lock(&file->table_lock);
  94. idr_for_each_entry(&file->object_idr, gobj, handle) {
  95. WARN_ONCE(1, "And also active allocations!\n");
  96. drm_gem_object_unreference_unlocked(gobj);
  97. }
  98. idr_destroy(&file->object_idr);
  99. spin_unlock(&file->table_lock);
  100. }
  101. mutex_unlock(&ddev->filelist_mutex);
  102. }
  103. /*
  104. * Call from drm_gem_handle_create which appear in both new and open ioctl
  105. * case.
  106. */
  107. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  108. struct drm_file *file_priv)
  109. {
  110. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  111. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  112. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  113. struct amdgpu_vm *vm = &fpriv->vm;
  114. struct amdgpu_bo_va *bo_va;
  115. int r;
  116. r = amdgpu_bo_reserve(abo, false);
  117. if (r)
  118. return r;
  119. bo_va = amdgpu_vm_bo_find(vm, abo);
  120. if (!bo_va) {
  121. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  122. } else {
  123. ++bo_va->ref_count;
  124. }
  125. amdgpu_bo_unreserve(abo);
  126. return 0;
  127. }
  128. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  129. struct drm_file *file_priv)
  130. {
  131. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  132. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  133. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  134. struct amdgpu_vm *vm = &fpriv->vm;
  135. struct amdgpu_bo_list_entry vm_pd;
  136. struct list_head list, duplicates;
  137. struct ttm_validate_buffer tv;
  138. struct ww_acquire_ctx ticket;
  139. struct amdgpu_bo_va *bo_va;
  140. int r;
  141. INIT_LIST_HEAD(&list);
  142. INIT_LIST_HEAD(&duplicates);
  143. tv.bo = &bo->tbo;
  144. tv.shared = true;
  145. list_add(&tv.head, &list);
  146. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  147. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  148. if (r) {
  149. dev_err(adev->dev, "leaking bo va because "
  150. "we fail to reserve bo (%d)\n", r);
  151. return;
  152. }
  153. bo_va = amdgpu_vm_bo_find(vm, bo);
  154. if (bo_va) {
  155. if (--bo_va->ref_count == 0) {
  156. amdgpu_vm_bo_rmv(adev, bo_va);
  157. }
  158. }
  159. ttm_eu_backoff_reservation(&ticket, &list);
  160. }
  161. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  162. {
  163. if (r == -EDEADLK) {
  164. r = amdgpu_gpu_reset(adev);
  165. if (!r)
  166. r = -EAGAIN;
  167. }
  168. return r;
  169. }
  170. /*
  171. * GEM ioctls.
  172. */
  173. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  174. struct drm_file *filp)
  175. {
  176. struct amdgpu_device *adev = dev->dev_private;
  177. union drm_amdgpu_gem_create *args = data;
  178. uint64_t size = args->in.bo_size;
  179. struct drm_gem_object *gobj;
  180. uint32_t handle;
  181. bool kernel = false;
  182. int r;
  183. /* create a gem object to contain this object in */
  184. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  185. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  186. kernel = true;
  187. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  188. size = size << AMDGPU_GDS_SHIFT;
  189. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  190. size = size << AMDGPU_GWS_SHIFT;
  191. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  192. size = size << AMDGPU_OA_SHIFT;
  193. else {
  194. r = -EINVAL;
  195. goto error_unlock;
  196. }
  197. }
  198. size = roundup(size, PAGE_SIZE);
  199. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  200. (u32)(0xffffffff & args->in.domains),
  201. args->in.domain_flags,
  202. kernel, &gobj);
  203. if (r)
  204. goto error_unlock;
  205. r = drm_gem_handle_create(filp, gobj, &handle);
  206. /* drop reference from allocate - handle holds it now */
  207. drm_gem_object_unreference_unlocked(gobj);
  208. if (r)
  209. goto error_unlock;
  210. memset(args, 0, sizeof(*args));
  211. args->out.handle = handle;
  212. return 0;
  213. error_unlock:
  214. r = amdgpu_gem_handle_lockup(adev, r);
  215. return r;
  216. }
  217. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  218. struct drm_file *filp)
  219. {
  220. struct amdgpu_device *adev = dev->dev_private;
  221. struct drm_amdgpu_gem_userptr *args = data;
  222. struct drm_gem_object *gobj;
  223. struct amdgpu_bo *bo;
  224. uint32_t handle;
  225. int r;
  226. if (offset_in_page(args->addr | args->size))
  227. return -EINVAL;
  228. /* reject unknown flag values */
  229. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  230. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  231. AMDGPU_GEM_USERPTR_REGISTER))
  232. return -EINVAL;
  233. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  234. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  235. /* if we want to write to it we must install a MMU notifier */
  236. return -EACCES;
  237. }
  238. /* create a gem object to contain this object in */
  239. r = amdgpu_gem_object_create(adev, args->size, 0,
  240. AMDGPU_GEM_DOMAIN_CPU, 0,
  241. 0, &gobj);
  242. if (r)
  243. goto handle_lockup;
  244. bo = gem_to_amdgpu_bo(gobj);
  245. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  246. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  247. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  248. if (r)
  249. goto release_object;
  250. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  251. r = amdgpu_mn_register(bo, args->addr);
  252. if (r)
  253. goto release_object;
  254. }
  255. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  256. down_read(&current->mm->mmap_sem);
  257. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  258. bo->tbo.ttm->pages);
  259. if (r)
  260. goto unlock_mmap_sem;
  261. r = amdgpu_bo_reserve(bo, true);
  262. if (r)
  263. goto free_pages;
  264. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  265. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  266. amdgpu_bo_unreserve(bo);
  267. if (r)
  268. goto free_pages;
  269. up_read(&current->mm->mmap_sem);
  270. }
  271. r = drm_gem_handle_create(filp, gobj, &handle);
  272. /* drop reference from allocate - handle holds it now */
  273. drm_gem_object_unreference_unlocked(gobj);
  274. if (r)
  275. goto handle_lockup;
  276. args->handle = handle;
  277. return 0;
  278. free_pages:
  279. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  280. unlock_mmap_sem:
  281. up_read(&current->mm->mmap_sem);
  282. release_object:
  283. drm_gem_object_unreference_unlocked(gobj);
  284. handle_lockup:
  285. r = amdgpu_gem_handle_lockup(adev, r);
  286. return r;
  287. }
  288. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  289. struct drm_device *dev,
  290. uint32_t handle, uint64_t *offset_p)
  291. {
  292. struct drm_gem_object *gobj;
  293. struct amdgpu_bo *robj;
  294. gobj = drm_gem_object_lookup(filp, handle);
  295. if (gobj == NULL) {
  296. return -ENOENT;
  297. }
  298. robj = gem_to_amdgpu_bo(gobj);
  299. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  300. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  301. drm_gem_object_unreference_unlocked(gobj);
  302. return -EPERM;
  303. }
  304. *offset_p = amdgpu_bo_mmap_offset(robj);
  305. drm_gem_object_unreference_unlocked(gobj);
  306. return 0;
  307. }
  308. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  309. struct drm_file *filp)
  310. {
  311. union drm_amdgpu_gem_mmap *args = data;
  312. uint32_t handle = args->in.handle;
  313. memset(args, 0, sizeof(*args));
  314. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  315. }
  316. /**
  317. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  318. *
  319. * @timeout_ns: timeout in ns
  320. *
  321. * Calculate the timeout in jiffies from an absolute timeout in ns.
  322. */
  323. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  324. {
  325. unsigned long timeout_jiffies;
  326. ktime_t timeout;
  327. /* clamp timeout if it's to large */
  328. if (((int64_t)timeout_ns) < 0)
  329. return MAX_SCHEDULE_TIMEOUT;
  330. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  331. if (ktime_to_ns(timeout) < 0)
  332. return 0;
  333. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  334. /* clamp timeout to avoid unsigned-> signed overflow */
  335. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  336. return MAX_SCHEDULE_TIMEOUT - 1;
  337. return timeout_jiffies;
  338. }
  339. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  340. struct drm_file *filp)
  341. {
  342. struct amdgpu_device *adev = dev->dev_private;
  343. union drm_amdgpu_gem_wait_idle *args = data;
  344. struct drm_gem_object *gobj;
  345. struct amdgpu_bo *robj;
  346. uint32_t handle = args->in.handle;
  347. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  348. int r = 0;
  349. long ret;
  350. gobj = drm_gem_object_lookup(filp, handle);
  351. if (gobj == NULL) {
  352. return -ENOENT;
  353. }
  354. robj = gem_to_amdgpu_bo(gobj);
  355. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  356. timeout);
  357. /* ret == 0 means not signaled,
  358. * ret > 0 means signaled
  359. * ret < 0 means interrupted before timeout
  360. */
  361. if (ret >= 0) {
  362. memset(args, 0, sizeof(*args));
  363. args->out.status = (ret == 0);
  364. } else
  365. r = ret;
  366. drm_gem_object_unreference_unlocked(gobj);
  367. r = amdgpu_gem_handle_lockup(adev, r);
  368. return r;
  369. }
  370. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  371. struct drm_file *filp)
  372. {
  373. struct drm_amdgpu_gem_metadata *args = data;
  374. struct drm_gem_object *gobj;
  375. struct amdgpu_bo *robj;
  376. int r = -1;
  377. DRM_DEBUG("%d \n", args->handle);
  378. gobj = drm_gem_object_lookup(filp, args->handle);
  379. if (gobj == NULL)
  380. return -ENOENT;
  381. robj = gem_to_amdgpu_bo(gobj);
  382. r = amdgpu_bo_reserve(robj, false);
  383. if (unlikely(r != 0))
  384. goto out;
  385. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  386. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  387. r = amdgpu_bo_get_metadata(robj, args->data.data,
  388. sizeof(args->data.data),
  389. &args->data.data_size_bytes,
  390. &args->data.flags);
  391. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  392. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  393. r = -EINVAL;
  394. goto unreserve;
  395. }
  396. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  397. if (!r)
  398. r = amdgpu_bo_set_metadata(robj, args->data.data,
  399. args->data.data_size_bytes,
  400. args->data.flags);
  401. }
  402. unreserve:
  403. amdgpu_bo_unreserve(robj);
  404. out:
  405. drm_gem_object_unreference_unlocked(gobj);
  406. return r;
  407. }
  408. static int amdgpu_gem_va_check(void *param, struct amdgpu_bo *bo)
  409. {
  410. /* if anything is swapped out don't swap it in here,
  411. just abort and wait for the next CS */
  412. if (!amdgpu_bo_gpu_accessible(bo))
  413. return -ERESTARTSYS;
  414. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  415. return -ERESTARTSYS;
  416. return 0;
  417. }
  418. /**
  419. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  420. *
  421. * @adev: amdgpu_device pointer
  422. * @bo_va: bo_va to update
  423. *
  424. * Update the bo_va directly after setting it's address. Errors are not
  425. * vital here, so they are not reported back to userspace.
  426. */
  427. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  428. struct amdgpu_bo_va *bo_va,
  429. uint32_t operation)
  430. {
  431. struct ttm_validate_buffer tv, *entry;
  432. struct amdgpu_bo_list_entry vm_pd;
  433. struct ww_acquire_ctx ticket;
  434. struct list_head list, duplicates;
  435. int r;
  436. INIT_LIST_HEAD(&list);
  437. INIT_LIST_HEAD(&duplicates);
  438. tv.bo = &bo_va->bo->tbo;
  439. tv.shared = true;
  440. list_add(&tv.head, &list);
  441. amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
  442. /* Provide duplicates to avoid -EALREADY */
  443. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  444. if (r)
  445. goto error_print;
  446. list_for_each_entry(entry, &list, head) {
  447. struct amdgpu_bo *bo =
  448. container_of(entry->bo, struct amdgpu_bo, tbo);
  449. /* if anything is swapped out don't swap it in here,
  450. just abort and wait for the next CS */
  451. if (!amdgpu_bo_gpu_accessible(bo))
  452. goto error_unreserve;
  453. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  454. goto error_unreserve;
  455. }
  456. r = amdgpu_vm_validate_pt_bos(adev, bo_va->vm, amdgpu_gem_va_check,
  457. NULL);
  458. if (r)
  459. goto error_unreserve;
  460. r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
  461. if (r)
  462. goto error_unreserve;
  463. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  464. if (r)
  465. goto error_unreserve;
  466. if (operation == AMDGPU_VA_OP_MAP)
  467. r = amdgpu_vm_bo_update(adev, bo_va, false);
  468. error_unreserve:
  469. ttm_eu_backoff_reservation(&ticket, &list);
  470. error_print:
  471. if (r && r != -ERESTARTSYS)
  472. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  473. }
  474. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  475. struct drm_file *filp)
  476. {
  477. struct drm_amdgpu_gem_va *args = data;
  478. struct drm_gem_object *gobj;
  479. struct amdgpu_device *adev = dev->dev_private;
  480. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  481. struct amdgpu_bo *abo;
  482. struct amdgpu_bo_va *bo_va;
  483. struct amdgpu_bo_list_entry vm_pd;
  484. struct ttm_validate_buffer tv;
  485. struct ww_acquire_ctx ticket;
  486. struct list_head list, duplicates;
  487. uint32_t invalid_flags, va_flags = 0;
  488. int r = 0;
  489. if (!adev->vm_manager.enabled)
  490. return -ENOTTY;
  491. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  492. dev_err(&dev->pdev->dev,
  493. "va_address 0x%lX is in reserved area 0x%X\n",
  494. (unsigned long)args->va_address,
  495. AMDGPU_VA_RESERVED_SIZE);
  496. return -EINVAL;
  497. }
  498. invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
  499. AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
  500. if ((args->flags & invalid_flags)) {
  501. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  502. args->flags, invalid_flags);
  503. return -EINVAL;
  504. }
  505. switch (args->operation) {
  506. case AMDGPU_VA_OP_MAP:
  507. case AMDGPU_VA_OP_UNMAP:
  508. break;
  509. default:
  510. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  511. args->operation);
  512. return -EINVAL;
  513. }
  514. gobj = drm_gem_object_lookup(filp, args->handle);
  515. if (gobj == NULL)
  516. return -ENOENT;
  517. abo = gem_to_amdgpu_bo(gobj);
  518. INIT_LIST_HEAD(&list);
  519. INIT_LIST_HEAD(&duplicates);
  520. tv.bo = &abo->tbo;
  521. tv.shared = true;
  522. list_add(&tv.head, &list);
  523. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  524. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  525. if (r) {
  526. drm_gem_object_unreference_unlocked(gobj);
  527. return r;
  528. }
  529. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  530. if (!bo_va) {
  531. ttm_eu_backoff_reservation(&ticket, &list);
  532. drm_gem_object_unreference_unlocked(gobj);
  533. return -ENOENT;
  534. }
  535. switch (args->operation) {
  536. case AMDGPU_VA_OP_MAP:
  537. if (args->flags & AMDGPU_VM_PAGE_READABLE)
  538. va_flags |= AMDGPU_PTE_READABLE;
  539. if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
  540. va_flags |= AMDGPU_PTE_WRITEABLE;
  541. if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
  542. va_flags |= AMDGPU_PTE_EXECUTABLE;
  543. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  544. args->offset_in_bo, args->map_size,
  545. va_flags);
  546. break;
  547. case AMDGPU_VA_OP_UNMAP:
  548. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  549. break;
  550. default:
  551. break;
  552. }
  553. ttm_eu_backoff_reservation(&ticket, &list);
  554. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) &&
  555. !amdgpu_vm_debug)
  556. amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
  557. drm_gem_object_unreference_unlocked(gobj);
  558. return r;
  559. }
  560. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  561. struct drm_file *filp)
  562. {
  563. struct drm_amdgpu_gem_op *args = data;
  564. struct drm_gem_object *gobj;
  565. struct amdgpu_bo *robj;
  566. int r;
  567. gobj = drm_gem_object_lookup(filp, args->handle);
  568. if (gobj == NULL) {
  569. return -ENOENT;
  570. }
  571. robj = gem_to_amdgpu_bo(gobj);
  572. r = amdgpu_bo_reserve(robj, false);
  573. if (unlikely(r))
  574. goto out;
  575. switch (args->op) {
  576. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  577. struct drm_amdgpu_gem_create_in info;
  578. void __user *out = (void __user *)(long)args->value;
  579. info.bo_size = robj->gem_base.size;
  580. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  581. info.domains = robj->prefered_domains;
  582. info.domain_flags = robj->flags;
  583. amdgpu_bo_unreserve(robj);
  584. if (copy_to_user(out, &info, sizeof(info)))
  585. r = -EFAULT;
  586. break;
  587. }
  588. case AMDGPU_GEM_OP_SET_PLACEMENT:
  589. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  590. r = -EPERM;
  591. amdgpu_bo_unreserve(robj);
  592. break;
  593. }
  594. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  595. AMDGPU_GEM_DOMAIN_GTT |
  596. AMDGPU_GEM_DOMAIN_CPU);
  597. robj->allowed_domains = robj->prefered_domains;
  598. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  599. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  600. amdgpu_bo_unreserve(robj);
  601. break;
  602. default:
  603. amdgpu_bo_unreserve(robj);
  604. r = -EINVAL;
  605. }
  606. out:
  607. drm_gem_object_unreference_unlocked(gobj);
  608. return r;
  609. }
  610. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  611. struct drm_device *dev,
  612. struct drm_mode_create_dumb *args)
  613. {
  614. struct amdgpu_device *adev = dev->dev_private;
  615. struct drm_gem_object *gobj;
  616. uint32_t handle;
  617. int r;
  618. args->pitch = amdgpu_align_pitch(adev, args->width,
  619. DIV_ROUND_UP(args->bpp, 8), 0);
  620. args->size = (u64)args->pitch * args->height;
  621. args->size = ALIGN(args->size, PAGE_SIZE);
  622. r = amdgpu_gem_object_create(adev, args->size, 0,
  623. AMDGPU_GEM_DOMAIN_VRAM,
  624. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  625. ttm_bo_type_device,
  626. &gobj);
  627. if (r)
  628. return -ENOMEM;
  629. r = drm_gem_handle_create(file_priv, gobj, &handle);
  630. /* drop reference from allocate - handle holds it now */
  631. drm_gem_object_unreference_unlocked(gobj);
  632. if (r) {
  633. return r;
  634. }
  635. args->handle = handle;
  636. return 0;
  637. }
  638. #if defined(CONFIG_DEBUG_FS)
  639. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  640. {
  641. struct drm_gem_object *gobj = ptr;
  642. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  643. struct seq_file *m = data;
  644. unsigned domain;
  645. const char *placement;
  646. unsigned pin_count;
  647. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  648. switch (domain) {
  649. case AMDGPU_GEM_DOMAIN_VRAM:
  650. placement = "VRAM";
  651. break;
  652. case AMDGPU_GEM_DOMAIN_GTT:
  653. placement = " GTT";
  654. break;
  655. case AMDGPU_GEM_DOMAIN_CPU:
  656. default:
  657. placement = " CPU";
  658. break;
  659. }
  660. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  661. id, amdgpu_bo_size(bo), placement,
  662. amdgpu_bo_gpu_offset(bo));
  663. pin_count = ACCESS_ONCE(bo->pin_count);
  664. if (pin_count)
  665. seq_printf(m, " pin count %d", pin_count);
  666. seq_printf(m, "\n");
  667. return 0;
  668. }
  669. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  670. {
  671. struct drm_info_node *node = (struct drm_info_node *)m->private;
  672. struct drm_device *dev = node->minor->dev;
  673. struct drm_file *file;
  674. int r;
  675. r = mutex_lock_interruptible(&dev->filelist_mutex);
  676. if (r)
  677. return r;
  678. list_for_each_entry(file, &dev->filelist, lhead) {
  679. struct task_struct *task;
  680. /*
  681. * Although we have a valid reference on file->pid, that does
  682. * not guarantee that the task_struct who called get_pid() is
  683. * still alive (e.g. get_pid(current) => fork() => exit()).
  684. * Therefore, we need to protect this ->comm access using RCU.
  685. */
  686. rcu_read_lock();
  687. task = pid_task(file->pid, PIDTYPE_PID);
  688. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  689. task ? task->comm : "<unknown>");
  690. rcu_read_unlock();
  691. spin_lock(&file->table_lock);
  692. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  693. spin_unlock(&file->table_lock);
  694. }
  695. mutex_unlock(&dev->filelist_mutex);
  696. return 0;
  697. }
  698. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  699. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  700. };
  701. #endif
  702. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  703. {
  704. #if defined(CONFIG_DEBUG_FS)
  705. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  706. #endif
  707. return 0;
  708. }