gfx_v8_0.c 221 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00006208,
  249. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  250. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  251. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  252. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  253. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  254. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  255. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  256. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  257. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  258. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  259. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  260. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  261. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  262. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  263. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  264. };
  265. static const u32 polaris11_golden_common_all[] =
  266. {
  267. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  268. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  269. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  270. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  273. };
  274. static const u32 golden_settings_polaris10_a11[] =
  275. {
  276. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  277. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  278. mmCB_HW_CONTROL_2, 0, 0x0f000000,
  279. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  280. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  281. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  282. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  283. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  284. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  285. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  286. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  287. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  288. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  289. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  290. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  291. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  292. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  293. };
  294. static const u32 polaris10_golden_common_all[] =
  295. {
  296. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  297. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  298. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  299. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  300. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  301. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  304. };
  305. static const u32 fiji_golden_common_all[] =
  306. {
  307. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  308. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  309. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  310. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  311. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  315. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  316. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  317. };
  318. static const u32 golden_settings_fiji_a10[] =
  319. {
  320. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  321. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  322. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  323. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  324. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  325. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  326. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  327. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  328. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  329. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  330. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  331. };
  332. static const u32 fiji_mgcg_cgcg_init[] =
  333. {
  334. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  335. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  336. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  341. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  343. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  345. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  356. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  359. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  360. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  361. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  364. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  365. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  366. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  367. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  368. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  369. };
  370. static const u32 golden_settings_iceland_a11[] =
  371. {
  372. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  373. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  374. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  375. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  376. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  377. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  378. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  379. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  380. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  381. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  382. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  383. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  384. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  385. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  386. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  387. };
  388. static const u32 iceland_golden_common_all[] =
  389. {
  390. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  391. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  392. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  393. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  394. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  395. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  396. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  397. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  398. };
  399. static const u32 iceland_mgcg_cgcg_init[] =
  400. {
  401. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  402. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  403. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  406. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  407. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  410. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  423. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  424. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  426. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  427. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  429. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  431. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  432. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  433. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  434. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  435. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  436. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  437. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  438. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  439. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  440. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  441. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  442. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  445. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  455. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  463. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  464. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  465. };
  466. static const u32 cz_golden_settings_a11[] =
  467. {
  468. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  469. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  470. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  471. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  472. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  473. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  474. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  475. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  476. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  477. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  478. };
  479. static const u32 cz_golden_common_all[] =
  480. {
  481. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  482. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  483. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  484. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  485. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  486. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  487. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  488. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  489. };
  490. static const u32 cz_mgcg_cgcg_init[] =
  491. {
  492. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  496. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  497. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  498. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  501. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  503. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  505. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  510. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  511. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  512. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  514. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  515. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  517. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  518. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  519. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  520. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  521. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  522. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  523. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  524. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  525. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  526. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  527. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  528. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  529. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  530. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  531. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  532. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  533. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  534. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  535. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  536. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  537. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  538. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  539. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  540. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  541. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  542. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  543. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  544. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  545. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  546. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  547. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  548. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  549. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  550. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  551. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  552. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  553. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  554. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  555. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  556. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  557. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  558. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  559. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  560. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  561. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  562. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  563. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  564. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  565. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  566. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  567. };
  568. static const u32 stoney_golden_settings_a11[] =
  569. {
  570. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  571. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  572. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  573. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  574. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  575. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  576. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  577. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  578. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  579. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  580. };
  581. static const u32 stoney_golden_common_all[] =
  582. {
  583. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  584. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  585. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  586. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  587. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  588. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  589. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  590. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  591. };
  592. static const u32 stoney_mgcg_cgcg_init[] =
  593. {
  594. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  595. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  596. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  597. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  598. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  599. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  600. };
  601. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  602. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  603. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  604. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  605. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  606. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  607. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  608. {
  609. switch (adev->asic_type) {
  610. case CHIP_TOPAZ:
  611. amdgpu_program_register_sequence(adev,
  612. iceland_mgcg_cgcg_init,
  613. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  614. amdgpu_program_register_sequence(adev,
  615. golden_settings_iceland_a11,
  616. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  617. amdgpu_program_register_sequence(adev,
  618. iceland_golden_common_all,
  619. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  620. break;
  621. case CHIP_FIJI:
  622. amdgpu_program_register_sequence(adev,
  623. fiji_mgcg_cgcg_init,
  624. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  625. amdgpu_program_register_sequence(adev,
  626. golden_settings_fiji_a10,
  627. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  628. amdgpu_program_register_sequence(adev,
  629. fiji_golden_common_all,
  630. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  631. break;
  632. case CHIP_TONGA:
  633. amdgpu_program_register_sequence(adev,
  634. tonga_mgcg_cgcg_init,
  635. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  636. amdgpu_program_register_sequence(adev,
  637. golden_settings_tonga_a11,
  638. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  639. amdgpu_program_register_sequence(adev,
  640. tonga_golden_common_all,
  641. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  642. break;
  643. case CHIP_POLARIS11:
  644. amdgpu_program_register_sequence(adev,
  645. golden_settings_polaris11_a11,
  646. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  647. amdgpu_program_register_sequence(adev,
  648. polaris11_golden_common_all,
  649. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  650. break;
  651. case CHIP_POLARIS10:
  652. amdgpu_program_register_sequence(adev,
  653. golden_settings_polaris10_a11,
  654. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  655. amdgpu_program_register_sequence(adev,
  656. polaris10_golden_common_all,
  657. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  658. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  659. if (adev->pdev->revision == 0xc7) {
  660. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  661. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  662. }
  663. break;
  664. case CHIP_CARRIZO:
  665. amdgpu_program_register_sequence(adev,
  666. cz_mgcg_cgcg_init,
  667. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  668. amdgpu_program_register_sequence(adev,
  669. cz_golden_settings_a11,
  670. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  671. amdgpu_program_register_sequence(adev,
  672. cz_golden_common_all,
  673. (const u32)ARRAY_SIZE(cz_golden_common_all));
  674. break;
  675. case CHIP_STONEY:
  676. amdgpu_program_register_sequence(adev,
  677. stoney_mgcg_cgcg_init,
  678. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  679. amdgpu_program_register_sequence(adev,
  680. stoney_golden_settings_a11,
  681. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  682. amdgpu_program_register_sequence(adev,
  683. stoney_golden_common_all,
  684. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  685. break;
  686. default:
  687. break;
  688. }
  689. }
  690. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  691. {
  692. int i;
  693. adev->gfx.scratch.num_reg = 7;
  694. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  695. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  696. adev->gfx.scratch.free[i] = true;
  697. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  698. }
  699. }
  700. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  701. {
  702. struct amdgpu_device *adev = ring->adev;
  703. uint32_t scratch;
  704. uint32_t tmp = 0;
  705. unsigned i;
  706. int r;
  707. r = amdgpu_gfx_scratch_get(adev, &scratch);
  708. if (r) {
  709. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  710. return r;
  711. }
  712. WREG32(scratch, 0xCAFEDEAD);
  713. r = amdgpu_ring_alloc(ring, 3);
  714. if (r) {
  715. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  716. ring->idx, r);
  717. amdgpu_gfx_scratch_free(adev, scratch);
  718. return r;
  719. }
  720. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  721. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  722. amdgpu_ring_write(ring, 0xDEADBEEF);
  723. amdgpu_ring_commit(ring);
  724. for (i = 0; i < adev->usec_timeout; i++) {
  725. tmp = RREG32(scratch);
  726. if (tmp == 0xDEADBEEF)
  727. break;
  728. DRM_UDELAY(1);
  729. }
  730. if (i < adev->usec_timeout) {
  731. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  732. ring->idx, i);
  733. } else {
  734. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  735. ring->idx, scratch, tmp);
  736. r = -EINVAL;
  737. }
  738. amdgpu_gfx_scratch_free(adev, scratch);
  739. return r;
  740. }
  741. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  742. {
  743. struct amdgpu_device *adev = ring->adev;
  744. struct amdgpu_ib ib;
  745. struct fence *f = NULL;
  746. uint32_t scratch;
  747. uint32_t tmp = 0;
  748. long r;
  749. r = amdgpu_gfx_scratch_get(adev, &scratch);
  750. if (r) {
  751. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  752. return r;
  753. }
  754. WREG32(scratch, 0xCAFEDEAD);
  755. memset(&ib, 0, sizeof(ib));
  756. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  757. if (r) {
  758. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  759. goto err1;
  760. }
  761. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  762. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  763. ib.ptr[2] = 0xDEADBEEF;
  764. ib.length_dw = 3;
  765. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  766. if (r)
  767. goto err2;
  768. r = fence_wait_timeout(f, false, timeout);
  769. if (r == 0) {
  770. DRM_ERROR("amdgpu: IB test timed out.\n");
  771. r = -ETIMEDOUT;
  772. goto err2;
  773. } else if (r < 0) {
  774. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  775. goto err2;
  776. }
  777. tmp = RREG32(scratch);
  778. if (tmp == 0xDEADBEEF) {
  779. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  780. r = 0;
  781. } else {
  782. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  783. scratch, tmp);
  784. r = -EINVAL;
  785. }
  786. err2:
  787. amdgpu_ib_free(adev, &ib, NULL);
  788. fence_put(f);
  789. err1:
  790. amdgpu_gfx_scratch_free(adev, scratch);
  791. return r;
  792. }
  793. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  794. release_firmware(adev->gfx.pfp_fw);
  795. adev->gfx.pfp_fw = NULL;
  796. release_firmware(adev->gfx.me_fw);
  797. adev->gfx.me_fw = NULL;
  798. release_firmware(adev->gfx.ce_fw);
  799. adev->gfx.ce_fw = NULL;
  800. release_firmware(adev->gfx.rlc_fw);
  801. adev->gfx.rlc_fw = NULL;
  802. release_firmware(adev->gfx.mec_fw);
  803. adev->gfx.mec_fw = NULL;
  804. if ((adev->asic_type != CHIP_STONEY) &&
  805. (adev->asic_type != CHIP_TOPAZ))
  806. release_firmware(adev->gfx.mec2_fw);
  807. adev->gfx.mec2_fw = NULL;
  808. kfree(adev->gfx.rlc.register_list_format);
  809. }
  810. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  811. {
  812. const char *chip_name;
  813. char fw_name[30];
  814. int err;
  815. struct amdgpu_firmware_info *info = NULL;
  816. const struct common_firmware_header *header = NULL;
  817. const struct gfx_firmware_header_v1_0 *cp_hdr;
  818. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  819. unsigned int *tmp = NULL, i;
  820. DRM_DEBUG("\n");
  821. switch (adev->asic_type) {
  822. case CHIP_TOPAZ:
  823. chip_name = "topaz";
  824. break;
  825. case CHIP_TONGA:
  826. chip_name = "tonga";
  827. break;
  828. case CHIP_CARRIZO:
  829. chip_name = "carrizo";
  830. break;
  831. case CHIP_FIJI:
  832. chip_name = "fiji";
  833. break;
  834. case CHIP_POLARIS11:
  835. chip_name = "polaris11";
  836. break;
  837. case CHIP_POLARIS10:
  838. chip_name = "polaris10";
  839. break;
  840. case CHIP_STONEY:
  841. chip_name = "stoney";
  842. break;
  843. default:
  844. BUG();
  845. }
  846. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  847. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  848. if (err)
  849. goto out;
  850. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  851. if (err)
  852. goto out;
  853. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  854. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  855. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  856. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  857. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  858. if (err)
  859. goto out;
  860. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  861. if (err)
  862. goto out;
  863. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  864. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  865. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  866. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  867. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  868. if (err)
  869. goto out;
  870. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  871. if (err)
  872. goto out;
  873. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  874. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  875. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  876. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  877. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  878. if (err)
  879. goto out;
  880. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  881. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  882. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  883. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  884. adev->gfx.rlc.save_and_restore_offset =
  885. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  886. adev->gfx.rlc.clear_state_descriptor_offset =
  887. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  888. adev->gfx.rlc.avail_scratch_ram_locations =
  889. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  890. adev->gfx.rlc.reg_restore_list_size =
  891. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  892. adev->gfx.rlc.reg_list_format_start =
  893. le32_to_cpu(rlc_hdr->reg_list_format_start);
  894. adev->gfx.rlc.reg_list_format_separate_start =
  895. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  896. adev->gfx.rlc.starting_offsets_start =
  897. le32_to_cpu(rlc_hdr->starting_offsets_start);
  898. adev->gfx.rlc.reg_list_format_size_bytes =
  899. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  900. adev->gfx.rlc.reg_list_size_bytes =
  901. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  902. adev->gfx.rlc.register_list_format =
  903. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  904. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  905. if (!adev->gfx.rlc.register_list_format) {
  906. err = -ENOMEM;
  907. goto out;
  908. }
  909. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  910. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  911. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  912. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  913. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  914. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  915. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  916. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  917. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  918. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  919. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  920. if (err)
  921. goto out;
  922. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  923. if (err)
  924. goto out;
  925. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  926. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  927. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  928. if ((adev->asic_type != CHIP_STONEY) &&
  929. (adev->asic_type != CHIP_TOPAZ)) {
  930. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  931. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  932. if (!err) {
  933. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  934. if (err)
  935. goto out;
  936. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  937. adev->gfx.mec2_fw->data;
  938. adev->gfx.mec2_fw_version =
  939. le32_to_cpu(cp_hdr->header.ucode_version);
  940. adev->gfx.mec2_feature_version =
  941. le32_to_cpu(cp_hdr->ucode_feature_version);
  942. } else {
  943. err = 0;
  944. adev->gfx.mec2_fw = NULL;
  945. }
  946. }
  947. if (adev->firmware.smu_load) {
  948. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  949. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  950. info->fw = adev->gfx.pfp_fw;
  951. header = (const struct common_firmware_header *)info->fw->data;
  952. adev->firmware.fw_size +=
  953. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  954. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  955. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  956. info->fw = adev->gfx.me_fw;
  957. header = (const struct common_firmware_header *)info->fw->data;
  958. adev->firmware.fw_size +=
  959. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  960. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  961. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  962. info->fw = adev->gfx.ce_fw;
  963. header = (const struct common_firmware_header *)info->fw->data;
  964. adev->firmware.fw_size +=
  965. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  966. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  967. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  968. info->fw = adev->gfx.rlc_fw;
  969. header = (const struct common_firmware_header *)info->fw->data;
  970. adev->firmware.fw_size +=
  971. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  972. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  973. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  974. info->fw = adev->gfx.mec_fw;
  975. header = (const struct common_firmware_header *)info->fw->data;
  976. adev->firmware.fw_size +=
  977. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  978. if (adev->gfx.mec2_fw) {
  979. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  980. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  981. info->fw = adev->gfx.mec2_fw;
  982. header = (const struct common_firmware_header *)info->fw->data;
  983. adev->firmware.fw_size +=
  984. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  985. }
  986. }
  987. out:
  988. if (err) {
  989. dev_err(adev->dev,
  990. "gfx8: Failed to load firmware \"%s\"\n",
  991. fw_name);
  992. release_firmware(adev->gfx.pfp_fw);
  993. adev->gfx.pfp_fw = NULL;
  994. release_firmware(adev->gfx.me_fw);
  995. adev->gfx.me_fw = NULL;
  996. release_firmware(adev->gfx.ce_fw);
  997. adev->gfx.ce_fw = NULL;
  998. release_firmware(adev->gfx.rlc_fw);
  999. adev->gfx.rlc_fw = NULL;
  1000. release_firmware(adev->gfx.mec_fw);
  1001. adev->gfx.mec_fw = NULL;
  1002. release_firmware(adev->gfx.mec2_fw);
  1003. adev->gfx.mec2_fw = NULL;
  1004. }
  1005. return err;
  1006. }
  1007. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1008. volatile u32 *buffer)
  1009. {
  1010. u32 count = 0, i;
  1011. const struct cs_section_def *sect = NULL;
  1012. const struct cs_extent_def *ext = NULL;
  1013. if (adev->gfx.rlc.cs_data == NULL)
  1014. return;
  1015. if (buffer == NULL)
  1016. return;
  1017. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1018. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1019. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1020. buffer[count++] = cpu_to_le32(0x80000000);
  1021. buffer[count++] = cpu_to_le32(0x80000000);
  1022. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1023. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1024. if (sect->id == SECT_CONTEXT) {
  1025. buffer[count++] =
  1026. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1027. buffer[count++] = cpu_to_le32(ext->reg_index -
  1028. PACKET3_SET_CONTEXT_REG_START);
  1029. for (i = 0; i < ext->reg_count; i++)
  1030. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1031. } else {
  1032. return;
  1033. }
  1034. }
  1035. }
  1036. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1037. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1038. PACKET3_SET_CONTEXT_REG_START);
  1039. switch (adev->asic_type) {
  1040. case CHIP_TONGA:
  1041. case CHIP_POLARIS10:
  1042. buffer[count++] = cpu_to_le32(0x16000012);
  1043. buffer[count++] = cpu_to_le32(0x0000002A);
  1044. break;
  1045. case CHIP_POLARIS11:
  1046. buffer[count++] = cpu_to_le32(0x16000012);
  1047. buffer[count++] = cpu_to_le32(0x00000000);
  1048. break;
  1049. case CHIP_FIJI:
  1050. buffer[count++] = cpu_to_le32(0x3a00161a);
  1051. buffer[count++] = cpu_to_le32(0x0000002e);
  1052. break;
  1053. case CHIP_TOPAZ:
  1054. case CHIP_CARRIZO:
  1055. buffer[count++] = cpu_to_le32(0x00000002);
  1056. buffer[count++] = cpu_to_le32(0x00000000);
  1057. break;
  1058. case CHIP_STONEY:
  1059. buffer[count++] = cpu_to_le32(0x00000000);
  1060. buffer[count++] = cpu_to_le32(0x00000000);
  1061. break;
  1062. default:
  1063. buffer[count++] = cpu_to_le32(0x00000000);
  1064. buffer[count++] = cpu_to_le32(0x00000000);
  1065. break;
  1066. }
  1067. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1068. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1069. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1070. buffer[count++] = cpu_to_le32(0);
  1071. }
  1072. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1073. {
  1074. const __le32 *fw_data;
  1075. volatile u32 *dst_ptr;
  1076. int me, i, max_me = 4;
  1077. u32 bo_offset = 0;
  1078. u32 table_offset, table_size;
  1079. if (adev->asic_type == CHIP_CARRIZO)
  1080. max_me = 5;
  1081. /* write the cp table buffer */
  1082. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1083. for (me = 0; me < max_me; me++) {
  1084. if (me == 0) {
  1085. const struct gfx_firmware_header_v1_0 *hdr =
  1086. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1087. fw_data = (const __le32 *)
  1088. (adev->gfx.ce_fw->data +
  1089. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1090. table_offset = le32_to_cpu(hdr->jt_offset);
  1091. table_size = le32_to_cpu(hdr->jt_size);
  1092. } else if (me == 1) {
  1093. const struct gfx_firmware_header_v1_0 *hdr =
  1094. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1095. fw_data = (const __le32 *)
  1096. (adev->gfx.pfp_fw->data +
  1097. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1098. table_offset = le32_to_cpu(hdr->jt_offset);
  1099. table_size = le32_to_cpu(hdr->jt_size);
  1100. } else if (me == 2) {
  1101. const struct gfx_firmware_header_v1_0 *hdr =
  1102. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1103. fw_data = (const __le32 *)
  1104. (adev->gfx.me_fw->data +
  1105. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1106. table_offset = le32_to_cpu(hdr->jt_offset);
  1107. table_size = le32_to_cpu(hdr->jt_size);
  1108. } else if (me == 3) {
  1109. const struct gfx_firmware_header_v1_0 *hdr =
  1110. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1111. fw_data = (const __le32 *)
  1112. (adev->gfx.mec_fw->data +
  1113. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1114. table_offset = le32_to_cpu(hdr->jt_offset);
  1115. table_size = le32_to_cpu(hdr->jt_size);
  1116. } else if (me == 4) {
  1117. const struct gfx_firmware_header_v1_0 *hdr =
  1118. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1119. fw_data = (const __le32 *)
  1120. (adev->gfx.mec2_fw->data +
  1121. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1122. table_offset = le32_to_cpu(hdr->jt_offset);
  1123. table_size = le32_to_cpu(hdr->jt_size);
  1124. }
  1125. for (i = 0; i < table_size; i ++) {
  1126. dst_ptr[bo_offset + i] =
  1127. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1128. }
  1129. bo_offset += table_size;
  1130. }
  1131. }
  1132. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1133. {
  1134. int r;
  1135. /* clear state block */
  1136. if (adev->gfx.rlc.clear_state_obj) {
  1137. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1138. if (unlikely(r != 0))
  1139. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1140. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1141. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1142. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1143. adev->gfx.rlc.clear_state_obj = NULL;
  1144. }
  1145. /* jump table block */
  1146. if (adev->gfx.rlc.cp_table_obj) {
  1147. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1148. if (unlikely(r != 0))
  1149. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1150. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1151. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1152. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1153. adev->gfx.rlc.cp_table_obj = NULL;
  1154. }
  1155. }
  1156. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1157. {
  1158. volatile u32 *dst_ptr;
  1159. u32 dws;
  1160. const struct cs_section_def *cs_data;
  1161. int r;
  1162. adev->gfx.rlc.cs_data = vi_cs_data;
  1163. cs_data = adev->gfx.rlc.cs_data;
  1164. if (cs_data) {
  1165. /* clear state block */
  1166. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1167. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1168. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1169. AMDGPU_GEM_DOMAIN_VRAM,
  1170. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1171. NULL, NULL,
  1172. &adev->gfx.rlc.clear_state_obj);
  1173. if (r) {
  1174. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1175. gfx_v8_0_rlc_fini(adev);
  1176. return r;
  1177. }
  1178. }
  1179. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1180. if (unlikely(r != 0)) {
  1181. gfx_v8_0_rlc_fini(adev);
  1182. return r;
  1183. }
  1184. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1185. &adev->gfx.rlc.clear_state_gpu_addr);
  1186. if (r) {
  1187. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1188. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1189. gfx_v8_0_rlc_fini(adev);
  1190. return r;
  1191. }
  1192. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1193. if (r) {
  1194. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1195. gfx_v8_0_rlc_fini(adev);
  1196. return r;
  1197. }
  1198. /* set up the cs buffer */
  1199. dst_ptr = adev->gfx.rlc.cs_ptr;
  1200. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1201. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1202. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1203. }
  1204. if ((adev->asic_type == CHIP_CARRIZO) ||
  1205. (adev->asic_type == CHIP_STONEY)) {
  1206. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1207. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1208. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1209. AMDGPU_GEM_DOMAIN_VRAM,
  1210. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1211. NULL, NULL,
  1212. &adev->gfx.rlc.cp_table_obj);
  1213. if (r) {
  1214. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1215. return r;
  1216. }
  1217. }
  1218. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1219. if (unlikely(r != 0)) {
  1220. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1221. return r;
  1222. }
  1223. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1224. &adev->gfx.rlc.cp_table_gpu_addr);
  1225. if (r) {
  1226. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1227. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  1228. return r;
  1229. }
  1230. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1231. if (r) {
  1232. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1233. return r;
  1234. }
  1235. cz_init_cp_jump_table(adev);
  1236. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1237. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1238. }
  1239. return 0;
  1240. }
  1241. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1242. {
  1243. int r;
  1244. if (adev->gfx.mec.hpd_eop_obj) {
  1245. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1246. if (unlikely(r != 0))
  1247. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1248. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1249. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1250. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1251. adev->gfx.mec.hpd_eop_obj = NULL;
  1252. }
  1253. }
  1254. #define MEC_HPD_SIZE 2048
  1255. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1256. {
  1257. int r;
  1258. u32 *hpd;
  1259. /*
  1260. * we assign only 1 pipe because all other pipes will
  1261. * be handled by KFD
  1262. */
  1263. adev->gfx.mec.num_mec = 1;
  1264. adev->gfx.mec.num_pipe = 1;
  1265. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1266. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1267. r = amdgpu_bo_create(adev,
  1268. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1269. PAGE_SIZE, true,
  1270. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1271. &adev->gfx.mec.hpd_eop_obj);
  1272. if (r) {
  1273. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1274. return r;
  1275. }
  1276. }
  1277. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1278. if (unlikely(r != 0)) {
  1279. gfx_v8_0_mec_fini(adev);
  1280. return r;
  1281. }
  1282. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1283. &adev->gfx.mec.hpd_eop_gpu_addr);
  1284. if (r) {
  1285. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1286. gfx_v8_0_mec_fini(adev);
  1287. return r;
  1288. }
  1289. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1290. if (r) {
  1291. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1292. gfx_v8_0_mec_fini(adev);
  1293. return r;
  1294. }
  1295. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1296. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1297. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1298. return 0;
  1299. }
  1300. static const u32 vgpr_init_compute_shader[] =
  1301. {
  1302. 0x7e000209, 0x7e020208,
  1303. 0x7e040207, 0x7e060206,
  1304. 0x7e080205, 0x7e0a0204,
  1305. 0x7e0c0203, 0x7e0e0202,
  1306. 0x7e100201, 0x7e120200,
  1307. 0x7e140209, 0x7e160208,
  1308. 0x7e180207, 0x7e1a0206,
  1309. 0x7e1c0205, 0x7e1e0204,
  1310. 0x7e200203, 0x7e220202,
  1311. 0x7e240201, 0x7e260200,
  1312. 0x7e280209, 0x7e2a0208,
  1313. 0x7e2c0207, 0x7e2e0206,
  1314. 0x7e300205, 0x7e320204,
  1315. 0x7e340203, 0x7e360202,
  1316. 0x7e380201, 0x7e3a0200,
  1317. 0x7e3c0209, 0x7e3e0208,
  1318. 0x7e400207, 0x7e420206,
  1319. 0x7e440205, 0x7e460204,
  1320. 0x7e480203, 0x7e4a0202,
  1321. 0x7e4c0201, 0x7e4e0200,
  1322. 0x7e500209, 0x7e520208,
  1323. 0x7e540207, 0x7e560206,
  1324. 0x7e580205, 0x7e5a0204,
  1325. 0x7e5c0203, 0x7e5e0202,
  1326. 0x7e600201, 0x7e620200,
  1327. 0x7e640209, 0x7e660208,
  1328. 0x7e680207, 0x7e6a0206,
  1329. 0x7e6c0205, 0x7e6e0204,
  1330. 0x7e700203, 0x7e720202,
  1331. 0x7e740201, 0x7e760200,
  1332. 0x7e780209, 0x7e7a0208,
  1333. 0x7e7c0207, 0x7e7e0206,
  1334. 0xbf8a0000, 0xbf810000,
  1335. };
  1336. static const u32 sgpr_init_compute_shader[] =
  1337. {
  1338. 0xbe8a0100, 0xbe8c0102,
  1339. 0xbe8e0104, 0xbe900106,
  1340. 0xbe920108, 0xbe940100,
  1341. 0xbe960102, 0xbe980104,
  1342. 0xbe9a0106, 0xbe9c0108,
  1343. 0xbe9e0100, 0xbea00102,
  1344. 0xbea20104, 0xbea40106,
  1345. 0xbea60108, 0xbea80100,
  1346. 0xbeaa0102, 0xbeac0104,
  1347. 0xbeae0106, 0xbeb00108,
  1348. 0xbeb20100, 0xbeb40102,
  1349. 0xbeb60104, 0xbeb80106,
  1350. 0xbeba0108, 0xbebc0100,
  1351. 0xbebe0102, 0xbec00104,
  1352. 0xbec20106, 0xbec40108,
  1353. 0xbec60100, 0xbec80102,
  1354. 0xbee60004, 0xbee70005,
  1355. 0xbeea0006, 0xbeeb0007,
  1356. 0xbee80008, 0xbee90009,
  1357. 0xbefc0000, 0xbf8a0000,
  1358. 0xbf810000, 0x00000000,
  1359. };
  1360. static const u32 vgpr_init_regs[] =
  1361. {
  1362. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1363. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1364. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1365. mmCOMPUTE_NUM_THREAD_Y, 1,
  1366. mmCOMPUTE_NUM_THREAD_Z, 1,
  1367. mmCOMPUTE_PGM_RSRC2, 20,
  1368. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1369. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1370. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1371. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1372. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1373. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1374. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1375. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1376. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1377. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1378. };
  1379. static const u32 sgpr1_init_regs[] =
  1380. {
  1381. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1382. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1383. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1384. mmCOMPUTE_NUM_THREAD_Y, 1,
  1385. mmCOMPUTE_NUM_THREAD_Z, 1,
  1386. mmCOMPUTE_PGM_RSRC2, 20,
  1387. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1388. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1389. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1390. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1391. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1392. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1393. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1394. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1395. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1396. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1397. };
  1398. static const u32 sgpr2_init_regs[] =
  1399. {
  1400. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1401. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1402. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1403. mmCOMPUTE_NUM_THREAD_Y, 1,
  1404. mmCOMPUTE_NUM_THREAD_Z, 1,
  1405. mmCOMPUTE_PGM_RSRC2, 20,
  1406. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1407. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1408. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1409. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1410. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1411. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1412. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1413. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1414. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1415. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1416. };
  1417. static const u32 sec_ded_counter_registers[] =
  1418. {
  1419. mmCPC_EDC_ATC_CNT,
  1420. mmCPC_EDC_SCRATCH_CNT,
  1421. mmCPC_EDC_UCODE_CNT,
  1422. mmCPF_EDC_ATC_CNT,
  1423. mmCPF_EDC_ROQ_CNT,
  1424. mmCPF_EDC_TAG_CNT,
  1425. mmCPG_EDC_ATC_CNT,
  1426. mmCPG_EDC_DMA_CNT,
  1427. mmCPG_EDC_TAG_CNT,
  1428. mmDC_EDC_CSINVOC_CNT,
  1429. mmDC_EDC_RESTORE_CNT,
  1430. mmDC_EDC_STATE_CNT,
  1431. mmGDS_EDC_CNT,
  1432. mmGDS_EDC_GRBM_CNT,
  1433. mmGDS_EDC_OA_DED,
  1434. mmSPI_EDC_CNT,
  1435. mmSQC_ATC_EDC_GATCL1_CNT,
  1436. mmSQC_EDC_CNT,
  1437. mmSQ_EDC_DED_CNT,
  1438. mmSQ_EDC_INFO,
  1439. mmSQ_EDC_SEC_CNT,
  1440. mmTCC_EDC_CNT,
  1441. mmTCP_ATC_EDC_GATCL1_CNT,
  1442. mmTCP_EDC_CNT,
  1443. mmTD_EDC_CNT
  1444. };
  1445. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1446. {
  1447. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1448. struct amdgpu_ib ib;
  1449. struct fence *f = NULL;
  1450. int r, i;
  1451. u32 tmp;
  1452. unsigned total_size, vgpr_offset, sgpr_offset;
  1453. u64 gpu_addr;
  1454. /* only supported on CZ */
  1455. if (adev->asic_type != CHIP_CARRIZO)
  1456. return 0;
  1457. /* bail if the compute ring is not ready */
  1458. if (!ring->ready)
  1459. return 0;
  1460. tmp = RREG32(mmGB_EDC_MODE);
  1461. WREG32(mmGB_EDC_MODE, 0);
  1462. total_size =
  1463. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1464. total_size +=
  1465. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1466. total_size +=
  1467. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1468. total_size = ALIGN(total_size, 256);
  1469. vgpr_offset = total_size;
  1470. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1471. sgpr_offset = total_size;
  1472. total_size += sizeof(sgpr_init_compute_shader);
  1473. /* allocate an indirect buffer to put the commands in */
  1474. memset(&ib, 0, sizeof(ib));
  1475. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1476. if (r) {
  1477. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1478. return r;
  1479. }
  1480. /* load the compute shaders */
  1481. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1482. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1483. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1484. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1485. /* init the ib length to 0 */
  1486. ib.length_dw = 0;
  1487. /* VGPR */
  1488. /* write the register state for the compute dispatch */
  1489. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1490. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1491. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1492. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1493. }
  1494. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1495. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1496. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1497. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1498. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1499. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1500. /* write dispatch packet */
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1502. ib.ptr[ib.length_dw++] = 8; /* x */
  1503. ib.ptr[ib.length_dw++] = 1; /* y */
  1504. ib.ptr[ib.length_dw++] = 1; /* z */
  1505. ib.ptr[ib.length_dw++] =
  1506. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1507. /* write CS partial flush packet */
  1508. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1509. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1510. /* SGPR1 */
  1511. /* write the register state for the compute dispatch */
  1512. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1514. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1515. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1516. }
  1517. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1518. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1519. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1520. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1521. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1522. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1523. /* write dispatch packet */
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1525. ib.ptr[ib.length_dw++] = 8; /* x */
  1526. ib.ptr[ib.length_dw++] = 1; /* y */
  1527. ib.ptr[ib.length_dw++] = 1; /* z */
  1528. ib.ptr[ib.length_dw++] =
  1529. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1530. /* write CS partial flush packet */
  1531. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1532. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1533. /* SGPR2 */
  1534. /* write the register state for the compute dispatch */
  1535. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1536. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1537. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1538. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1539. }
  1540. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1541. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1542. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1543. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1544. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1545. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1546. /* write dispatch packet */
  1547. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1548. ib.ptr[ib.length_dw++] = 8; /* x */
  1549. ib.ptr[ib.length_dw++] = 1; /* y */
  1550. ib.ptr[ib.length_dw++] = 1; /* z */
  1551. ib.ptr[ib.length_dw++] =
  1552. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1553. /* write CS partial flush packet */
  1554. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1555. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1556. /* shedule the ib on the ring */
  1557. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1558. if (r) {
  1559. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1560. goto fail;
  1561. }
  1562. /* wait for the GPU to finish processing the IB */
  1563. r = fence_wait(f, false);
  1564. if (r) {
  1565. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1566. goto fail;
  1567. }
  1568. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1569. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1570. WREG32(mmGB_EDC_MODE, tmp);
  1571. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1572. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1573. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1574. /* read back registers to clear the counters */
  1575. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1576. RREG32(sec_ded_counter_registers[i]);
  1577. fail:
  1578. amdgpu_ib_free(adev, &ib, NULL);
  1579. fence_put(f);
  1580. return r;
  1581. }
  1582. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1583. {
  1584. u32 gb_addr_config;
  1585. u32 mc_shared_chmap, mc_arb_ramcfg;
  1586. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1587. u32 tmp;
  1588. int ret;
  1589. switch (adev->asic_type) {
  1590. case CHIP_TOPAZ:
  1591. adev->gfx.config.max_shader_engines = 1;
  1592. adev->gfx.config.max_tile_pipes = 2;
  1593. adev->gfx.config.max_cu_per_sh = 6;
  1594. adev->gfx.config.max_sh_per_se = 1;
  1595. adev->gfx.config.max_backends_per_se = 2;
  1596. adev->gfx.config.max_texture_channel_caches = 2;
  1597. adev->gfx.config.max_gprs = 256;
  1598. adev->gfx.config.max_gs_threads = 32;
  1599. adev->gfx.config.max_hw_contexts = 8;
  1600. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1601. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1602. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1603. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1604. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1605. break;
  1606. case CHIP_FIJI:
  1607. adev->gfx.config.max_shader_engines = 4;
  1608. adev->gfx.config.max_tile_pipes = 16;
  1609. adev->gfx.config.max_cu_per_sh = 16;
  1610. adev->gfx.config.max_sh_per_se = 1;
  1611. adev->gfx.config.max_backends_per_se = 4;
  1612. adev->gfx.config.max_texture_channel_caches = 16;
  1613. adev->gfx.config.max_gprs = 256;
  1614. adev->gfx.config.max_gs_threads = 32;
  1615. adev->gfx.config.max_hw_contexts = 8;
  1616. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1617. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1618. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1619. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1620. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1621. break;
  1622. case CHIP_POLARIS11:
  1623. ret = amdgpu_atombios_get_gfx_info(adev);
  1624. if (ret)
  1625. return ret;
  1626. adev->gfx.config.max_gprs = 256;
  1627. adev->gfx.config.max_gs_threads = 32;
  1628. adev->gfx.config.max_hw_contexts = 8;
  1629. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1630. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1631. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1632. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1633. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1634. break;
  1635. case CHIP_POLARIS10:
  1636. ret = amdgpu_atombios_get_gfx_info(adev);
  1637. if (ret)
  1638. return ret;
  1639. adev->gfx.config.max_gprs = 256;
  1640. adev->gfx.config.max_gs_threads = 32;
  1641. adev->gfx.config.max_hw_contexts = 8;
  1642. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1643. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1644. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1645. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1646. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1647. break;
  1648. case CHIP_TONGA:
  1649. adev->gfx.config.max_shader_engines = 4;
  1650. adev->gfx.config.max_tile_pipes = 8;
  1651. adev->gfx.config.max_cu_per_sh = 8;
  1652. adev->gfx.config.max_sh_per_se = 1;
  1653. adev->gfx.config.max_backends_per_se = 2;
  1654. adev->gfx.config.max_texture_channel_caches = 8;
  1655. adev->gfx.config.max_gprs = 256;
  1656. adev->gfx.config.max_gs_threads = 32;
  1657. adev->gfx.config.max_hw_contexts = 8;
  1658. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1659. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1660. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1661. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1662. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1663. break;
  1664. case CHIP_CARRIZO:
  1665. adev->gfx.config.max_shader_engines = 1;
  1666. adev->gfx.config.max_tile_pipes = 2;
  1667. adev->gfx.config.max_sh_per_se = 1;
  1668. adev->gfx.config.max_backends_per_se = 2;
  1669. switch (adev->pdev->revision) {
  1670. case 0xc4:
  1671. case 0x84:
  1672. case 0xc8:
  1673. case 0xcc:
  1674. case 0xe1:
  1675. case 0xe3:
  1676. /* B10 */
  1677. adev->gfx.config.max_cu_per_sh = 8;
  1678. break;
  1679. case 0xc5:
  1680. case 0x81:
  1681. case 0x85:
  1682. case 0xc9:
  1683. case 0xcd:
  1684. case 0xe2:
  1685. case 0xe4:
  1686. /* B8 */
  1687. adev->gfx.config.max_cu_per_sh = 6;
  1688. break;
  1689. case 0xc6:
  1690. case 0xca:
  1691. case 0xce:
  1692. case 0x88:
  1693. /* B6 */
  1694. adev->gfx.config.max_cu_per_sh = 6;
  1695. break;
  1696. case 0xc7:
  1697. case 0x87:
  1698. case 0xcb:
  1699. case 0xe5:
  1700. case 0x89:
  1701. default:
  1702. /* B4 */
  1703. adev->gfx.config.max_cu_per_sh = 4;
  1704. break;
  1705. }
  1706. adev->gfx.config.max_texture_channel_caches = 2;
  1707. adev->gfx.config.max_gprs = 256;
  1708. adev->gfx.config.max_gs_threads = 32;
  1709. adev->gfx.config.max_hw_contexts = 8;
  1710. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1711. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1712. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1713. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1714. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1715. break;
  1716. case CHIP_STONEY:
  1717. adev->gfx.config.max_shader_engines = 1;
  1718. adev->gfx.config.max_tile_pipes = 2;
  1719. adev->gfx.config.max_sh_per_se = 1;
  1720. adev->gfx.config.max_backends_per_se = 1;
  1721. switch (adev->pdev->revision) {
  1722. case 0xc0:
  1723. case 0xc1:
  1724. case 0xc2:
  1725. case 0xc4:
  1726. case 0xc8:
  1727. case 0xc9:
  1728. adev->gfx.config.max_cu_per_sh = 3;
  1729. break;
  1730. case 0xd0:
  1731. case 0xd1:
  1732. case 0xd2:
  1733. default:
  1734. adev->gfx.config.max_cu_per_sh = 2;
  1735. break;
  1736. }
  1737. adev->gfx.config.max_texture_channel_caches = 2;
  1738. adev->gfx.config.max_gprs = 256;
  1739. adev->gfx.config.max_gs_threads = 16;
  1740. adev->gfx.config.max_hw_contexts = 8;
  1741. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1742. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1743. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1744. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1745. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1746. break;
  1747. default:
  1748. adev->gfx.config.max_shader_engines = 2;
  1749. adev->gfx.config.max_tile_pipes = 4;
  1750. adev->gfx.config.max_cu_per_sh = 2;
  1751. adev->gfx.config.max_sh_per_se = 1;
  1752. adev->gfx.config.max_backends_per_se = 2;
  1753. adev->gfx.config.max_texture_channel_caches = 4;
  1754. adev->gfx.config.max_gprs = 256;
  1755. adev->gfx.config.max_gs_threads = 32;
  1756. adev->gfx.config.max_hw_contexts = 8;
  1757. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1758. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1759. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1760. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1761. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1762. break;
  1763. }
  1764. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1765. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1766. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1767. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1768. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1769. if (adev->flags & AMD_IS_APU) {
  1770. /* Get memory bank mapping mode. */
  1771. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1772. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1773. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1774. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1775. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1776. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1777. /* Validate settings in case only one DIMM installed. */
  1778. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1779. dimm00_addr_map = 0;
  1780. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1781. dimm01_addr_map = 0;
  1782. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1783. dimm10_addr_map = 0;
  1784. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1785. dimm11_addr_map = 0;
  1786. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1787. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1788. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1789. adev->gfx.config.mem_row_size_in_kb = 2;
  1790. else
  1791. adev->gfx.config.mem_row_size_in_kb = 1;
  1792. } else {
  1793. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1794. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1795. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1796. adev->gfx.config.mem_row_size_in_kb = 4;
  1797. }
  1798. adev->gfx.config.shader_engine_tile_size = 32;
  1799. adev->gfx.config.num_gpus = 1;
  1800. adev->gfx.config.multi_gpu_tile_size = 64;
  1801. /* fix up row size */
  1802. switch (adev->gfx.config.mem_row_size_in_kb) {
  1803. case 1:
  1804. default:
  1805. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1806. break;
  1807. case 2:
  1808. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1809. break;
  1810. case 4:
  1811. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1812. break;
  1813. }
  1814. adev->gfx.config.gb_addr_config = gb_addr_config;
  1815. return 0;
  1816. }
  1817. static int gfx_v8_0_sw_init(void *handle)
  1818. {
  1819. int i, r;
  1820. struct amdgpu_ring *ring;
  1821. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1822. /* EOP Event */
  1823. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1824. if (r)
  1825. return r;
  1826. /* Privileged reg */
  1827. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1828. if (r)
  1829. return r;
  1830. /* Privileged inst */
  1831. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1832. if (r)
  1833. return r;
  1834. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1835. gfx_v8_0_scratch_init(adev);
  1836. r = gfx_v8_0_init_microcode(adev);
  1837. if (r) {
  1838. DRM_ERROR("Failed to load gfx firmware!\n");
  1839. return r;
  1840. }
  1841. r = gfx_v8_0_rlc_init(adev);
  1842. if (r) {
  1843. DRM_ERROR("Failed to init rlc BOs!\n");
  1844. return r;
  1845. }
  1846. r = gfx_v8_0_mec_init(adev);
  1847. if (r) {
  1848. DRM_ERROR("Failed to init MEC BOs!\n");
  1849. return r;
  1850. }
  1851. /* set up the gfx ring */
  1852. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1853. ring = &adev->gfx.gfx_ring[i];
  1854. ring->ring_obj = NULL;
  1855. sprintf(ring->name, "gfx");
  1856. /* no gfx doorbells on iceland */
  1857. if (adev->asic_type != CHIP_TOPAZ) {
  1858. ring->use_doorbell = true;
  1859. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1860. }
  1861. r = amdgpu_ring_init(adev, ring, 1024,
  1862. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1863. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1864. AMDGPU_RING_TYPE_GFX);
  1865. if (r)
  1866. return r;
  1867. }
  1868. /* set up the compute queues */
  1869. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1870. unsigned irq_type;
  1871. /* max 32 queues per MEC */
  1872. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1873. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1874. break;
  1875. }
  1876. ring = &adev->gfx.compute_ring[i];
  1877. ring->ring_obj = NULL;
  1878. ring->use_doorbell = true;
  1879. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1880. ring->me = 1; /* first MEC */
  1881. ring->pipe = i / 8;
  1882. ring->queue = i % 8;
  1883. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1884. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1885. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1886. r = amdgpu_ring_init(adev, ring, 1024,
  1887. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1888. &adev->gfx.eop_irq, irq_type,
  1889. AMDGPU_RING_TYPE_COMPUTE);
  1890. if (r)
  1891. return r;
  1892. }
  1893. /* reserve GDS, GWS and OA resource for gfx */
  1894. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1895. PAGE_SIZE, true,
  1896. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1897. NULL, &adev->gds.gds_gfx_bo);
  1898. if (r)
  1899. return r;
  1900. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1901. PAGE_SIZE, true,
  1902. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1903. NULL, &adev->gds.gws_gfx_bo);
  1904. if (r)
  1905. return r;
  1906. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1907. PAGE_SIZE, true,
  1908. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1909. NULL, &adev->gds.oa_gfx_bo);
  1910. if (r)
  1911. return r;
  1912. adev->gfx.ce_ram_size = 0x8000;
  1913. r = gfx_v8_0_gpu_early_init(adev);
  1914. if (r)
  1915. return r;
  1916. return 0;
  1917. }
  1918. static int gfx_v8_0_sw_fini(void *handle)
  1919. {
  1920. int i;
  1921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1922. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1923. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1924. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1925. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1926. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1927. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1928. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1929. gfx_v8_0_mec_fini(adev);
  1930. gfx_v8_0_rlc_fini(adev);
  1931. gfx_v8_0_free_microcode(adev);
  1932. return 0;
  1933. }
  1934. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1935. {
  1936. uint32_t *modearray, *mod2array;
  1937. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1938. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1939. u32 reg_offset;
  1940. modearray = adev->gfx.config.tile_mode_array;
  1941. mod2array = adev->gfx.config.macrotile_mode_array;
  1942. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1943. modearray[reg_offset] = 0;
  1944. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1945. mod2array[reg_offset] = 0;
  1946. switch (adev->asic_type) {
  1947. case CHIP_TOPAZ:
  1948. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1949. PIPE_CONFIG(ADDR_SURF_P2) |
  1950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1951. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1952. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1953. PIPE_CONFIG(ADDR_SURF_P2) |
  1954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1956. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1957. PIPE_CONFIG(ADDR_SURF_P2) |
  1958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1960. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1961. PIPE_CONFIG(ADDR_SURF_P2) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1964. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1965. PIPE_CONFIG(ADDR_SURF_P2) |
  1966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1967. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1968. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1969. PIPE_CONFIG(ADDR_SURF_P2) |
  1970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1972. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1976. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1977. PIPE_CONFIG(ADDR_SURF_P2));
  1978. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1982. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1990. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P2) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1994. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P2) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1998. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2002. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2003. PIPE_CONFIG(ADDR_SURF_P2) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2006. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2007. PIPE_CONFIG(ADDR_SURF_P2) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2010. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2011. PIPE_CONFIG(ADDR_SURF_P2) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2014. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2015. PIPE_CONFIG(ADDR_SURF_P2) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2018. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2019. PIPE_CONFIG(ADDR_SURF_P2) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2022. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2023. PIPE_CONFIG(ADDR_SURF_P2) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2026. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2027. PIPE_CONFIG(ADDR_SURF_P2) |
  2028. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2030. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2031. PIPE_CONFIG(ADDR_SURF_P2) |
  2032. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2034. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2035. PIPE_CONFIG(ADDR_SURF_P2) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2038. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2039. PIPE_CONFIG(ADDR_SURF_P2) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2042. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2043. PIPE_CONFIG(ADDR_SURF_P2) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2046. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P2) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2050. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2053. NUM_BANKS(ADDR_SURF_8_BANK));
  2054. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2057. NUM_BANKS(ADDR_SURF_8_BANK));
  2058. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2061. NUM_BANKS(ADDR_SURF_8_BANK));
  2062. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2065. NUM_BANKS(ADDR_SURF_8_BANK));
  2066. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2069. NUM_BANKS(ADDR_SURF_8_BANK));
  2070. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2073. NUM_BANKS(ADDR_SURF_8_BANK));
  2074. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2077. NUM_BANKS(ADDR_SURF_8_BANK));
  2078. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2081. NUM_BANKS(ADDR_SURF_16_BANK));
  2082. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2085. NUM_BANKS(ADDR_SURF_16_BANK));
  2086. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2089. NUM_BANKS(ADDR_SURF_16_BANK));
  2090. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2093. NUM_BANKS(ADDR_SURF_16_BANK));
  2094. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2097. NUM_BANKS(ADDR_SURF_16_BANK));
  2098. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2101. NUM_BANKS(ADDR_SURF_16_BANK));
  2102. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2105. NUM_BANKS(ADDR_SURF_8_BANK));
  2106. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2107. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2108. reg_offset != 23)
  2109. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2110. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2111. if (reg_offset != 7)
  2112. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2113. break;
  2114. case CHIP_FIJI:
  2115. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2116. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2119. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2123. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2127. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2131. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2135. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2136. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2139. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2140. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2143. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2147. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2148. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2149. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2153. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2157. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2161. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2165. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2169. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2170. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2173. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2177. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2181. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2182. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2183. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2185. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2186. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2189. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2190. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2193. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2194. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2197. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2198. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2201. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2202. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2205. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2206. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2209. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2210. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2213. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2214. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2217. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2221. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2225. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2233. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2240. NUM_BANKS(ADDR_SURF_8_BANK));
  2241. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2244. NUM_BANKS(ADDR_SURF_8_BANK));
  2245. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2248. NUM_BANKS(ADDR_SURF_8_BANK));
  2249. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2256. NUM_BANKS(ADDR_SURF_8_BANK));
  2257. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2260. NUM_BANKS(ADDR_SURF_8_BANK));
  2261. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2264. NUM_BANKS(ADDR_SURF_8_BANK));
  2265. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2268. NUM_BANKS(ADDR_SURF_8_BANK));
  2269. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2272. NUM_BANKS(ADDR_SURF_8_BANK));
  2273. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2276. NUM_BANKS(ADDR_SURF_8_BANK));
  2277. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2280. NUM_BANKS(ADDR_SURF_8_BANK));
  2281. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2282. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2283. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2284. NUM_BANKS(ADDR_SURF_8_BANK));
  2285. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2286. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2287. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2288. NUM_BANKS(ADDR_SURF_8_BANK));
  2289. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2292. NUM_BANKS(ADDR_SURF_4_BANK));
  2293. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2294. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2295. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2296. if (reg_offset != 7)
  2297. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2298. break;
  2299. case CHIP_TONGA:
  2300. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2301. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2302. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2304. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2306. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2308. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2309. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2312. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2314. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2316. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2317. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2318. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2320. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2321. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2322. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2324. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2325. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2326. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2328. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2330. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2332. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2333. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2334. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2342. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2346. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2350. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2354. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2358. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2362. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2366. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2367. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2369. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2370. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2371. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2374. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2375. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2376. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2378. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2379. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2381. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2382. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2383. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2385. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2386. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2387. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2390. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2391. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2394. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2395. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2398. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2399. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2402. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2406. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2410. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2418. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2425. NUM_BANKS(ADDR_SURF_16_BANK));
  2426. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2429. NUM_BANKS(ADDR_SURF_16_BANK));
  2430. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2433. NUM_BANKS(ADDR_SURF_16_BANK));
  2434. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2437. NUM_BANKS(ADDR_SURF_16_BANK));
  2438. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2441. NUM_BANKS(ADDR_SURF_16_BANK));
  2442. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2449. NUM_BANKS(ADDR_SURF_16_BANK));
  2450. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2453. NUM_BANKS(ADDR_SURF_16_BANK));
  2454. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK));
  2458. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2461. NUM_BANKS(ADDR_SURF_16_BANK));
  2462. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2465. NUM_BANKS(ADDR_SURF_16_BANK));
  2466. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2469. NUM_BANKS(ADDR_SURF_8_BANK));
  2470. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2473. NUM_BANKS(ADDR_SURF_4_BANK));
  2474. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2477. NUM_BANKS(ADDR_SURF_4_BANK));
  2478. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2479. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2480. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2481. if (reg_offset != 7)
  2482. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2483. break;
  2484. case CHIP_POLARIS11:
  2485. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2489. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2517. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2519. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2523. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2527. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2531. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2535. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2547. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2551. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2555. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2559. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2591. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2603. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2654. NUM_BANKS(ADDR_SURF_16_BANK));
  2655. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2658. NUM_BANKS(ADDR_SURF_8_BANK));
  2659. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2662. NUM_BANKS(ADDR_SURF_4_BANK));
  2663. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2664. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2665. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2666. if (reg_offset != 7)
  2667. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2668. break;
  2669. case CHIP_POLARIS10:
  2670. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2674. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2702. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2704. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2708. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2712. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2716. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2720. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2724. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2732. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2736. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2737. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2740. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2741. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2744. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2776. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2792. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2793. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2794. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2795. NUM_BANKS(ADDR_SURF_16_BANK));
  2796. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2835. NUM_BANKS(ADDR_SURF_16_BANK));
  2836. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2839. NUM_BANKS(ADDR_SURF_8_BANK));
  2840. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_4_BANK));
  2844. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2847. NUM_BANKS(ADDR_SURF_4_BANK));
  2848. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2849. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2850. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2851. if (reg_offset != 7)
  2852. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2853. break;
  2854. case CHIP_STONEY:
  2855. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2859. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2883. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2884. PIPE_CONFIG(ADDR_SURF_P2));
  2885. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2889. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2893. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2897. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2901. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2909. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2913. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2917. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2945. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2949. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2957. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2960. NUM_BANKS(ADDR_SURF_8_BANK));
  2961. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2984. NUM_BANKS(ADDR_SURF_8_BANK));
  2985. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3008. NUM_BANKS(ADDR_SURF_16_BANK));
  3009. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3012. NUM_BANKS(ADDR_SURF_8_BANK));
  3013. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3014. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3015. reg_offset != 23)
  3016. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3018. if (reg_offset != 7)
  3019. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3020. break;
  3021. default:
  3022. dev_warn(adev->dev,
  3023. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3024. adev->asic_type);
  3025. case CHIP_CARRIZO:
  3026. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3030. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3054. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3055. PIPE_CONFIG(ADDR_SURF_P2));
  3056. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3064. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3068. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3072. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3080. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3084. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3088. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3116. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3124. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3128. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3131. NUM_BANKS(ADDR_SURF_8_BANK));
  3132. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3155. NUM_BANKS(ADDR_SURF_8_BANK));
  3156. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3159. NUM_BANKS(ADDR_SURF_16_BANK));
  3160. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3179. NUM_BANKS(ADDR_SURF_16_BANK));
  3180. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3183. NUM_BANKS(ADDR_SURF_8_BANK));
  3184. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3185. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3186. reg_offset != 23)
  3187. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3188. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3189. if (reg_offset != 7)
  3190. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3191. break;
  3192. }
  3193. }
  3194. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3195. u32 se_num, u32 sh_num, u32 instance)
  3196. {
  3197. u32 data;
  3198. if (instance == 0xffffffff)
  3199. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3200. else
  3201. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3202. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  3203. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3204. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3205. } else if (se_num == 0xffffffff) {
  3206. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3207. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3208. } else if (sh_num == 0xffffffff) {
  3209. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3210. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3211. } else {
  3212. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3213. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3214. }
  3215. WREG32(mmGRBM_GFX_INDEX, data);
  3216. }
  3217. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3218. {
  3219. return (u32)((1ULL << bit_width) - 1);
  3220. }
  3221. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3222. {
  3223. u32 data, mask;
  3224. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  3225. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3226. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  3227. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  3228. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3229. adev->gfx.config.max_sh_per_se);
  3230. return (~data) & mask;
  3231. }
  3232. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3233. {
  3234. int i, j;
  3235. u32 data;
  3236. u32 active_rbs = 0;
  3237. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3238. adev->gfx.config.max_sh_per_se;
  3239. mutex_lock(&adev->grbm_idx_mutex);
  3240. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3241. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3242. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3243. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3244. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3245. rb_bitmap_width_per_sh);
  3246. }
  3247. }
  3248. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3249. mutex_unlock(&adev->grbm_idx_mutex);
  3250. adev->gfx.config.backend_enable_mask = active_rbs;
  3251. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3252. }
  3253. /**
  3254. * gfx_v8_0_init_compute_vmid - gart enable
  3255. *
  3256. * @rdev: amdgpu_device pointer
  3257. *
  3258. * Initialize compute vmid sh_mem registers
  3259. *
  3260. */
  3261. #define DEFAULT_SH_MEM_BASES (0x6000)
  3262. #define FIRST_COMPUTE_VMID (8)
  3263. #define LAST_COMPUTE_VMID (16)
  3264. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3265. {
  3266. int i;
  3267. uint32_t sh_mem_config;
  3268. uint32_t sh_mem_bases;
  3269. /*
  3270. * Configure apertures:
  3271. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3272. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3273. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3274. */
  3275. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3276. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3277. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3278. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3279. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3280. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3281. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3282. mutex_lock(&adev->srbm_mutex);
  3283. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3284. vi_srbm_select(adev, 0, 0, 0, i);
  3285. /* CP and shaders */
  3286. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3287. WREG32(mmSH_MEM_APE1_BASE, 1);
  3288. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3289. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3290. }
  3291. vi_srbm_select(adev, 0, 0, 0, 0);
  3292. mutex_unlock(&adev->srbm_mutex);
  3293. }
  3294. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3295. {
  3296. u32 tmp;
  3297. int i;
  3298. tmp = RREG32(mmGRBM_CNTL);
  3299. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  3300. WREG32(mmGRBM_CNTL, tmp);
  3301. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3302. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3303. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3304. gfx_v8_0_tiling_mode_table_init(adev);
  3305. gfx_v8_0_setup_rb(adev);
  3306. gfx_v8_0_get_cu_info(adev);
  3307. /* XXX SH_MEM regs */
  3308. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3309. mutex_lock(&adev->srbm_mutex);
  3310. for (i = 0; i < 16; i++) {
  3311. vi_srbm_select(adev, 0, 0, 0, i);
  3312. /* CP and shaders */
  3313. if (i == 0) {
  3314. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3315. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3316. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3317. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3318. WREG32(mmSH_MEM_CONFIG, tmp);
  3319. } else {
  3320. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3321. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3322. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3323. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3324. WREG32(mmSH_MEM_CONFIG, tmp);
  3325. }
  3326. WREG32(mmSH_MEM_APE1_BASE, 1);
  3327. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3328. WREG32(mmSH_MEM_BASES, 0);
  3329. }
  3330. vi_srbm_select(adev, 0, 0, 0, 0);
  3331. mutex_unlock(&adev->srbm_mutex);
  3332. gfx_v8_0_init_compute_vmid(adev);
  3333. mutex_lock(&adev->grbm_idx_mutex);
  3334. /*
  3335. * making sure that the following register writes will be broadcasted
  3336. * to all the shaders
  3337. */
  3338. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3339. WREG32(mmPA_SC_FIFO_SIZE,
  3340. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3341. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3342. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3343. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3344. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3345. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3346. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3347. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3348. mutex_unlock(&adev->grbm_idx_mutex);
  3349. }
  3350. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3351. {
  3352. u32 i, j, k;
  3353. u32 mask;
  3354. mutex_lock(&adev->grbm_idx_mutex);
  3355. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3356. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3357. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3358. for (k = 0; k < adev->usec_timeout; k++) {
  3359. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3360. break;
  3361. udelay(1);
  3362. }
  3363. }
  3364. }
  3365. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3366. mutex_unlock(&adev->grbm_idx_mutex);
  3367. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3368. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3369. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3370. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3371. for (k = 0; k < adev->usec_timeout; k++) {
  3372. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3373. break;
  3374. udelay(1);
  3375. }
  3376. }
  3377. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3378. bool enable)
  3379. {
  3380. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3381. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3382. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3383. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3384. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3385. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3386. }
  3387. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3388. {
  3389. /* csib */
  3390. WREG32(mmRLC_CSIB_ADDR_HI,
  3391. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3392. WREG32(mmRLC_CSIB_ADDR_LO,
  3393. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3394. WREG32(mmRLC_CSIB_LENGTH,
  3395. adev->gfx.rlc.clear_state_size);
  3396. }
  3397. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3398. int ind_offset,
  3399. int list_size,
  3400. int *unique_indices,
  3401. int *indices_count,
  3402. int max_indices,
  3403. int *ind_start_offsets,
  3404. int *offset_count,
  3405. int max_offset)
  3406. {
  3407. int indices;
  3408. bool new_entry = true;
  3409. for (; ind_offset < list_size; ind_offset++) {
  3410. if (new_entry) {
  3411. new_entry = false;
  3412. ind_start_offsets[*offset_count] = ind_offset;
  3413. *offset_count = *offset_count + 1;
  3414. BUG_ON(*offset_count >= max_offset);
  3415. }
  3416. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3417. new_entry = true;
  3418. continue;
  3419. }
  3420. ind_offset += 2;
  3421. /* look for the matching indice */
  3422. for (indices = 0;
  3423. indices < *indices_count;
  3424. indices++) {
  3425. if (unique_indices[indices] ==
  3426. register_list_format[ind_offset])
  3427. break;
  3428. }
  3429. if (indices >= *indices_count) {
  3430. unique_indices[*indices_count] =
  3431. register_list_format[ind_offset];
  3432. indices = *indices_count;
  3433. *indices_count = *indices_count + 1;
  3434. BUG_ON(*indices_count >= max_indices);
  3435. }
  3436. register_list_format[ind_offset] = indices;
  3437. }
  3438. }
  3439. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3440. {
  3441. int i, temp, data;
  3442. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3443. int indices_count = 0;
  3444. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3445. int offset_count = 0;
  3446. int list_size;
  3447. unsigned int *register_list_format =
  3448. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3449. if (register_list_format == NULL)
  3450. return -ENOMEM;
  3451. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3452. adev->gfx.rlc.reg_list_format_size_bytes);
  3453. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3454. RLC_FormatDirectRegListLength,
  3455. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3456. unique_indices,
  3457. &indices_count,
  3458. sizeof(unique_indices) / sizeof(int),
  3459. indirect_start_offsets,
  3460. &offset_count,
  3461. sizeof(indirect_start_offsets)/sizeof(int));
  3462. /* save and restore list */
  3463. temp = RREG32(mmRLC_SRM_CNTL);
  3464. temp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  3465. WREG32(mmRLC_SRM_CNTL, temp);
  3466. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3467. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3468. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3469. /* indirect list */
  3470. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3471. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3472. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3473. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3474. list_size = list_size >> 1;
  3475. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3476. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3477. /* starting offsets starts */
  3478. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3479. adev->gfx.rlc.starting_offsets_start);
  3480. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3481. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3482. indirect_start_offsets[i]);
  3483. /* unique indices */
  3484. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3485. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3486. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3487. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3488. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3489. }
  3490. kfree(register_list_format);
  3491. return 0;
  3492. }
  3493. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3494. {
  3495. uint32_t data;
  3496. data = RREG32(mmRLC_SRM_CNTL);
  3497. data |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  3498. WREG32(mmRLC_SRM_CNTL, data);
  3499. }
  3500. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3501. {
  3502. uint32_t data;
  3503. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3504. AMD_PG_SUPPORT_GFX_SMG |
  3505. AMD_PG_SUPPORT_GFX_DMG)) {
  3506. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3507. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3508. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3509. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3510. data = 0;
  3511. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  3512. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  3513. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  3514. data |= (0x10 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  3515. WREG32(mmRLC_PG_DELAY, data);
  3516. data = RREG32(mmRLC_PG_DELAY_2);
  3517. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  3518. data |= (0x3 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  3519. WREG32(mmRLC_PG_DELAY_2, data);
  3520. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3521. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3522. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3523. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3524. }
  3525. }
  3526. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3527. bool enable)
  3528. {
  3529. u32 data, orig;
  3530. orig = data = RREG32(mmRLC_PG_CNTL);
  3531. if (enable)
  3532. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3533. else
  3534. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3535. if (orig != data)
  3536. WREG32(mmRLC_PG_CNTL, data);
  3537. }
  3538. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3539. bool enable)
  3540. {
  3541. u32 data, orig;
  3542. orig = data = RREG32(mmRLC_PG_CNTL);
  3543. if (enable)
  3544. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3545. else
  3546. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3547. if (orig != data)
  3548. WREG32(mmRLC_PG_CNTL, data);
  3549. }
  3550. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3551. {
  3552. u32 data, orig;
  3553. orig = data = RREG32(mmRLC_PG_CNTL);
  3554. if (enable)
  3555. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  3556. else
  3557. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  3558. if (orig != data)
  3559. WREG32(mmRLC_PG_CNTL, data);
  3560. }
  3561. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3562. {
  3563. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3564. AMD_PG_SUPPORT_GFX_SMG |
  3565. AMD_PG_SUPPORT_GFX_DMG |
  3566. AMD_PG_SUPPORT_CP |
  3567. AMD_PG_SUPPORT_GDS |
  3568. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3569. gfx_v8_0_init_csb(adev);
  3570. gfx_v8_0_init_save_restore_list(adev);
  3571. gfx_v8_0_enable_save_restore_machine(adev);
  3572. if ((adev->asic_type == CHIP_CARRIZO) ||
  3573. (adev->asic_type == CHIP_STONEY)) {
  3574. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3575. gfx_v8_0_init_power_gating(adev);
  3576. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3577. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3578. cz_enable_sck_slow_down_on_power_up(adev, true);
  3579. cz_enable_sck_slow_down_on_power_down(adev, true);
  3580. } else {
  3581. cz_enable_sck_slow_down_on_power_up(adev, false);
  3582. cz_enable_sck_slow_down_on_power_down(adev, false);
  3583. }
  3584. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3585. cz_enable_cp_power_gating(adev, true);
  3586. else
  3587. cz_enable_cp_power_gating(adev, false);
  3588. } else if (adev->asic_type == CHIP_POLARIS11) {
  3589. gfx_v8_0_init_power_gating(adev);
  3590. }
  3591. }
  3592. }
  3593. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3594. {
  3595. u32 tmp = RREG32(mmRLC_CNTL);
  3596. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  3597. WREG32(mmRLC_CNTL, tmp);
  3598. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3599. gfx_v8_0_wait_for_rlc_serdes(adev);
  3600. }
  3601. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3602. {
  3603. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3604. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3605. WREG32(mmGRBM_SOFT_RESET, tmp);
  3606. udelay(50);
  3607. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3608. WREG32(mmGRBM_SOFT_RESET, tmp);
  3609. udelay(50);
  3610. }
  3611. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3612. {
  3613. u32 tmp = RREG32(mmRLC_CNTL);
  3614. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  3615. WREG32(mmRLC_CNTL, tmp);
  3616. /* carrizo do enable cp interrupt after cp inited */
  3617. if (!(adev->flags & AMD_IS_APU))
  3618. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3619. udelay(50);
  3620. }
  3621. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3622. {
  3623. const struct rlc_firmware_header_v2_0 *hdr;
  3624. const __le32 *fw_data;
  3625. unsigned i, fw_size;
  3626. if (!adev->gfx.rlc_fw)
  3627. return -EINVAL;
  3628. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3629. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3630. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3631. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3632. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3633. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3634. for (i = 0; i < fw_size; i++)
  3635. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3636. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3637. return 0;
  3638. }
  3639. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3640. {
  3641. int r;
  3642. gfx_v8_0_rlc_stop(adev);
  3643. /* disable CG */
  3644. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3645. if (adev->asic_type == CHIP_POLARIS11 ||
  3646. adev->asic_type == CHIP_POLARIS10)
  3647. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3648. /* disable PG */
  3649. WREG32(mmRLC_PG_CNTL, 0);
  3650. gfx_v8_0_rlc_reset(adev);
  3651. gfx_v8_0_init_pg(adev);
  3652. if (!adev->pp_enabled) {
  3653. if (!adev->firmware.smu_load) {
  3654. /* legacy rlc firmware loading */
  3655. r = gfx_v8_0_rlc_load_microcode(adev);
  3656. if (r)
  3657. return r;
  3658. } else {
  3659. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3660. AMDGPU_UCODE_ID_RLC_G);
  3661. if (r)
  3662. return -EINVAL;
  3663. }
  3664. }
  3665. gfx_v8_0_rlc_start(adev);
  3666. return 0;
  3667. }
  3668. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3669. {
  3670. int i;
  3671. u32 tmp = RREG32(mmCP_ME_CNTL);
  3672. if (enable) {
  3673. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3674. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3675. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3676. } else {
  3677. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3678. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3679. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3680. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3681. adev->gfx.gfx_ring[i].ready = false;
  3682. }
  3683. WREG32(mmCP_ME_CNTL, tmp);
  3684. udelay(50);
  3685. }
  3686. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3687. {
  3688. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3689. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3690. const struct gfx_firmware_header_v1_0 *me_hdr;
  3691. const __le32 *fw_data;
  3692. unsigned i, fw_size;
  3693. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3694. return -EINVAL;
  3695. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3696. adev->gfx.pfp_fw->data;
  3697. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3698. adev->gfx.ce_fw->data;
  3699. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3700. adev->gfx.me_fw->data;
  3701. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3702. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3703. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3704. gfx_v8_0_cp_gfx_enable(adev, false);
  3705. /* PFP */
  3706. fw_data = (const __le32 *)
  3707. (adev->gfx.pfp_fw->data +
  3708. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3709. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3710. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3711. for (i = 0; i < fw_size; i++)
  3712. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3713. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3714. /* CE */
  3715. fw_data = (const __le32 *)
  3716. (adev->gfx.ce_fw->data +
  3717. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3718. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3719. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3720. for (i = 0; i < fw_size; i++)
  3721. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3722. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3723. /* ME */
  3724. fw_data = (const __le32 *)
  3725. (adev->gfx.me_fw->data +
  3726. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3727. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3728. WREG32(mmCP_ME_RAM_WADDR, 0);
  3729. for (i = 0; i < fw_size; i++)
  3730. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3731. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3732. return 0;
  3733. }
  3734. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3735. {
  3736. u32 count = 0;
  3737. const struct cs_section_def *sect = NULL;
  3738. const struct cs_extent_def *ext = NULL;
  3739. /* begin clear state */
  3740. count += 2;
  3741. /* context control state */
  3742. count += 3;
  3743. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3744. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3745. if (sect->id == SECT_CONTEXT)
  3746. count += 2 + ext->reg_count;
  3747. else
  3748. return 0;
  3749. }
  3750. }
  3751. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3752. count += 4;
  3753. /* end clear state */
  3754. count += 2;
  3755. /* clear state */
  3756. count += 2;
  3757. return count;
  3758. }
  3759. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3760. {
  3761. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3762. const struct cs_section_def *sect = NULL;
  3763. const struct cs_extent_def *ext = NULL;
  3764. int r, i;
  3765. /* init the CP */
  3766. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3767. WREG32(mmCP_ENDIAN_SWAP, 0);
  3768. WREG32(mmCP_DEVICE_ID, 1);
  3769. gfx_v8_0_cp_gfx_enable(adev, true);
  3770. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3771. if (r) {
  3772. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3773. return r;
  3774. }
  3775. /* clear state buffer */
  3776. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3777. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3778. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3779. amdgpu_ring_write(ring, 0x80000000);
  3780. amdgpu_ring_write(ring, 0x80000000);
  3781. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3782. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3783. if (sect->id == SECT_CONTEXT) {
  3784. amdgpu_ring_write(ring,
  3785. PACKET3(PACKET3_SET_CONTEXT_REG,
  3786. ext->reg_count));
  3787. amdgpu_ring_write(ring,
  3788. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3789. for (i = 0; i < ext->reg_count; i++)
  3790. amdgpu_ring_write(ring, ext->extent[i]);
  3791. }
  3792. }
  3793. }
  3794. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3795. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3796. switch (adev->asic_type) {
  3797. case CHIP_TONGA:
  3798. case CHIP_POLARIS10:
  3799. amdgpu_ring_write(ring, 0x16000012);
  3800. amdgpu_ring_write(ring, 0x0000002A);
  3801. break;
  3802. case CHIP_POLARIS11:
  3803. amdgpu_ring_write(ring, 0x16000012);
  3804. amdgpu_ring_write(ring, 0x00000000);
  3805. break;
  3806. case CHIP_FIJI:
  3807. amdgpu_ring_write(ring, 0x3a00161a);
  3808. amdgpu_ring_write(ring, 0x0000002e);
  3809. break;
  3810. case CHIP_CARRIZO:
  3811. amdgpu_ring_write(ring, 0x00000002);
  3812. amdgpu_ring_write(ring, 0x00000000);
  3813. break;
  3814. case CHIP_TOPAZ:
  3815. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3816. 0x00000000 : 0x00000002);
  3817. amdgpu_ring_write(ring, 0x00000000);
  3818. break;
  3819. case CHIP_STONEY:
  3820. amdgpu_ring_write(ring, 0x00000000);
  3821. amdgpu_ring_write(ring, 0x00000000);
  3822. break;
  3823. default:
  3824. BUG();
  3825. }
  3826. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3827. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3828. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3829. amdgpu_ring_write(ring, 0);
  3830. /* init the CE partitions */
  3831. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3832. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3833. amdgpu_ring_write(ring, 0x8000);
  3834. amdgpu_ring_write(ring, 0x8000);
  3835. amdgpu_ring_commit(ring);
  3836. return 0;
  3837. }
  3838. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3839. {
  3840. struct amdgpu_ring *ring;
  3841. u32 tmp;
  3842. u32 rb_bufsz;
  3843. u64 rb_addr, rptr_addr;
  3844. int r;
  3845. /* Set the write pointer delay */
  3846. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3847. /* set the RB to use vmid 0 */
  3848. WREG32(mmCP_RB_VMID, 0);
  3849. /* Set ring buffer size */
  3850. ring = &adev->gfx.gfx_ring[0];
  3851. rb_bufsz = order_base_2(ring->ring_size / 8);
  3852. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3853. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3854. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3855. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3856. #ifdef __BIG_ENDIAN
  3857. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3858. #endif
  3859. WREG32(mmCP_RB0_CNTL, tmp);
  3860. /* Initialize the ring buffer's read and write pointers */
  3861. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3862. ring->wptr = 0;
  3863. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3864. /* set the wb address wether it's enabled or not */
  3865. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3866. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3867. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3868. mdelay(1);
  3869. WREG32(mmCP_RB0_CNTL, tmp);
  3870. rb_addr = ring->gpu_addr >> 8;
  3871. WREG32(mmCP_RB0_BASE, rb_addr);
  3872. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3873. /* no gfx doorbells on iceland */
  3874. if (adev->asic_type != CHIP_TOPAZ) {
  3875. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3876. if (ring->use_doorbell) {
  3877. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3878. DOORBELL_OFFSET, ring->doorbell_index);
  3879. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3880. DOORBELL_HIT, 0);
  3881. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3882. DOORBELL_EN, 1);
  3883. } else {
  3884. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3885. DOORBELL_EN, 0);
  3886. }
  3887. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3888. if (adev->asic_type == CHIP_TONGA) {
  3889. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3890. DOORBELL_RANGE_LOWER,
  3891. AMDGPU_DOORBELL_GFX_RING0);
  3892. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3893. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3894. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3895. }
  3896. }
  3897. /* start the ring */
  3898. gfx_v8_0_cp_gfx_start(adev);
  3899. ring->ready = true;
  3900. r = amdgpu_ring_test_ring(ring);
  3901. if (r) {
  3902. ring->ready = false;
  3903. return r;
  3904. }
  3905. return 0;
  3906. }
  3907. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3908. {
  3909. int i;
  3910. if (enable) {
  3911. WREG32(mmCP_MEC_CNTL, 0);
  3912. } else {
  3913. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3914. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3915. adev->gfx.compute_ring[i].ready = false;
  3916. }
  3917. udelay(50);
  3918. }
  3919. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3920. {
  3921. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3922. const __le32 *fw_data;
  3923. unsigned i, fw_size;
  3924. if (!adev->gfx.mec_fw)
  3925. return -EINVAL;
  3926. gfx_v8_0_cp_compute_enable(adev, false);
  3927. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3928. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3929. fw_data = (const __le32 *)
  3930. (adev->gfx.mec_fw->data +
  3931. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3932. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3933. /* MEC1 */
  3934. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3935. for (i = 0; i < fw_size; i++)
  3936. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3937. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3938. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3939. if (adev->gfx.mec2_fw) {
  3940. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3941. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3942. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  3943. fw_data = (const __le32 *)
  3944. (adev->gfx.mec2_fw->data +
  3945. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3946. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3947. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  3948. for (i = 0; i < fw_size; i++)
  3949. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  3950. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  3951. }
  3952. return 0;
  3953. }
  3954. struct vi_mqd {
  3955. uint32_t header; /* ordinal0 */
  3956. uint32_t compute_dispatch_initiator; /* ordinal1 */
  3957. uint32_t compute_dim_x; /* ordinal2 */
  3958. uint32_t compute_dim_y; /* ordinal3 */
  3959. uint32_t compute_dim_z; /* ordinal4 */
  3960. uint32_t compute_start_x; /* ordinal5 */
  3961. uint32_t compute_start_y; /* ordinal6 */
  3962. uint32_t compute_start_z; /* ordinal7 */
  3963. uint32_t compute_num_thread_x; /* ordinal8 */
  3964. uint32_t compute_num_thread_y; /* ordinal9 */
  3965. uint32_t compute_num_thread_z; /* ordinal10 */
  3966. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3967. uint32_t compute_perfcount_enable; /* ordinal12 */
  3968. uint32_t compute_pgm_lo; /* ordinal13 */
  3969. uint32_t compute_pgm_hi; /* ordinal14 */
  3970. uint32_t compute_tba_lo; /* ordinal15 */
  3971. uint32_t compute_tba_hi; /* ordinal16 */
  3972. uint32_t compute_tma_lo; /* ordinal17 */
  3973. uint32_t compute_tma_hi; /* ordinal18 */
  3974. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3975. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3976. uint32_t compute_vmid; /* ordinal21 */
  3977. uint32_t compute_resource_limits; /* ordinal22 */
  3978. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3979. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3980. uint32_t compute_tmpring_size; /* ordinal25 */
  3981. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3982. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3983. uint32_t compute_restart_x; /* ordinal28 */
  3984. uint32_t compute_restart_y; /* ordinal29 */
  3985. uint32_t compute_restart_z; /* ordinal30 */
  3986. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3987. uint32_t compute_misc_reserved; /* ordinal32 */
  3988. uint32_t compute_dispatch_id; /* ordinal33 */
  3989. uint32_t compute_threadgroup_id; /* ordinal34 */
  3990. uint32_t compute_relaunch; /* ordinal35 */
  3991. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3992. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3993. uint32_t compute_wave_restore_control; /* ordinal38 */
  3994. uint32_t reserved9; /* ordinal39 */
  3995. uint32_t reserved10; /* ordinal40 */
  3996. uint32_t reserved11; /* ordinal41 */
  3997. uint32_t reserved12; /* ordinal42 */
  3998. uint32_t reserved13; /* ordinal43 */
  3999. uint32_t reserved14; /* ordinal44 */
  4000. uint32_t reserved15; /* ordinal45 */
  4001. uint32_t reserved16; /* ordinal46 */
  4002. uint32_t reserved17; /* ordinal47 */
  4003. uint32_t reserved18; /* ordinal48 */
  4004. uint32_t reserved19; /* ordinal49 */
  4005. uint32_t reserved20; /* ordinal50 */
  4006. uint32_t reserved21; /* ordinal51 */
  4007. uint32_t reserved22; /* ordinal52 */
  4008. uint32_t reserved23; /* ordinal53 */
  4009. uint32_t reserved24; /* ordinal54 */
  4010. uint32_t reserved25; /* ordinal55 */
  4011. uint32_t reserved26; /* ordinal56 */
  4012. uint32_t reserved27; /* ordinal57 */
  4013. uint32_t reserved28; /* ordinal58 */
  4014. uint32_t reserved29; /* ordinal59 */
  4015. uint32_t reserved30; /* ordinal60 */
  4016. uint32_t reserved31; /* ordinal61 */
  4017. uint32_t reserved32; /* ordinal62 */
  4018. uint32_t reserved33; /* ordinal63 */
  4019. uint32_t reserved34; /* ordinal64 */
  4020. uint32_t compute_user_data_0; /* ordinal65 */
  4021. uint32_t compute_user_data_1; /* ordinal66 */
  4022. uint32_t compute_user_data_2; /* ordinal67 */
  4023. uint32_t compute_user_data_3; /* ordinal68 */
  4024. uint32_t compute_user_data_4; /* ordinal69 */
  4025. uint32_t compute_user_data_5; /* ordinal70 */
  4026. uint32_t compute_user_data_6; /* ordinal71 */
  4027. uint32_t compute_user_data_7; /* ordinal72 */
  4028. uint32_t compute_user_data_8; /* ordinal73 */
  4029. uint32_t compute_user_data_9; /* ordinal74 */
  4030. uint32_t compute_user_data_10; /* ordinal75 */
  4031. uint32_t compute_user_data_11; /* ordinal76 */
  4032. uint32_t compute_user_data_12; /* ordinal77 */
  4033. uint32_t compute_user_data_13; /* ordinal78 */
  4034. uint32_t compute_user_data_14; /* ordinal79 */
  4035. uint32_t compute_user_data_15; /* ordinal80 */
  4036. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4037. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4038. uint32_t reserved35; /* ordinal83 */
  4039. uint32_t reserved36; /* ordinal84 */
  4040. uint32_t reserved37; /* ordinal85 */
  4041. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4042. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4043. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4044. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4045. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4046. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4047. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4048. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4049. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4050. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4051. uint32_t reserved38; /* ordinal96 */
  4052. uint32_t reserved39; /* ordinal97 */
  4053. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4054. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4055. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4056. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4057. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4058. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4059. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4060. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4061. uint32_t reserved40; /* ordinal106 */
  4062. uint32_t reserved41; /* ordinal107 */
  4063. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4064. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4065. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4066. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4067. uint32_t reserved42; /* ordinal112 */
  4068. uint32_t reserved43; /* ordinal113 */
  4069. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4070. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4071. uint32_t cp_packet_id_lo; /* ordinal116 */
  4072. uint32_t cp_packet_id_hi; /* ordinal117 */
  4073. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4074. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4075. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4076. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4077. uint32_t gds_save_mask_lo; /* ordinal122 */
  4078. uint32_t gds_save_mask_hi; /* ordinal123 */
  4079. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4080. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4081. uint32_t reserved44; /* ordinal126 */
  4082. uint32_t reserved45; /* ordinal127 */
  4083. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4084. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4085. uint32_t cp_hqd_active; /* ordinal130 */
  4086. uint32_t cp_hqd_vmid; /* ordinal131 */
  4087. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4088. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4089. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4090. uint32_t cp_hqd_quantum; /* ordinal135 */
  4091. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4092. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4093. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4094. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4095. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4096. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4097. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4098. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4099. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4100. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4101. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4102. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4103. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4104. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4105. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4106. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4107. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4108. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4109. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4110. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4111. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4112. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4113. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4114. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4115. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4116. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4117. uint32_t cp_mqd_control; /* ordinal162 */
  4118. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4119. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4120. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4121. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4122. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4123. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4124. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4125. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4126. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4127. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4128. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4129. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4130. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4131. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4132. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4133. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4134. uint32_t cp_hqd_error; /* ordinal179 */
  4135. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4136. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4137. uint32_t reserved46; /* ordinal182 */
  4138. uint32_t reserved47; /* ordinal183 */
  4139. uint32_t reserved48; /* ordinal184 */
  4140. uint32_t reserved49; /* ordinal185 */
  4141. uint32_t reserved50; /* ordinal186 */
  4142. uint32_t reserved51; /* ordinal187 */
  4143. uint32_t reserved52; /* ordinal188 */
  4144. uint32_t reserved53; /* ordinal189 */
  4145. uint32_t reserved54; /* ordinal190 */
  4146. uint32_t reserved55; /* ordinal191 */
  4147. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4148. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4149. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4150. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4151. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4152. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4153. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4154. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4155. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4156. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4157. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4158. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4159. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4160. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4161. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4162. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4163. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4164. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4165. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4166. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4167. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4168. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4169. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4170. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4171. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4172. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4173. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4174. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4175. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4176. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4177. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4178. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4179. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4180. uint32_t reserved56; /* ordinal225 */
  4181. uint32_t reserved57; /* ordinal226 */
  4182. uint32_t reserved58; /* ordinal227 */
  4183. uint32_t set_resources_header; /* ordinal228 */
  4184. uint32_t set_resources_dw1; /* ordinal229 */
  4185. uint32_t set_resources_dw2; /* ordinal230 */
  4186. uint32_t set_resources_dw3; /* ordinal231 */
  4187. uint32_t set_resources_dw4; /* ordinal232 */
  4188. uint32_t set_resources_dw5; /* ordinal233 */
  4189. uint32_t set_resources_dw6; /* ordinal234 */
  4190. uint32_t set_resources_dw7; /* ordinal235 */
  4191. uint32_t reserved59; /* ordinal236 */
  4192. uint32_t reserved60; /* ordinal237 */
  4193. uint32_t reserved61; /* ordinal238 */
  4194. uint32_t reserved62; /* ordinal239 */
  4195. uint32_t reserved63; /* ordinal240 */
  4196. uint32_t reserved64; /* ordinal241 */
  4197. uint32_t reserved65; /* ordinal242 */
  4198. uint32_t reserved66; /* ordinal243 */
  4199. uint32_t reserved67; /* ordinal244 */
  4200. uint32_t reserved68; /* ordinal245 */
  4201. uint32_t reserved69; /* ordinal246 */
  4202. uint32_t reserved70; /* ordinal247 */
  4203. uint32_t reserved71; /* ordinal248 */
  4204. uint32_t reserved72; /* ordinal249 */
  4205. uint32_t reserved73; /* ordinal250 */
  4206. uint32_t reserved74; /* ordinal251 */
  4207. uint32_t reserved75; /* ordinal252 */
  4208. uint32_t reserved76; /* ordinal253 */
  4209. uint32_t reserved77; /* ordinal254 */
  4210. uint32_t reserved78; /* ordinal255 */
  4211. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4212. };
  4213. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4214. {
  4215. int i, r;
  4216. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4217. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4218. if (ring->mqd_obj) {
  4219. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4220. if (unlikely(r != 0))
  4221. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4222. amdgpu_bo_unpin(ring->mqd_obj);
  4223. amdgpu_bo_unreserve(ring->mqd_obj);
  4224. amdgpu_bo_unref(&ring->mqd_obj);
  4225. ring->mqd_obj = NULL;
  4226. }
  4227. }
  4228. }
  4229. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4230. {
  4231. int r, i, j;
  4232. u32 tmp;
  4233. bool use_doorbell = true;
  4234. u64 hqd_gpu_addr;
  4235. u64 mqd_gpu_addr;
  4236. u64 eop_gpu_addr;
  4237. u64 wb_gpu_addr;
  4238. u32 *buf;
  4239. struct vi_mqd *mqd;
  4240. /* init the pipes */
  4241. mutex_lock(&adev->srbm_mutex);
  4242. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4243. int me = (i < 4) ? 1 : 2;
  4244. int pipe = (i < 4) ? i : (i - 4);
  4245. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4246. eop_gpu_addr >>= 8;
  4247. vi_srbm_select(adev, me, pipe, 0, 0);
  4248. /* write the EOP addr */
  4249. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4250. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4251. /* set the VMID assigned */
  4252. WREG32(mmCP_HQD_VMID, 0);
  4253. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4254. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4255. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4256. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4257. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4258. }
  4259. vi_srbm_select(adev, 0, 0, 0, 0);
  4260. mutex_unlock(&adev->srbm_mutex);
  4261. /* init the queues. Just two for now. */
  4262. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4263. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4264. if (ring->mqd_obj == NULL) {
  4265. r = amdgpu_bo_create(adev,
  4266. sizeof(struct vi_mqd),
  4267. PAGE_SIZE, true,
  4268. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4269. NULL, &ring->mqd_obj);
  4270. if (r) {
  4271. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4272. return r;
  4273. }
  4274. }
  4275. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4276. if (unlikely(r != 0)) {
  4277. gfx_v8_0_cp_compute_fini(adev);
  4278. return r;
  4279. }
  4280. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4281. &mqd_gpu_addr);
  4282. if (r) {
  4283. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4284. gfx_v8_0_cp_compute_fini(adev);
  4285. return r;
  4286. }
  4287. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4288. if (r) {
  4289. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4290. gfx_v8_0_cp_compute_fini(adev);
  4291. return r;
  4292. }
  4293. /* init the mqd struct */
  4294. memset(buf, 0, sizeof(struct vi_mqd));
  4295. mqd = (struct vi_mqd *)buf;
  4296. mqd->header = 0xC0310800;
  4297. mqd->compute_pipelinestat_enable = 0x00000001;
  4298. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4299. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4300. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4301. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4302. mqd->compute_misc_reserved = 0x00000003;
  4303. mutex_lock(&adev->srbm_mutex);
  4304. vi_srbm_select(adev, ring->me,
  4305. ring->pipe,
  4306. ring->queue, 0);
  4307. /* disable wptr polling */
  4308. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4309. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4310. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4311. mqd->cp_hqd_eop_base_addr_lo =
  4312. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4313. mqd->cp_hqd_eop_base_addr_hi =
  4314. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4315. /* enable doorbell? */
  4316. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4317. if (use_doorbell) {
  4318. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4319. } else {
  4320. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4321. }
  4322. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4323. mqd->cp_hqd_pq_doorbell_control = tmp;
  4324. /* disable the queue if it's active */
  4325. mqd->cp_hqd_dequeue_request = 0;
  4326. mqd->cp_hqd_pq_rptr = 0;
  4327. mqd->cp_hqd_pq_wptr= 0;
  4328. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4329. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4330. for (j = 0; j < adev->usec_timeout; j++) {
  4331. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4332. break;
  4333. udelay(1);
  4334. }
  4335. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4336. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4337. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4338. }
  4339. /* set the pointer to the MQD */
  4340. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4341. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4342. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4343. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4344. /* set MQD vmid to 0 */
  4345. tmp = RREG32(mmCP_MQD_CONTROL);
  4346. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4347. WREG32(mmCP_MQD_CONTROL, tmp);
  4348. mqd->cp_mqd_control = tmp;
  4349. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4350. hqd_gpu_addr = ring->gpu_addr >> 8;
  4351. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4352. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4353. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4354. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4355. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4356. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4357. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4358. (order_base_2(ring->ring_size / 4) - 1));
  4359. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4360. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4361. #ifdef __BIG_ENDIAN
  4362. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4363. #endif
  4364. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4365. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4366. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4367. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4368. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4369. mqd->cp_hqd_pq_control = tmp;
  4370. /* set the wb address wether it's enabled or not */
  4371. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4372. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4373. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4374. upper_32_bits(wb_gpu_addr) & 0xffff;
  4375. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4376. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4377. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4378. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4379. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4380. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4381. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4382. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4383. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4384. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4385. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4386. /* enable the doorbell if requested */
  4387. if (use_doorbell) {
  4388. if ((adev->asic_type == CHIP_CARRIZO) ||
  4389. (adev->asic_type == CHIP_FIJI) ||
  4390. (adev->asic_type == CHIP_STONEY) ||
  4391. (adev->asic_type == CHIP_POLARIS11) ||
  4392. (adev->asic_type == CHIP_POLARIS10)) {
  4393. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4394. AMDGPU_DOORBELL_KIQ << 2);
  4395. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4396. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4397. }
  4398. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4399. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4400. DOORBELL_OFFSET, ring->doorbell_index);
  4401. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4402. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4403. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4404. mqd->cp_hqd_pq_doorbell_control = tmp;
  4405. } else {
  4406. mqd->cp_hqd_pq_doorbell_control = 0;
  4407. }
  4408. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4409. mqd->cp_hqd_pq_doorbell_control);
  4410. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4411. ring->wptr = 0;
  4412. mqd->cp_hqd_pq_wptr = ring->wptr;
  4413. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4414. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4415. /* set the vmid for the queue */
  4416. mqd->cp_hqd_vmid = 0;
  4417. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4418. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4419. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4420. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4421. mqd->cp_hqd_persistent_state = tmp;
  4422. if (adev->asic_type == CHIP_STONEY ||
  4423. adev->asic_type == CHIP_POLARIS11 ||
  4424. adev->asic_type == CHIP_POLARIS10) {
  4425. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4426. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4427. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4428. }
  4429. /* activate the queue */
  4430. mqd->cp_hqd_active = 1;
  4431. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4432. vi_srbm_select(adev, 0, 0, 0, 0);
  4433. mutex_unlock(&adev->srbm_mutex);
  4434. amdgpu_bo_kunmap(ring->mqd_obj);
  4435. amdgpu_bo_unreserve(ring->mqd_obj);
  4436. }
  4437. if (use_doorbell) {
  4438. tmp = RREG32(mmCP_PQ_STATUS);
  4439. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4440. WREG32(mmCP_PQ_STATUS, tmp);
  4441. }
  4442. gfx_v8_0_cp_compute_enable(adev, true);
  4443. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4444. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4445. ring->ready = true;
  4446. r = amdgpu_ring_test_ring(ring);
  4447. if (r)
  4448. ring->ready = false;
  4449. }
  4450. return 0;
  4451. }
  4452. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4453. {
  4454. int r;
  4455. if (!(adev->flags & AMD_IS_APU))
  4456. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4457. if (!adev->pp_enabled) {
  4458. if (!adev->firmware.smu_load) {
  4459. /* legacy firmware loading */
  4460. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4461. if (r)
  4462. return r;
  4463. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4464. if (r)
  4465. return r;
  4466. } else {
  4467. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4468. AMDGPU_UCODE_ID_CP_CE);
  4469. if (r)
  4470. return -EINVAL;
  4471. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4472. AMDGPU_UCODE_ID_CP_PFP);
  4473. if (r)
  4474. return -EINVAL;
  4475. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4476. AMDGPU_UCODE_ID_CP_ME);
  4477. if (r)
  4478. return -EINVAL;
  4479. if (adev->asic_type == CHIP_TOPAZ) {
  4480. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4481. if (r)
  4482. return r;
  4483. } else {
  4484. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4485. AMDGPU_UCODE_ID_CP_MEC1);
  4486. if (r)
  4487. return -EINVAL;
  4488. }
  4489. }
  4490. }
  4491. r = gfx_v8_0_cp_gfx_resume(adev);
  4492. if (r)
  4493. return r;
  4494. r = gfx_v8_0_cp_compute_resume(adev);
  4495. if (r)
  4496. return r;
  4497. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4498. return 0;
  4499. }
  4500. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4501. {
  4502. gfx_v8_0_cp_gfx_enable(adev, enable);
  4503. gfx_v8_0_cp_compute_enable(adev, enable);
  4504. }
  4505. static int gfx_v8_0_hw_init(void *handle)
  4506. {
  4507. int r;
  4508. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4509. gfx_v8_0_init_golden_registers(adev);
  4510. gfx_v8_0_gpu_init(adev);
  4511. r = gfx_v8_0_rlc_resume(adev);
  4512. if (r)
  4513. return r;
  4514. r = gfx_v8_0_cp_resume(adev);
  4515. if (r)
  4516. return r;
  4517. return r;
  4518. }
  4519. static int gfx_v8_0_hw_fini(void *handle)
  4520. {
  4521. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4522. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4523. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4524. gfx_v8_0_cp_enable(adev, false);
  4525. gfx_v8_0_rlc_stop(adev);
  4526. gfx_v8_0_cp_compute_fini(adev);
  4527. amdgpu_set_powergating_state(adev,
  4528. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4529. return 0;
  4530. }
  4531. static int gfx_v8_0_suspend(void *handle)
  4532. {
  4533. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4534. return gfx_v8_0_hw_fini(adev);
  4535. }
  4536. static int gfx_v8_0_resume(void *handle)
  4537. {
  4538. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4539. return gfx_v8_0_hw_init(adev);
  4540. }
  4541. static bool gfx_v8_0_is_idle(void *handle)
  4542. {
  4543. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4544. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4545. return false;
  4546. else
  4547. return true;
  4548. }
  4549. static int gfx_v8_0_wait_for_idle(void *handle)
  4550. {
  4551. unsigned i;
  4552. u32 tmp;
  4553. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4554. for (i = 0; i < adev->usec_timeout; i++) {
  4555. /* read MC_STATUS */
  4556. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4557. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  4558. return 0;
  4559. udelay(1);
  4560. }
  4561. return -ETIMEDOUT;
  4562. }
  4563. static int gfx_v8_0_check_soft_reset(void *handle)
  4564. {
  4565. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4566. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4567. u32 tmp;
  4568. /* GRBM_STATUS */
  4569. tmp = RREG32(mmGRBM_STATUS);
  4570. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4571. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4572. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4573. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4574. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4575. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4576. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4577. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4578. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4579. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4580. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4581. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4582. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4583. }
  4584. /* GRBM_STATUS2 */
  4585. tmp = RREG32(mmGRBM_STATUS2);
  4586. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4587. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4588. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4589. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4590. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4591. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4592. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4593. SOFT_RESET_CPF, 1);
  4594. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4595. SOFT_RESET_CPC, 1);
  4596. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4597. SOFT_RESET_CPG, 1);
  4598. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4599. SOFT_RESET_GRBM, 1);
  4600. }
  4601. /* SRBM_STATUS */
  4602. tmp = RREG32(mmSRBM_STATUS);
  4603. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4604. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4605. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4606. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4607. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4608. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4609. if (grbm_soft_reset || srbm_soft_reset) {
  4610. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = true;
  4611. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4612. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4613. } else {
  4614. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = false;
  4615. adev->gfx.grbm_soft_reset = 0;
  4616. adev->gfx.srbm_soft_reset = 0;
  4617. }
  4618. return 0;
  4619. }
  4620. static int gfx_v8_0_soft_reset(void *handle)
  4621. {
  4622. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4623. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4624. u32 tmp;
  4625. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4626. return 0;
  4627. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4628. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4629. if (grbm_soft_reset || srbm_soft_reset) {
  4630. tmp = RREG32(mmGMCON_DEBUG);
  4631. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4632. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4633. WREG32(mmGMCON_DEBUG, tmp);
  4634. udelay(50);
  4635. }
  4636. if (grbm_soft_reset) {
  4637. tmp = RREG32(mmGRBM_SOFT_RESET);
  4638. tmp |= grbm_soft_reset;
  4639. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4640. WREG32(mmGRBM_SOFT_RESET, tmp);
  4641. tmp = RREG32(mmGRBM_SOFT_RESET);
  4642. udelay(50);
  4643. tmp &= ~grbm_soft_reset;
  4644. WREG32(mmGRBM_SOFT_RESET, tmp);
  4645. tmp = RREG32(mmGRBM_SOFT_RESET);
  4646. }
  4647. if (srbm_soft_reset) {
  4648. tmp = RREG32(mmSRBM_SOFT_RESET);
  4649. tmp |= srbm_soft_reset;
  4650. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4651. WREG32(mmSRBM_SOFT_RESET, tmp);
  4652. tmp = RREG32(mmSRBM_SOFT_RESET);
  4653. udelay(50);
  4654. tmp &= ~srbm_soft_reset;
  4655. WREG32(mmSRBM_SOFT_RESET, tmp);
  4656. tmp = RREG32(mmSRBM_SOFT_RESET);
  4657. }
  4658. if (grbm_soft_reset || srbm_soft_reset) {
  4659. tmp = RREG32(mmGMCON_DEBUG);
  4660. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4661. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4662. WREG32(mmGMCON_DEBUG, tmp);
  4663. }
  4664. /* Wait a little for things to settle down */
  4665. udelay(50);
  4666. return 0;
  4667. }
  4668. /**
  4669. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4670. *
  4671. * @adev: amdgpu_device pointer
  4672. *
  4673. * Fetches a GPU clock counter snapshot.
  4674. * Returns the 64 bit clock counter snapshot.
  4675. */
  4676. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4677. {
  4678. uint64_t clock;
  4679. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4680. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4681. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4682. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4683. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4684. return clock;
  4685. }
  4686. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4687. uint32_t vmid,
  4688. uint32_t gds_base, uint32_t gds_size,
  4689. uint32_t gws_base, uint32_t gws_size,
  4690. uint32_t oa_base, uint32_t oa_size)
  4691. {
  4692. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4693. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4694. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4695. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4696. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4697. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4698. /* GDS Base */
  4699. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4700. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4701. WRITE_DATA_DST_SEL(0)));
  4702. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4703. amdgpu_ring_write(ring, 0);
  4704. amdgpu_ring_write(ring, gds_base);
  4705. /* GDS Size */
  4706. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4707. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4708. WRITE_DATA_DST_SEL(0)));
  4709. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4710. amdgpu_ring_write(ring, 0);
  4711. amdgpu_ring_write(ring, gds_size);
  4712. /* GWS */
  4713. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4714. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4715. WRITE_DATA_DST_SEL(0)));
  4716. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4717. amdgpu_ring_write(ring, 0);
  4718. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4719. /* OA */
  4720. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4721. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4722. WRITE_DATA_DST_SEL(0)));
  4723. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4724. amdgpu_ring_write(ring, 0);
  4725. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4726. }
  4727. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4728. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4729. .select_se_sh = &gfx_v8_0_select_se_sh,
  4730. };
  4731. static int gfx_v8_0_early_init(void *handle)
  4732. {
  4733. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4734. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4735. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4736. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4737. gfx_v8_0_set_ring_funcs(adev);
  4738. gfx_v8_0_set_irq_funcs(adev);
  4739. gfx_v8_0_set_gds_init(adev);
  4740. gfx_v8_0_set_rlc_funcs(adev);
  4741. return 0;
  4742. }
  4743. static int gfx_v8_0_late_init(void *handle)
  4744. {
  4745. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4746. int r;
  4747. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4748. if (r)
  4749. return r;
  4750. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4751. if (r)
  4752. return r;
  4753. /* requires IBs so do in late init after IB pool is initialized */
  4754. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4755. if (r)
  4756. return r;
  4757. amdgpu_set_powergating_state(adev,
  4758. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4759. return 0;
  4760. }
  4761. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4762. bool enable)
  4763. {
  4764. uint32_t data, temp;
  4765. if (adev->asic_type == CHIP_POLARIS11)
  4766. /* Send msg to SMU via Powerplay */
  4767. amdgpu_set_powergating_state(adev,
  4768. AMD_IP_BLOCK_TYPE_SMC,
  4769. enable ?
  4770. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4771. temp = data = RREG32(mmRLC_PG_CNTL);
  4772. /* Enable static MGPG */
  4773. if (enable)
  4774. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4775. else
  4776. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4777. if (temp != data)
  4778. WREG32(mmRLC_PG_CNTL, data);
  4779. }
  4780. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4781. bool enable)
  4782. {
  4783. uint32_t data, temp;
  4784. temp = data = RREG32(mmRLC_PG_CNTL);
  4785. /* Enable dynamic MGPG */
  4786. if (enable)
  4787. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4788. else
  4789. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4790. if (temp != data)
  4791. WREG32(mmRLC_PG_CNTL, data);
  4792. }
  4793. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4794. bool enable)
  4795. {
  4796. uint32_t data, temp;
  4797. temp = data = RREG32(mmRLC_PG_CNTL);
  4798. /* Enable quick PG */
  4799. if (enable)
  4800. data |= RLC_PG_CNTL__QUICK_PG_ENABLE_MASK;
  4801. else
  4802. data &= ~RLC_PG_CNTL__QUICK_PG_ENABLE_MASK;
  4803. if (temp != data)
  4804. WREG32(mmRLC_PG_CNTL, data);
  4805. }
  4806. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4807. bool enable)
  4808. {
  4809. u32 data, orig;
  4810. orig = data = RREG32(mmRLC_PG_CNTL);
  4811. if (enable)
  4812. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  4813. else
  4814. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  4815. if (orig != data)
  4816. WREG32(mmRLC_PG_CNTL, data);
  4817. }
  4818. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4819. bool enable)
  4820. {
  4821. u32 data, orig;
  4822. orig = data = RREG32(mmRLC_PG_CNTL);
  4823. if (enable)
  4824. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  4825. else
  4826. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  4827. if (orig != data)
  4828. WREG32(mmRLC_PG_CNTL, data);
  4829. /* Read any GFX register to wake up GFX. */
  4830. if (!enable)
  4831. data = RREG32(mmDB_RENDER_CONTROL);
  4832. }
  4833. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4834. bool enable)
  4835. {
  4836. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4837. cz_enable_gfx_cg_power_gating(adev, true);
  4838. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4839. cz_enable_gfx_pipeline_power_gating(adev, true);
  4840. } else {
  4841. cz_enable_gfx_cg_power_gating(adev, false);
  4842. cz_enable_gfx_pipeline_power_gating(adev, false);
  4843. }
  4844. }
  4845. static int gfx_v8_0_set_powergating_state(void *handle,
  4846. enum amd_powergating_state state)
  4847. {
  4848. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4849. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4850. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4851. return 0;
  4852. switch (adev->asic_type) {
  4853. case CHIP_CARRIZO:
  4854. case CHIP_STONEY:
  4855. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4856. cz_update_gfx_cg_power_gating(adev, enable);
  4857. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4858. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4859. else
  4860. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4861. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4862. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4863. else
  4864. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4865. break;
  4866. case CHIP_POLARIS11:
  4867. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4868. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4869. else
  4870. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4871. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4872. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4873. else
  4874. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4875. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4876. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4877. else
  4878. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4879. break;
  4880. default:
  4881. break;
  4882. }
  4883. return 0;
  4884. }
  4885. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4886. uint32_t reg_addr, uint32_t cmd)
  4887. {
  4888. uint32_t data;
  4889. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4890. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4891. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4892. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4893. if (adev->asic_type == CHIP_STONEY)
  4894. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4895. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4896. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4897. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4898. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4899. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4900. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4901. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4902. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4903. else
  4904. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4905. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4906. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4907. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4908. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4909. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4910. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4911. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4912. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4913. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4914. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4915. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4916. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4917. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4918. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4919. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4920. }
  4921. #define MSG_ENTER_RLC_SAFE_MODE 1
  4922. #define MSG_EXIT_RLC_SAFE_MODE 0
  4923. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4924. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4925. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4926. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4927. {
  4928. u32 data = 0;
  4929. unsigned i;
  4930. data = RREG32(mmRLC_CNTL);
  4931. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4932. return;
  4933. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4934. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4935. AMD_PG_SUPPORT_GFX_DMG))) {
  4936. data |= RLC_GPR_REG2__REQ_MASK;
  4937. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4938. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4939. WREG32(mmRLC_GPR_REG2, data);
  4940. for (i = 0; i < adev->usec_timeout; i++) {
  4941. if ((RREG32(mmRLC_GPM_STAT) &
  4942. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4943. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4944. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4945. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4946. break;
  4947. udelay(1);
  4948. }
  4949. for (i = 0; i < adev->usec_timeout; i++) {
  4950. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4951. break;
  4952. udelay(1);
  4953. }
  4954. adev->gfx.rlc.in_safe_mode = true;
  4955. }
  4956. }
  4957. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4958. {
  4959. u32 data;
  4960. unsigned i;
  4961. data = RREG32(mmRLC_CNTL);
  4962. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4963. return;
  4964. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4965. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4966. AMD_PG_SUPPORT_GFX_DMG))) {
  4967. data |= RLC_GPR_REG2__REQ_MASK;
  4968. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4969. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4970. WREG32(mmRLC_GPR_REG2, data);
  4971. adev->gfx.rlc.in_safe_mode = false;
  4972. }
  4973. for (i = 0; i < adev->usec_timeout; i++) {
  4974. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4975. break;
  4976. udelay(1);
  4977. }
  4978. }
  4979. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4980. {
  4981. u32 data;
  4982. unsigned i;
  4983. data = RREG32(mmRLC_CNTL);
  4984. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4985. return;
  4986. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4987. data |= RLC_SAFE_MODE__CMD_MASK;
  4988. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4989. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4990. WREG32(mmRLC_SAFE_MODE, data);
  4991. for (i = 0; i < adev->usec_timeout; i++) {
  4992. if ((RREG32(mmRLC_GPM_STAT) &
  4993. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4994. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4995. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4996. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4997. break;
  4998. udelay(1);
  4999. }
  5000. for (i = 0; i < adev->usec_timeout; i++) {
  5001. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  5002. break;
  5003. udelay(1);
  5004. }
  5005. adev->gfx.rlc.in_safe_mode = true;
  5006. }
  5007. }
  5008. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5009. {
  5010. u32 data = 0;
  5011. unsigned i;
  5012. data = RREG32(mmRLC_CNTL);
  5013. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5014. return;
  5015. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5016. if (adev->gfx.rlc.in_safe_mode) {
  5017. data |= RLC_SAFE_MODE__CMD_MASK;
  5018. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5019. WREG32(mmRLC_SAFE_MODE, data);
  5020. adev->gfx.rlc.in_safe_mode = false;
  5021. }
  5022. }
  5023. for (i = 0; i < adev->usec_timeout; i++) {
  5024. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  5025. break;
  5026. udelay(1);
  5027. }
  5028. }
  5029. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5030. {
  5031. adev->gfx.rlc.in_safe_mode = true;
  5032. }
  5033. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5034. {
  5035. adev->gfx.rlc.in_safe_mode = false;
  5036. }
  5037. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5038. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5039. .exit_safe_mode = cz_exit_rlc_safe_mode
  5040. };
  5041. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5042. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5043. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5044. };
  5045. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5046. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5047. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5048. };
  5049. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5050. bool enable)
  5051. {
  5052. uint32_t temp, data;
  5053. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5054. /* It is disabled by HW by default */
  5055. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5056. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5057. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5058. /* 1 - RLC memory Light sleep */
  5059. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  5060. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5061. if (temp != data)
  5062. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5063. }
  5064. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5065. /* 2 - CP memory Light sleep */
  5066. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  5067. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5068. if (temp != data)
  5069. WREG32(mmCP_MEM_SLP_CNTL, data);
  5070. }
  5071. }
  5072. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5073. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5074. if (adev->flags & AMD_IS_APU)
  5075. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5076. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5077. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5078. else
  5079. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5080. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5081. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5082. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5083. if (temp != data)
  5084. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5085. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5086. gfx_v8_0_wait_for_rlc_serdes(adev);
  5087. /* 5 - clear mgcg override */
  5088. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5089. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5090. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5091. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5092. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5093. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5094. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5095. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5096. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5097. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5098. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5099. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5100. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5101. if (temp != data)
  5102. WREG32(mmCGTS_SM_CTRL_REG, data);
  5103. }
  5104. udelay(50);
  5105. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5106. gfx_v8_0_wait_for_rlc_serdes(adev);
  5107. } else {
  5108. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5109. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5110. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5111. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5112. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5113. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5114. if (temp != data)
  5115. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5116. /* 2 - disable MGLS in RLC */
  5117. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5118. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5119. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5120. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5121. }
  5122. /* 3 - disable MGLS in CP */
  5123. data = RREG32(mmCP_MEM_SLP_CNTL);
  5124. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5125. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5126. WREG32(mmCP_MEM_SLP_CNTL, data);
  5127. }
  5128. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5129. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5130. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5131. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5132. if (temp != data)
  5133. WREG32(mmCGTS_SM_CTRL_REG, data);
  5134. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5135. gfx_v8_0_wait_for_rlc_serdes(adev);
  5136. /* 6 - set mgcg override */
  5137. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5138. udelay(50);
  5139. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5140. gfx_v8_0_wait_for_rlc_serdes(adev);
  5141. }
  5142. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5143. }
  5144. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5145. bool enable)
  5146. {
  5147. uint32_t temp, temp1, data, data1;
  5148. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5149. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5150. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5151. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5152. * Cmp_busy/GFX_Idle interrupts
  5153. */
  5154. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5155. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5156. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5157. if (temp1 != data1)
  5158. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5159. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5160. gfx_v8_0_wait_for_rlc_serdes(adev);
  5161. /* 3 - clear cgcg override */
  5162. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5163. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5164. gfx_v8_0_wait_for_rlc_serdes(adev);
  5165. /* 4 - write cmd to set CGLS */
  5166. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5167. /* 5 - enable cgcg */
  5168. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5169. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5170. /* enable cgls*/
  5171. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5172. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5173. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5174. if (temp1 != data1)
  5175. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5176. } else {
  5177. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5178. }
  5179. if (temp != data)
  5180. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5181. } else {
  5182. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5183. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5184. /* TEST CGCG */
  5185. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5186. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5187. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5188. if (temp1 != data1)
  5189. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5190. /* read gfx register to wake up cgcg */
  5191. RREG32(mmCB_CGTT_SCLK_CTRL);
  5192. RREG32(mmCB_CGTT_SCLK_CTRL);
  5193. RREG32(mmCB_CGTT_SCLK_CTRL);
  5194. RREG32(mmCB_CGTT_SCLK_CTRL);
  5195. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5196. gfx_v8_0_wait_for_rlc_serdes(adev);
  5197. /* write cmd to Set CGCG Overrride */
  5198. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5199. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5200. gfx_v8_0_wait_for_rlc_serdes(adev);
  5201. /* write cmd to Clear CGLS */
  5202. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5203. /* disable cgcg, cgls should be disabled too. */
  5204. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5205. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5206. if (temp != data)
  5207. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5208. }
  5209. gfx_v8_0_wait_for_rlc_serdes(adev);
  5210. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5211. }
  5212. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5213. bool enable)
  5214. {
  5215. if (enable) {
  5216. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5217. * === MGCG + MGLS + TS(CG/LS) ===
  5218. */
  5219. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5220. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5221. } else {
  5222. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5223. * === CGCG + CGLS ===
  5224. */
  5225. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5226. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5227. }
  5228. return 0;
  5229. }
  5230. static int gfx_v8_0_set_clockgating_state(void *handle,
  5231. enum amd_clockgating_state state)
  5232. {
  5233. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5234. switch (adev->asic_type) {
  5235. case CHIP_FIJI:
  5236. case CHIP_CARRIZO:
  5237. case CHIP_STONEY:
  5238. gfx_v8_0_update_gfx_clock_gating(adev,
  5239. state == AMD_CG_STATE_GATE ? true : false);
  5240. break;
  5241. default:
  5242. break;
  5243. }
  5244. return 0;
  5245. }
  5246. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  5247. {
  5248. u32 rptr;
  5249. rptr = ring->adev->wb.wb[ring->rptr_offs];
  5250. return rptr;
  5251. }
  5252. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5253. {
  5254. struct amdgpu_device *adev = ring->adev;
  5255. u32 wptr;
  5256. if (ring->use_doorbell)
  5257. /* XXX check if swapping is necessary on BE */
  5258. wptr = ring->adev->wb.wb[ring->wptr_offs];
  5259. else
  5260. wptr = RREG32(mmCP_RB0_WPTR);
  5261. return wptr;
  5262. }
  5263. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5264. {
  5265. struct amdgpu_device *adev = ring->adev;
  5266. if (ring->use_doorbell) {
  5267. /* XXX check if swapping is necessary on BE */
  5268. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5269. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5270. } else {
  5271. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5272. (void)RREG32(mmCP_RB0_WPTR);
  5273. }
  5274. }
  5275. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5276. {
  5277. u32 ref_and_mask, reg_mem_engine;
  5278. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5279. switch (ring->me) {
  5280. case 1:
  5281. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5282. break;
  5283. case 2:
  5284. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5285. break;
  5286. default:
  5287. return;
  5288. }
  5289. reg_mem_engine = 0;
  5290. } else {
  5291. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5292. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5293. }
  5294. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5295. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5296. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5297. reg_mem_engine));
  5298. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5299. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5300. amdgpu_ring_write(ring, ref_and_mask);
  5301. amdgpu_ring_write(ring, ref_and_mask);
  5302. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5303. }
  5304. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5305. {
  5306. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5307. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5308. WRITE_DATA_DST_SEL(0) |
  5309. WR_CONFIRM));
  5310. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5311. amdgpu_ring_write(ring, 0);
  5312. amdgpu_ring_write(ring, 1);
  5313. }
  5314. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5315. struct amdgpu_ib *ib,
  5316. unsigned vm_id, bool ctx_switch)
  5317. {
  5318. u32 header, control = 0;
  5319. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  5320. if (ctx_switch) {
  5321. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5322. amdgpu_ring_write(ring, 0);
  5323. }
  5324. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5325. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5326. else
  5327. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5328. control |= ib->length_dw | (vm_id << 24);
  5329. amdgpu_ring_write(ring, header);
  5330. amdgpu_ring_write(ring,
  5331. #ifdef __BIG_ENDIAN
  5332. (2 << 0) |
  5333. #endif
  5334. (ib->gpu_addr & 0xFFFFFFFC));
  5335. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5336. amdgpu_ring_write(ring, control);
  5337. }
  5338. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5339. struct amdgpu_ib *ib,
  5340. unsigned vm_id, bool ctx_switch)
  5341. {
  5342. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5343. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5344. amdgpu_ring_write(ring,
  5345. #ifdef __BIG_ENDIAN
  5346. (2 << 0) |
  5347. #endif
  5348. (ib->gpu_addr & 0xFFFFFFFC));
  5349. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5350. amdgpu_ring_write(ring, control);
  5351. }
  5352. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5353. u64 seq, unsigned flags)
  5354. {
  5355. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5356. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5357. /* EVENT_WRITE_EOP - flush caches, send int */
  5358. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5359. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5360. EOP_TC_ACTION_EN |
  5361. EOP_TC_WB_ACTION_EN |
  5362. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5363. EVENT_INDEX(5)));
  5364. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5365. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5366. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5367. amdgpu_ring_write(ring, lower_32_bits(seq));
  5368. amdgpu_ring_write(ring, upper_32_bits(seq));
  5369. }
  5370. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5371. {
  5372. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5373. uint32_t seq = ring->fence_drv.sync_seq;
  5374. uint64_t addr = ring->fence_drv.gpu_addr;
  5375. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5376. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5377. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5378. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5379. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5380. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5381. amdgpu_ring_write(ring, seq);
  5382. amdgpu_ring_write(ring, 0xffffffff);
  5383. amdgpu_ring_write(ring, 4); /* poll interval */
  5384. if (usepfp) {
  5385. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  5386. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5387. amdgpu_ring_write(ring, 0);
  5388. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5389. amdgpu_ring_write(ring, 0);
  5390. }
  5391. }
  5392. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5393. unsigned vm_id, uint64_t pd_addr)
  5394. {
  5395. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5396. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5397. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5398. WRITE_DATA_DST_SEL(0)) |
  5399. WR_CONFIRM);
  5400. if (vm_id < 8) {
  5401. amdgpu_ring_write(ring,
  5402. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5403. } else {
  5404. amdgpu_ring_write(ring,
  5405. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5406. }
  5407. amdgpu_ring_write(ring, 0);
  5408. amdgpu_ring_write(ring, pd_addr >> 12);
  5409. /* bits 0-15 are the VM contexts0-15 */
  5410. /* invalidate the cache */
  5411. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5412. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5413. WRITE_DATA_DST_SEL(0)));
  5414. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5415. amdgpu_ring_write(ring, 0);
  5416. amdgpu_ring_write(ring, 1 << vm_id);
  5417. /* wait for the invalidate to complete */
  5418. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5419. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5420. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5421. WAIT_REG_MEM_ENGINE(0))); /* me */
  5422. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5423. amdgpu_ring_write(ring, 0);
  5424. amdgpu_ring_write(ring, 0); /* ref */
  5425. amdgpu_ring_write(ring, 0); /* mask */
  5426. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5427. /* compute doesn't have PFP */
  5428. if (usepfp) {
  5429. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5430. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5431. amdgpu_ring_write(ring, 0x0);
  5432. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5433. amdgpu_ring_write(ring, 0);
  5434. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5435. amdgpu_ring_write(ring, 0);
  5436. }
  5437. }
  5438. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  5439. {
  5440. return ring->adev->wb.wb[ring->rptr_offs];
  5441. }
  5442. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5443. {
  5444. return ring->adev->wb.wb[ring->wptr_offs];
  5445. }
  5446. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5447. {
  5448. struct amdgpu_device *adev = ring->adev;
  5449. /* XXX check if swapping is necessary on BE */
  5450. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5451. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5452. }
  5453. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5454. u64 addr, u64 seq,
  5455. unsigned flags)
  5456. {
  5457. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5458. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5459. /* RELEASE_MEM - flush caches, send int */
  5460. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5461. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5462. EOP_TC_ACTION_EN |
  5463. EOP_TC_WB_ACTION_EN |
  5464. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5465. EVENT_INDEX(5)));
  5466. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5467. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5468. amdgpu_ring_write(ring, upper_32_bits(addr));
  5469. amdgpu_ring_write(ring, lower_32_bits(seq));
  5470. amdgpu_ring_write(ring, upper_32_bits(seq));
  5471. }
  5472. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5473. enum amdgpu_interrupt_state state)
  5474. {
  5475. u32 cp_int_cntl;
  5476. switch (state) {
  5477. case AMDGPU_IRQ_STATE_DISABLE:
  5478. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5479. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5480. TIME_STAMP_INT_ENABLE, 0);
  5481. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5482. break;
  5483. case AMDGPU_IRQ_STATE_ENABLE:
  5484. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5485. cp_int_cntl =
  5486. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5487. TIME_STAMP_INT_ENABLE, 1);
  5488. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5489. break;
  5490. default:
  5491. break;
  5492. }
  5493. }
  5494. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5495. int me, int pipe,
  5496. enum amdgpu_interrupt_state state)
  5497. {
  5498. u32 mec_int_cntl, mec_int_cntl_reg;
  5499. /*
  5500. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5501. * handles the setting of interrupts for this specific pipe. All other
  5502. * pipes' interrupts are set by amdkfd.
  5503. */
  5504. if (me == 1) {
  5505. switch (pipe) {
  5506. case 0:
  5507. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5508. break;
  5509. default:
  5510. DRM_DEBUG("invalid pipe %d\n", pipe);
  5511. return;
  5512. }
  5513. } else {
  5514. DRM_DEBUG("invalid me %d\n", me);
  5515. return;
  5516. }
  5517. switch (state) {
  5518. case AMDGPU_IRQ_STATE_DISABLE:
  5519. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5520. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5521. TIME_STAMP_INT_ENABLE, 0);
  5522. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5523. break;
  5524. case AMDGPU_IRQ_STATE_ENABLE:
  5525. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5526. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5527. TIME_STAMP_INT_ENABLE, 1);
  5528. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5529. break;
  5530. default:
  5531. break;
  5532. }
  5533. }
  5534. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5535. struct amdgpu_irq_src *source,
  5536. unsigned type,
  5537. enum amdgpu_interrupt_state state)
  5538. {
  5539. u32 cp_int_cntl;
  5540. switch (state) {
  5541. case AMDGPU_IRQ_STATE_DISABLE:
  5542. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5543. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5544. PRIV_REG_INT_ENABLE, 0);
  5545. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5546. break;
  5547. case AMDGPU_IRQ_STATE_ENABLE:
  5548. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5549. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5550. PRIV_REG_INT_ENABLE, 1);
  5551. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5552. break;
  5553. default:
  5554. break;
  5555. }
  5556. return 0;
  5557. }
  5558. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5559. struct amdgpu_irq_src *source,
  5560. unsigned type,
  5561. enum amdgpu_interrupt_state state)
  5562. {
  5563. u32 cp_int_cntl;
  5564. switch (state) {
  5565. case AMDGPU_IRQ_STATE_DISABLE:
  5566. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5567. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5568. PRIV_INSTR_INT_ENABLE, 0);
  5569. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5570. break;
  5571. case AMDGPU_IRQ_STATE_ENABLE:
  5572. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5573. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5574. PRIV_INSTR_INT_ENABLE, 1);
  5575. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5576. break;
  5577. default:
  5578. break;
  5579. }
  5580. return 0;
  5581. }
  5582. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5583. struct amdgpu_irq_src *src,
  5584. unsigned type,
  5585. enum amdgpu_interrupt_state state)
  5586. {
  5587. switch (type) {
  5588. case AMDGPU_CP_IRQ_GFX_EOP:
  5589. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5590. break;
  5591. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5592. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5593. break;
  5594. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5595. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5596. break;
  5597. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5598. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5599. break;
  5600. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5601. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5602. break;
  5603. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5604. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5605. break;
  5606. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5607. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5608. break;
  5609. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5610. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5611. break;
  5612. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5613. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5614. break;
  5615. default:
  5616. break;
  5617. }
  5618. return 0;
  5619. }
  5620. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5621. struct amdgpu_irq_src *source,
  5622. struct amdgpu_iv_entry *entry)
  5623. {
  5624. int i;
  5625. u8 me_id, pipe_id, queue_id;
  5626. struct amdgpu_ring *ring;
  5627. DRM_DEBUG("IH: CP EOP\n");
  5628. me_id = (entry->ring_id & 0x0c) >> 2;
  5629. pipe_id = (entry->ring_id & 0x03) >> 0;
  5630. queue_id = (entry->ring_id & 0x70) >> 4;
  5631. switch (me_id) {
  5632. case 0:
  5633. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5634. break;
  5635. case 1:
  5636. case 2:
  5637. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5638. ring = &adev->gfx.compute_ring[i];
  5639. /* Per-queue interrupt is supported for MEC starting from VI.
  5640. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5641. */
  5642. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5643. amdgpu_fence_process(ring);
  5644. }
  5645. break;
  5646. }
  5647. return 0;
  5648. }
  5649. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5650. struct amdgpu_irq_src *source,
  5651. struct amdgpu_iv_entry *entry)
  5652. {
  5653. DRM_ERROR("Illegal register access in command stream\n");
  5654. schedule_work(&adev->reset_work);
  5655. return 0;
  5656. }
  5657. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5658. struct amdgpu_irq_src *source,
  5659. struct amdgpu_iv_entry *entry)
  5660. {
  5661. DRM_ERROR("Illegal instruction in command stream\n");
  5662. schedule_work(&adev->reset_work);
  5663. return 0;
  5664. }
  5665. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5666. .name = "gfx_v8_0",
  5667. .early_init = gfx_v8_0_early_init,
  5668. .late_init = gfx_v8_0_late_init,
  5669. .sw_init = gfx_v8_0_sw_init,
  5670. .sw_fini = gfx_v8_0_sw_fini,
  5671. .hw_init = gfx_v8_0_hw_init,
  5672. .hw_fini = gfx_v8_0_hw_fini,
  5673. .suspend = gfx_v8_0_suspend,
  5674. .resume = gfx_v8_0_resume,
  5675. .is_idle = gfx_v8_0_is_idle,
  5676. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5677. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5678. .soft_reset = gfx_v8_0_soft_reset,
  5679. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5680. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5681. };
  5682. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5683. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  5684. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5685. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5686. .parse_cs = NULL,
  5687. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5688. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5689. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5690. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5691. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5692. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5693. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5694. .test_ring = gfx_v8_0_ring_test_ring,
  5695. .test_ib = gfx_v8_0_ring_test_ib,
  5696. .insert_nop = amdgpu_ring_insert_nop,
  5697. .pad_ib = amdgpu_ring_generic_pad_ib,
  5698. };
  5699. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5700. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  5701. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5702. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5703. .parse_cs = NULL,
  5704. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5705. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5706. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5707. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5708. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5709. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5710. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5711. .test_ring = gfx_v8_0_ring_test_ring,
  5712. .test_ib = gfx_v8_0_ring_test_ib,
  5713. .insert_nop = amdgpu_ring_insert_nop,
  5714. .pad_ib = amdgpu_ring_generic_pad_ib,
  5715. };
  5716. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5717. {
  5718. int i;
  5719. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5720. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5721. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5722. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5723. }
  5724. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5725. .set = gfx_v8_0_set_eop_interrupt_state,
  5726. .process = gfx_v8_0_eop_irq,
  5727. };
  5728. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5729. .set = gfx_v8_0_set_priv_reg_fault_state,
  5730. .process = gfx_v8_0_priv_reg_irq,
  5731. };
  5732. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5733. .set = gfx_v8_0_set_priv_inst_fault_state,
  5734. .process = gfx_v8_0_priv_inst_irq,
  5735. };
  5736. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5737. {
  5738. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5739. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5740. adev->gfx.priv_reg_irq.num_types = 1;
  5741. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5742. adev->gfx.priv_inst_irq.num_types = 1;
  5743. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5744. }
  5745. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5746. {
  5747. switch (adev->asic_type) {
  5748. case CHIP_TOPAZ:
  5749. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5750. break;
  5751. case CHIP_STONEY:
  5752. case CHIP_CARRIZO:
  5753. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5754. break;
  5755. default:
  5756. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5757. break;
  5758. }
  5759. }
  5760. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5761. {
  5762. /* init asci gds info */
  5763. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5764. adev->gds.gws.total_size = 64;
  5765. adev->gds.oa.total_size = 16;
  5766. if (adev->gds.mem.total_size == 64 * 1024) {
  5767. adev->gds.mem.gfx_partition_size = 4096;
  5768. adev->gds.mem.cs_partition_size = 4096;
  5769. adev->gds.gws.gfx_partition_size = 4;
  5770. adev->gds.gws.cs_partition_size = 4;
  5771. adev->gds.oa.gfx_partition_size = 4;
  5772. adev->gds.oa.cs_partition_size = 1;
  5773. } else {
  5774. adev->gds.mem.gfx_partition_size = 1024;
  5775. adev->gds.mem.cs_partition_size = 1024;
  5776. adev->gds.gws.gfx_partition_size = 16;
  5777. adev->gds.gws.cs_partition_size = 16;
  5778. adev->gds.oa.gfx_partition_size = 4;
  5779. adev->gds.oa.cs_partition_size = 4;
  5780. }
  5781. }
  5782. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5783. u32 bitmap)
  5784. {
  5785. u32 data;
  5786. if (!bitmap)
  5787. return;
  5788. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5789. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5790. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5791. }
  5792. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5793. {
  5794. u32 data, mask;
  5795. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  5796. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5797. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5798. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5799. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5800. return (~data) & mask;
  5801. }
  5802. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5803. {
  5804. int i, j, k, counter, active_cu_number = 0;
  5805. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5806. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5807. unsigned disable_masks[4 * 2];
  5808. memset(cu_info, 0, sizeof(*cu_info));
  5809. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5810. mutex_lock(&adev->grbm_idx_mutex);
  5811. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5812. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5813. mask = 1;
  5814. ao_bitmap = 0;
  5815. counter = 0;
  5816. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  5817. if (i < 4 && j < 2)
  5818. gfx_v8_0_set_user_cu_inactive_bitmap(
  5819. adev, disable_masks[i * 2 + j]);
  5820. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5821. cu_info->bitmap[i][j] = bitmap;
  5822. for (k = 0; k < 16; k ++) {
  5823. if (bitmap & mask) {
  5824. if (counter < 2)
  5825. ao_bitmap |= mask;
  5826. counter ++;
  5827. }
  5828. mask <<= 1;
  5829. }
  5830. active_cu_number += counter;
  5831. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5832. }
  5833. }
  5834. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5835. mutex_unlock(&adev->grbm_idx_mutex);
  5836. cu_info->number = active_cu_number;
  5837. cu_info->ao_cu_mask = ao_cu_mask;
  5838. }