cpu-features.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 2004 Ralf Baechle
  7. * Copyright (C) 2004 Maciej W. Rozycki
  8. */
  9. #ifndef __ASM_CPU_FEATURES_H
  10. #define __ASM_CPU_FEATURES_H
  11. #include <asm/cpu.h>
  12. #include <asm/cpu-info.h>
  13. #include <cpu-feature-overrides.h>
  14. /*
  15. * SMP assumption: Options of CPU 0 are a superset of all processors.
  16. * This is true for all known MIPS systems.
  17. */
  18. #ifndef cpu_has_tlb
  19. #define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
  20. #endif
  21. #ifndef cpu_has_tlbinv
  22. #define cpu_has_tlbinv (cpu_data[0].options & MIPS_CPU_TLBINV)
  23. #endif
  24. #ifndef cpu_has_segments
  25. #define cpu_has_segments (cpu_data[0].options & MIPS_CPU_SEGMENTS)
  26. #endif
  27. #ifndef cpu_has_eva
  28. #define cpu_has_eva (cpu_data[0].options & MIPS_CPU_EVA)
  29. #endif
  30. #ifndef cpu_has_htw
  31. #define cpu_has_htw (cpu_data[0].options & MIPS_CPU_HTW)
  32. #endif
  33. #ifndef cpu_has_rixiex
  34. #define cpu_has_rixiex (cpu_data[0].options & MIPS_CPU_RIXIEX)
  35. #endif
  36. #ifndef cpu_has_maar
  37. #define cpu_has_maar (cpu_data[0].options & MIPS_CPU_MAAR)
  38. #endif
  39. /*
  40. * For the moment we don't consider R6000 and R8000 so we can assume that
  41. * anything that doesn't support R4000-style exceptions and interrupts is
  42. * R3000-like. Users should still treat these two macro definitions as
  43. * opaque.
  44. */
  45. #ifndef cpu_has_3kex
  46. #define cpu_has_3kex (!cpu_has_4kex)
  47. #endif
  48. #ifndef cpu_has_4kex
  49. #define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
  50. #endif
  51. #ifndef cpu_has_3k_cache
  52. #define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
  53. #endif
  54. #define cpu_has_6k_cache 0
  55. #define cpu_has_8k_cache 0
  56. #ifndef cpu_has_4k_cache
  57. #define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
  58. #endif
  59. #ifndef cpu_has_tx39_cache
  60. #define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
  61. #endif
  62. #ifndef cpu_has_octeon_cache
  63. #define cpu_has_octeon_cache 0
  64. #endif
  65. #ifndef cpu_has_fpu
  66. #define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
  67. #define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
  68. #else
  69. #define raw_cpu_has_fpu cpu_has_fpu
  70. #endif
  71. #ifndef cpu_has_32fpr
  72. #define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
  73. #endif
  74. #ifndef cpu_has_counter
  75. #define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
  76. #endif
  77. #ifndef cpu_has_watch
  78. #define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
  79. #endif
  80. #ifndef cpu_has_divec
  81. #define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
  82. #endif
  83. #ifndef cpu_has_vce
  84. #define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
  85. #endif
  86. #ifndef cpu_has_cache_cdex_p
  87. #define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
  88. #endif
  89. #ifndef cpu_has_cache_cdex_s
  90. #define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
  91. #endif
  92. #ifndef cpu_has_prefetch
  93. #define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
  94. #endif
  95. #ifndef cpu_has_mcheck
  96. #define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
  97. #endif
  98. #ifndef cpu_has_ejtag
  99. #define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
  100. #endif
  101. #ifndef cpu_has_llsc
  102. #define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
  103. #endif
  104. #ifndef kernel_uses_llsc
  105. #define kernel_uses_llsc cpu_has_llsc
  106. #endif
  107. #ifndef cpu_has_mips16
  108. #define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
  109. #endif
  110. #ifndef cpu_has_mdmx
  111. #define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
  112. #endif
  113. #ifndef cpu_has_mips3d
  114. #define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
  115. #endif
  116. #ifndef cpu_has_smartmips
  117. #define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
  118. #endif
  119. #ifndef cpu_has_rixi
  120. # ifdef CONFIG_64BIT
  121. # define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
  122. # else /* CONFIG_32BIT */
  123. # define cpu_has_rixi ((cpu_data[0].options & MIPS_CPU_RIXI) && !cpu_has_64bits)
  124. # endif
  125. #endif
  126. #ifndef cpu_has_mmips
  127. # ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
  128. # define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
  129. # else
  130. # define cpu_has_mmips 0
  131. # endif
  132. #endif
  133. #ifndef cpu_has_vtag_icache
  134. #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
  135. #endif
  136. #ifndef cpu_has_dc_aliases
  137. #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
  138. #endif
  139. #ifndef cpu_has_ic_fills_f_dc
  140. #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
  141. #endif
  142. #ifndef cpu_has_pindexed_dcache
  143. #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
  144. #endif
  145. #ifndef cpu_has_local_ebase
  146. #define cpu_has_local_ebase 1
  147. #endif
  148. /*
  149. * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
  150. * such as the R10000 have I-Caches that snoop local stores; the embedded ones
  151. * don't. For maintaining I-cache coherency this means we need to flush the
  152. * D-cache all the way back to whever the I-cache does refills from, so the
  153. * I-cache has a chance to see the new data at all. Then we have to flush the
  154. * I-cache also.
  155. * Note we may have been rescheduled and may no longer be running on the CPU
  156. * that did the store so we can't optimize this into only doing the flush on
  157. * the local CPU.
  158. */
  159. #ifndef cpu_icache_snoops_remote_store
  160. #ifdef CONFIG_SMP
  161. #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
  162. #else
  163. #define cpu_icache_snoops_remote_store 1
  164. #endif
  165. #endif
  166. #ifndef cpu_has_mips_2
  167. # define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
  168. #endif
  169. #ifndef cpu_has_mips_3
  170. # define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
  171. #endif
  172. #ifndef cpu_has_mips_4
  173. # define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
  174. #endif
  175. #ifndef cpu_has_mips_5
  176. # define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
  177. #endif
  178. #ifndef cpu_has_mips32r1
  179. # define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
  180. #endif
  181. #ifndef cpu_has_mips32r2
  182. # define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
  183. #endif
  184. #ifndef cpu_has_mips64r1
  185. # define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
  186. #endif
  187. #ifndef cpu_has_mips64r2
  188. # define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
  189. #endif
  190. /*
  191. * Shortcuts ...
  192. */
  193. #define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
  194. #define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
  195. #define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
  196. #define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
  197. #define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
  198. #define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
  199. #define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
  200. #define cpu_has_mips_4_5_r2 (cpu_has_mips_4_5 | cpu_has_mips_r2)
  201. #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
  202. #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
  203. #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
  204. #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
  205. #define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
  206. cpu_has_mips64r1 | cpu_has_mips64r2)
  207. #ifndef cpu_has_mips_r2_exec_hazard
  208. #define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
  209. #endif
  210. /*
  211. * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
  212. * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
  213. * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
  214. * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
  215. */
  216. #ifndef cpu_has_clo_clz
  217. #define cpu_has_clo_clz cpu_has_mips_r
  218. #endif
  219. /*
  220. * MIPS32 R2, MIPS64 R2, Loongson 3A and Octeon have WSBH.
  221. * MIPS64 R2, Loongson 3A and Octeon have WSBH, DSBH and DSHD.
  222. * This indicates the availability of WSBH and in case of 64 bit CPUs also
  223. * DSBH and DSHD.
  224. */
  225. #ifndef cpu_has_wsbh
  226. #define cpu_has_wsbh cpu_has_mips_r2
  227. #endif
  228. #ifndef cpu_has_dsp
  229. #define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
  230. #endif
  231. #ifndef cpu_has_dsp2
  232. #define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
  233. #endif
  234. #ifndef cpu_has_mipsmt
  235. #define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
  236. #endif
  237. #ifndef cpu_has_userlocal
  238. #define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
  239. #endif
  240. #ifdef CONFIG_32BIT
  241. # ifndef cpu_has_nofpuex
  242. # define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
  243. # endif
  244. # ifndef cpu_has_64bits
  245. # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  246. # endif
  247. # ifndef cpu_has_64bit_zero_reg
  248. # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  249. # endif
  250. # ifndef cpu_has_64bit_gp_regs
  251. # define cpu_has_64bit_gp_regs 0
  252. # endif
  253. # ifndef cpu_has_64bit_addresses
  254. # define cpu_has_64bit_addresses 0
  255. # endif
  256. # ifndef cpu_vmbits
  257. # define cpu_vmbits 31
  258. # endif
  259. #endif
  260. #ifdef CONFIG_64BIT
  261. # ifndef cpu_has_nofpuex
  262. # define cpu_has_nofpuex 0
  263. # endif
  264. # ifndef cpu_has_64bits
  265. # define cpu_has_64bits 1
  266. # endif
  267. # ifndef cpu_has_64bit_zero_reg
  268. # define cpu_has_64bit_zero_reg 1
  269. # endif
  270. # ifndef cpu_has_64bit_gp_regs
  271. # define cpu_has_64bit_gp_regs 1
  272. # endif
  273. # ifndef cpu_has_64bit_addresses
  274. # define cpu_has_64bit_addresses 1
  275. # endif
  276. # ifndef cpu_vmbits
  277. # define cpu_vmbits cpu_data[0].vmbits
  278. # define __NEED_VMBITS_PROBE
  279. # endif
  280. #endif
  281. #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
  282. # define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
  283. #elif !defined(cpu_has_vint)
  284. # define cpu_has_vint 0
  285. #endif
  286. #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
  287. # define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
  288. #elif !defined(cpu_has_veic)
  289. # define cpu_has_veic 0
  290. #endif
  291. #ifndef cpu_has_inclusive_pcaches
  292. #define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
  293. #endif
  294. #ifndef cpu_dcache_line_size
  295. #define cpu_dcache_line_size() cpu_data[0].dcache.linesz
  296. #endif
  297. #ifndef cpu_icache_line_size
  298. #define cpu_icache_line_size() cpu_data[0].icache.linesz
  299. #endif
  300. #ifndef cpu_scache_line_size
  301. #define cpu_scache_line_size() cpu_data[0].scache.linesz
  302. #endif
  303. #ifndef cpu_hwrena_impl_bits
  304. #define cpu_hwrena_impl_bits 0
  305. #endif
  306. #ifndef cpu_has_perf_cntr_intr_bit
  307. #define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
  308. #endif
  309. #ifndef cpu_has_vz
  310. #define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
  311. #endif
  312. #if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
  313. # define cpu_has_msa (cpu_data[0].ases & MIPS_ASE_MSA)
  314. #elif !defined(cpu_has_msa)
  315. # define cpu_has_msa 0
  316. #endif
  317. #endif /* __ASM_CPU_FEATURES_H */