amdgpu_pm.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_drv.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_dpm.h"
  28. #include "atom.h"
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include "amd_powerplay.h"
  33. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  34. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  35. {
  36. if (adev->pp_enabled)
  37. /* TODO */
  38. return;
  39. if (adev->pm.dpm_enabled) {
  40. mutex_lock(&adev->pm.mutex);
  41. if (power_supply_is_system_supplied() > 0)
  42. adev->pm.dpm.ac_power = true;
  43. else
  44. adev->pm.dpm.ac_power = false;
  45. if (adev->pm.funcs->enable_bapm)
  46. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  47. mutex_unlock(&adev->pm.mutex);
  48. }
  49. }
  50. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  51. struct device_attribute *attr,
  52. char *buf)
  53. {
  54. struct drm_device *ddev = dev_get_drvdata(dev);
  55. struct amdgpu_device *adev = ddev->dev_private;
  56. enum amd_pm_state_type pm;
  57. if (adev->pp_enabled) {
  58. pm = amdgpu_dpm_get_current_power_state(adev);
  59. } else
  60. pm = adev->pm.dpm.user_state;
  61. return snprintf(buf, PAGE_SIZE, "%s\n",
  62. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  63. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  64. }
  65. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  66. struct device_attribute *attr,
  67. const char *buf,
  68. size_t count)
  69. {
  70. struct drm_device *ddev = dev_get_drvdata(dev);
  71. struct amdgpu_device *adev = ddev->dev_private;
  72. enum amd_pm_state_type state;
  73. if (strncmp("battery", buf, strlen("battery")) == 0)
  74. state = POWER_STATE_TYPE_BATTERY;
  75. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  76. state = POWER_STATE_TYPE_BALANCED;
  77. else if (strncmp("performance", buf, strlen("performance")) == 0)
  78. state = POWER_STATE_TYPE_PERFORMANCE;
  79. else {
  80. count = -EINVAL;
  81. goto fail;
  82. }
  83. if (adev->pp_enabled) {
  84. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  85. } else {
  86. mutex_lock(&adev->pm.mutex);
  87. adev->pm.dpm.user_state = state;
  88. mutex_unlock(&adev->pm.mutex);
  89. /* Can't set dpm state when the card is off */
  90. if (!(adev->flags & AMD_IS_PX) ||
  91. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  92. amdgpu_pm_compute_clocks(adev);
  93. }
  94. fail:
  95. return count;
  96. }
  97. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  98. struct device_attribute *attr,
  99. char *buf)
  100. {
  101. struct drm_device *ddev = dev_get_drvdata(dev);
  102. struct amdgpu_device *adev = ddev->dev_private;
  103. enum amd_dpm_forced_level level;
  104. if ((adev->flags & AMD_IS_PX) &&
  105. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  106. return snprintf(buf, PAGE_SIZE, "off\n");
  107. level = amdgpu_dpm_get_performance_level(adev);
  108. return snprintf(buf, PAGE_SIZE, "%s\n",
  109. (level & (AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  110. (level & AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  111. (level & AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  112. (level & AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
  113. (level & AMD_DPM_FORCED_LEVEL_PROFILING) ? "profiling" :
  114. "unknown"));
  115. }
  116. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  117. struct device_attribute *attr,
  118. const char *buf,
  119. size_t count)
  120. {
  121. struct drm_device *ddev = dev_get_drvdata(dev);
  122. struct amdgpu_device *adev = ddev->dev_private;
  123. enum amd_dpm_forced_level level;
  124. enum amd_dpm_forced_level current_level;
  125. int ret = 0;
  126. /* Can't force performance level when the card is off */
  127. if ((adev->flags & AMD_IS_PX) &&
  128. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  129. return -EINVAL;
  130. current_level = amdgpu_dpm_get_performance_level(adev);
  131. if (strncmp("low", buf, strlen("low")) == 0) {
  132. level = AMD_DPM_FORCED_LEVEL_LOW;
  133. } else if (strncmp("high", buf, strlen("high")) == 0) {
  134. level = AMD_DPM_FORCED_LEVEL_HIGH;
  135. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  136. level = AMD_DPM_FORCED_LEVEL_AUTO;
  137. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  138. level = AMD_DPM_FORCED_LEVEL_MANUAL;
  139. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  140. level = AMD_DPM_FORCED_LEVEL_PROFILING;
  141. } else {
  142. count = -EINVAL;
  143. goto fail;
  144. }
  145. if (current_level == level)
  146. return 0;
  147. if (level == AMD_DPM_FORCED_LEVEL_PROFILING)
  148. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
  149. AMD_CG_STATE_UNGATE);
  150. else if (level != AMD_DPM_FORCED_LEVEL_PROFILING &&
  151. current_level == AMD_DPM_FORCED_LEVEL_PROFILING)
  152. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
  153. AMD_CG_STATE_GATE);
  154. if (adev->pp_enabled)
  155. amdgpu_dpm_force_performance_level(adev, level);
  156. else {
  157. mutex_lock(&adev->pm.mutex);
  158. if (adev->pm.dpm.thermal_active) {
  159. count = -EINVAL;
  160. mutex_unlock(&adev->pm.mutex);
  161. goto fail;
  162. }
  163. ret = amdgpu_dpm_force_performance_level(adev, level);
  164. if (ret)
  165. count = -EINVAL;
  166. else
  167. adev->pm.dpm.forced_level = level;
  168. mutex_unlock(&adev->pm.mutex);
  169. }
  170. fail:
  171. return count;
  172. }
  173. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  174. struct device_attribute *attr,
  175. char *buf)
  176. {
  177. struct drm_device *ddev = dev_get_drvdata(dev);
  178. struct amdgpu_device *adev = ddev->dev_private;
  179. struct pp_states_info data;
  180. int i, buf_len;
  181. if (adev->pp_enabled)
  182. amdgpu_dpm_get_pp_num_states(adev, &data);
  183. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  184. for (i = 0; i < data.nums; i++)
  185. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  186. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  187. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  188. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  189. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  190. return buf_len;
  191. }
  192. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  193. struct device_attribute *attr,
  194. char *buf)
  195. {
  196. struct drm_device *ddev = dev_get_drvdata(dev);
  197. struct amdgpu_device *adev = ddev->dev_private;
  198. struct pp_states_info data;
  199. enum amd_pm_state_type pm = 0;
  200. int i = 0;
  201. if (adev->pp_enabled) {
  202. pm = amdgpu_dpm_get_current_power_state(adev);
  203. amdgpu_dpm_get_pp_num_states(adev, &data);
  204. for (i = 0; i < data.nums; i++) {
  205. if (pm == data.states[i])
  206. break;
  207. }
  208. if (i == data.nums)
  209. i = -EINVAL;
  210. }
  211. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  212. }
  213. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  214. struct device_attribute *attr,
  215. char *buf)
  216. {
  217. struct drm_device *ddev = dev_get_drvdata(dev);
  218. struct amdgpu_device *adev = ddev->dev_private;
  219. struct pp_states_info data;
  220. enum amd_pm_state_type pm = 0;
  221. int i;
  222. if (adev->pp_force_state_enabled && adev->pp_enabled) {
  223. pm = amdgpu_dpm_get_current_power_state(adev);
  224. amdgpu_dpm_get_pp_num_states(adev, &data);
  225. for (i = 0; i < data.nums; i++) {
  226. if (pm == data.states[i])
  227. break;
  228. }
  229. if (i == data.nums)
  230. i = -EINVAL;
  231. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  232. } else
  233. return snprintf(buf, PAGE_SIZE, "\n");
  234. }
  235. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  236. struct device_attribute *attr,
  237. const char *buf,
  238. size_t count)
  239. {
  240. struct drm_device *ddev = dev_get_drvdata(dev);
  241. struct amdgpu_device *adev = ddev->dev_private;
  242. enum amd_pm_state_type state = 0;
  243. unsigned long idx;
  244. int ret;
  245. if (strlen(buf) == 1)
  246. adev->pp_force_state_enabled = false;
  247. else if (adev->pp_enabled) {
  248. struct pp_states_info data;
  249. ret = kstrtoul(buf, 0, &idx);
  250. if (ret || idx >= ARRAY_SIZE(data.states)) {
  251. count = -EINVAL;
  252. goto fail;
  253. }
  254. amdgpu_dpm_get_pp_num_states(adev, &data);
  255. state = data.states[idx];
  256. /* only set user selected power states */
  257. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  258. state != POWER_STATE_TYPE_DEFAULT) {
  259. amdgpu_dpm_dispatch_task(adev,
  260. AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  261. adev->pp_force_state_enabled = true;
  262. }
  263. }
  264. fail:
  265. return count;
  266. }
  267. static ssize_t amdgpu_get_pp_table(struct device *dev,
  268. struct device_attribute *attr,
  269. char *buf)
  270. {
  271. struct drm_device *ddev = dev_get_drvdata(dev);
  272. struct amdgpu_device *adev = ddev->dev_private;
  273. char *table = NULL;
  274. int size;
  275. if (adev->pp_enabled)
  276. size = amdgpu_dpm_get_pp_table(adev, &table);
  277. else
  278. return 0;
  279. if (size >= PAGE_SIZE)
  280. size = PAGE_SIZE - 1;
  281. memcpy(buf, table, size);
  282. return size;
  283. }
  284. static ssize_t amdgpu_set_pp_table(struct device *dev,
  285. struct device_attribute *attr,
  286. const char *buf,
  287. size_t count)
  288. {
  289. struct drm_device *ddev = dev_get_drvdata(dev);
  290. struct amdgpu_device *adev = ddev->dev_private;
  291. if (adev->pp_enabled)
  292. amdgpu_dpm_set_pp_table(adev, buf, count);
  293. return count;
  294. }
  295. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  296. struct device_attribute *attr,
  297. char *buf)
  298. {
  299. struct drm_device *ddev = dev_get_drvdata(dev);
  300. struct amdgpu_device *adev = ddev->dev_private;
  301. ssize_t size = 0;
  302. if (adev->pp_enabled)
  303. size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  304. else if (adev->pm.funcs->print_clock_levels)
  305. size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
  306. return size;
  307. }
  308. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  309. struct device_attribute *attr,
  310. const char *buf,
  311. size_t count)
  312. {
  313. struct drm_device *ddev = dev_get_drvdata(dev);
  314. struct amdgpu_device *adev = ddev->dev_private;
  315. int ret;
  316. long level;
  317. uint32_t i, mask = 0;
  318. char sub_str[2];
  319. for (i = 0; i < strlen(buf); i++) {
  320. if (*(buf + i) == '\n')
  321. continue;
  322. sub_str[0] = *(buf + i);
  323. sub_str[1] = '\0';
  324. ret = kstrtol(sub_str, 0, &level);
  325. if (ret) {
  326. count = -EINVAL;
  327. goto fail;
  328. }
  329. mask |= 1 << level;
  330. }
  331. if (adev->pp_enabled)
  332. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  333. else if (adev->pm.funcs->force_clock_level)
  334. adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
  335. fail:
  336. return count;
  337. }
  338. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  339. struct device_attribute *attr,
  340. char *buf)
  341. {
  342. struct drm_device *ddev = dev_get_drvdata(dev);
  343. struct amdgpu_device *adev = ddev->dev_private;
  344. ssize_t size = 0;
  345. if (adev->pp_enabled)
  346. size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  347. else if (adev->pm.funcs->print_clock_levels)
  348. size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
  349. return size;
  350. }
  351. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  352. struct device_attribute *attr,
  353. const char *buf,
  354. size_t count)
  355. {
  356. struct drm_device *ddev = dev_get_drvdata(dev);
  357. struct amdgpu_device *adev = ddev->dev_private;
  358. int ret;
  359. long level;
  360. uint32_t i, mask = 0;
  361. char sub_str[2];
  362. for (i = 0; i < strlen(buf); i++) {
  363. if (*(buf + i) == '\n')
  364. continue;
  365. sub_str[0] = *(buf + i);
  366. sub_str[1] = '\0';
  367. ret = kstrtol(sub_str, 0, &level);
  368. if (ret) {
  369. count = -EINVAL;
  370. goto fail;
  371. }
  372. mask |= 1 << level;
  373. }
  374. if (adev->pp_enabled)
  375. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  376. else if (adev->pm.funcs->force_clock_level)
  377. adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
  378. fail:
  379. return count;
  380. }
  381. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  382. struct device_attribute *attr,
  383. char *buf)
  384. {
  385. struct drm_device *ddev = dev_get_drvdata(dev);
  386. struct amdgpu_device *adev = ddev->dev_private;
  387. ssize_t size = 0;
  388. if (adev->pp_enabled)
  389. size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  390. else if (adev->pm.funcs->print_clock_levels)
  391. size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
  392. return size;
  393. }
  394. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  395. struct device_attribute *attr,
  396. const char *buf,
  397. size_t count)
  398. {
  399. struct drm_device *ddev = dev_get_drvdata(dev);
  400. struct amdgpu_device *adev = ddev->dev_private;
  401. int ret;
  402. long level;
  403. uint32_t i, mask = 0;
  404. char sub_str[2];
  405. for (i = 0; i < strlen(buf); i++) {
  406. if (*(buf + i) == '\n')
  407. continue;
  408. sub_str[0] = *(buf + i);
  409. sub_str[1] = '\0';
  410. ret = kstrtol(sub_str, 0, &level);
  411. if (ret) {
  412. count = -EINVAL;
  413. goto fail;
  414. }
  415. mask |= 1 << level;
  416. }
  417. if (adev->pp_enabled)
  418. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  419. else if (adev->pm.funcs->force_clock_level)
  420. adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
  421. fail:
  422. return count;
  423. }
  424. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  425. struct device_attribute *attr,
  426. char *buf)
  427. {
  428. struct drm_device *ddev = dev_get_drvdata(dev);
  429. struct amdgpu_device *adev = ddev->dev_private;
  430. uint32_t value = 0;
  431. if (adev->pp_enabled)
  432. value = amdgpu_dpm_get_sclk_od(adev);
  433. else if (adev->pm.funcs->get_sclk_od)
  434. value = adev->pm.funcs->get_sclk_od(adev);
  435. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  436. }
  437. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  438. struct device_attribute *attr,
  439. const char *buf,
  440. size_t count)
  441. {
  442. struct drm_device *ddev = dev_get_drvdata(dev);
  443. struct amdgpu_device *adev = ddev->dev_private;
  444. int ret;
  445. long int value;
  446. ret = kstrtol(buf, 0, &value);
  447. if (ret) {
  448. count = -EINVAL;
  449. goto fail;
  450. }
  451. if (adev->pp_enabled) {
  452. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  453. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  454. } else if (adev->pm.funcs->set_sclk_od) {
  455. adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
  456. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  457. amdgpu_pm_compute_clocks(adev);
  458. }
  459. fail:
  460. return count;
  461. }
  462. static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
  463. struct device_attribute *attr,
  464. char *buf)
  465. {
  466. struct drm_device *ddev = dev_get_drvdata(dev);
  467. struct amdgpu_device *adev = ddev->dev_private;
  468. uint32_t value = 0;
  469. if (adev->pp_enabled)
  470. value = amdgpu_dpm_get_mclk_od(adev);
  471. else if (adev->pm.funcs->get_mclk_od)
  472. value = adev->pm.funcs->get_mclk_od(adev);
  473. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  474. }
  475. static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
  476. struct device_attribute *attr,
  477. const char *buf,
  478. size_t count)
  479. {
  480. struct drm_device *ddev = dev_get_drvdata(dev);
  481. struct amdgpu_device *adev = ddev->dev_private;
  482. int ret;
  483. long int value;
  484. ret = kstrtol(buf, 0, &value);
  485. if (ret) {
  486. count = -EINVAL;
  487. goto fail;
  488. }
  489. if (adev->pp_enabled) {
  490. amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
  491. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  492. } else if (adev->pm.funcs->set_mclk_od) {
  493. adev->pm.funcs->set_mclk_od(adev, (uint32_t)value);
  494. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  495. amdgpu_pm_compute_clocks(adev);
  496. }
  497. fail:
  498. return count;
  499. }
  500. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  501. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  502. amdgpu_get_dpm_forced_performance_level,
  503. amdgpu_set_dpm_forced_performance_level);
  504. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  505. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  506. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  507. amdgpu_get_pp_force_state,
  508. amdgpu_set_pp_force_state);
  509. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  510. amdgpu_get_pp_table,
  511. amdgpu_set_pp_table);
  512. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  513. amdgpu_get_pp_dpm_sclk,
  514. amdgpu_set_pp_dpm_sclk);
  515. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  516. amdgpu_get_pp_dpm_mclk,
  517. amdgpu_set_pp_dpm_mclk);
  518. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  519. amdgpu_get_pp_dpm_pcie,
  520. amdgpu_set_pp_dpm_pcie);
  521. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  522. amdgpu_get_pp_sclk_od,
  523. amdgpu_set_pp_sclk_od);
  524. static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
  525. amdgpu_get_pp_mclk_od,
  526. amdgpu_set_pp_mclk_od);
  527. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  528. struct device_attribute *attr,
  529. char *buf)
  530. {
  531. struct amdgpu_device *adev = dev_get_drvdata(dev);
  532. struct drm_device *ddev = adev->ddev;
  533. int temp;
  534. /* Can't get temperature when the card is off */
  535. if ((adev->flags & AMD_IS_PX) &&
  536. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  537. return -EINVAL;
  538. if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
  539. temp = 0;
  540. else
  541. temp = amdgpu_dpm_get_temperature(adev);
  542. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  543. }
  544. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  545. struct device_attribute *attr,
  546. char *buf)
  547. {
  548. struct amdgpu_device *adev = dev_get_drvdata(dev);
  549. int hyst = to_sensor_dev_attr(attr)->index;
  550. int temp;
  551. if (hyst)
  552. temp = adev->pm.dpm.thermal.min_temp;
  553. else
  554. temp = adev->pm.dpm.thermal.max_temp;
  555. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  556. }
  557. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  558. struct device_attribute *attr,
  559. char *buf)
  560. {
  561. struct amdgpu_device *adev = dev_get_drvdata(dev);
  562. u32 pwm_mode = 0;
  563. if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
  564. return -EINVAL;
  565. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  566. /* never 0 (full-speed), fuse or smc-controlled always */
  567. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  568. }
  569. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  570. struct device_attribute *attr,
  571. const char *buf,
  572. size_t count)
  573. {
  574. struct amdgpu_device *adev = dev_get_drvdata(dev);
  575. int err;
  576. int value;
  577. if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
  578. return -EINVAL;
  579. err = kstrtoint(buf, 10, &value);
  580. if (err)
  581. return err;
  582. switch (value) {
  583. case 1: /* manual, percent-based */
  584. amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
  585. break;
  586. default: /* disable */
  587. amdgpu_dpm_set_fan_control_mode(adev, 0);
  588. break;
  589. }
  590. return count;
  591. }
  592. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  593. struct device_attribute *attr,
  594. char *buf)
  595. {
  596. return sprintf(buf, "%i\n", 0);
  597. }
  598. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  599. struct device_attribute *attr,
  600. char *buf)
  601. {
  602. return sprintf(buf, "%i\n", 255);
  603. }
  604. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  605. struct device_attribute *attr,
  606. const char *buf, size_t count)
  607. {
  608. struct amdgpu_device *adev = dev_get_drvdata(dev);
  609. int err;
  610. u32 value;
  611. err = kstrtou32(buf, 10, &value);
  612. if (err)
  613. return err;
  614. value = (value * 100) / 255;
  615. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  616. if (err)
  617. return err;
  618. return count;
  619. }
  620. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  621. struct device_attribute *attr,
  622. char *buf)
  623. {
  624. struct amdgpu_device *adev = dev_get_drvdata(dev);
  625. int err;
  626. u32 speed;
  627. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  628. if (err)
  629. return err;
  630. speed = (speed * 255) / 100;
  631. return sprintf(buf, "%i\n", speed);
  632. }
  633. static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
  634. struct device_attribute *attr,
  635. char *buf)
  636. {
  637. struct amdgpu_device *adev = dev_get_drvdata(dev);
  638. int err;
  639. u32 speed;
  640. err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
  641. if (err)
  642. return err;
  643. return sprintf(buf, "%i\n", speed);
  644. }
  645. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  646. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  647. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  648. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  649. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  650. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  651. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  652. static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
  653. static struct attribute *hwmon_attributes[] = {
  654. &sensor_dev_attr_temp1_input.dev_attr.attr,
  655. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  656. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  657. &sensor_dev_attr_pwm1.dev_attr.attr,
  658. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  659. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  660. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  661. &sensor_dev_attr_fan1_input.dev_attr.attr,
  662. NULL
  663. };
  664. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  665. struct attribute *attr, int index)
  666. {
  667. struct device *dev = kobj_to_dev(kobj);
  668. struct amdgpu_device *adev = dev_get_drvdata(dev);
  669. umode_t effective_mode = attr->mode;
  670. /* Skip limit attributes if DPM is not enabled */
  671. if (!adev->pm.dpm_enabled &&
  672. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  673. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  674. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  675. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  676. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  677. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  678. return 0;
  679. if (adev->pp_enabled)
  680. return effective_mode;
  681. /* Skip fan attributes if fan is not present */
  682. if (adev->pm.no_fan &&
  683. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  684. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  685. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  686. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  687. return 0;
  688. /* mask fan attributes if we have no bindings for this asic to expose */
  689. if ((!adev->pm.funcs->get_fan_speed_percent &&
  690. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  691. (!adev->pm.funcs->get_fan_control_mode &&
  692. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  693. effective_mode &= ~S_IRUGO;
  694. if ((!adev->pm.funcs->set_fan_speed_percent &&
  695. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  696. (!adev->pm.funcs->set_fan_control_mode &&
  697. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  698. effective_mode &= ~S_IWUSR;
  699. /* hide max/min values if we can't both query and manage the fan */
  700. if ((!adev->pm.funcs->set_fan_speed_percent &&
  701. !adev->pm.funcs->get_fan_speed_percent) &&
  702. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  703. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  704. return 0;
  705. /* requires powerplay */
  706. if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
  707. return 0;
  708. return effective_mode;
  709. }
  710. static const struct attribute_group hwmon_attrgroup = {
  711. .attrs = hwmon_attributes,
  712. .is_visible = hwmon_attributes_visible,
  713. };
  714. static const struct attribute_group *hwmon_groups[] = {
  715. &hwmon_attrgroup,
  716. NULL
  717. };
  718. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  719. {
  720. struct amdgpu_device *adev =
  721. container_of(work, struct amdgpu_device,
  722. pm.dpm.thermal.work);
  723. /* switch to the thermal state */
  724. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  725. if (!adev->pm.dpm_enabled)
  726. return;
  727. if (adev->pm.funcs->get_temperature) {
  728. int temp = amdgpu_dpm_get_temperature(adev);
  729. if (temp < adev->pm.dpm.thermal.min_temp)
  730. /* switch back the user state */
  731. dpm_state = adev->pm.dpm.user_state;
  732. } else {
  733. if (adev->pm.dpm.thermal.high_to_low)
  734. /* switch back the user state */
  735. dpm_state = adev->pm.dpm.user_state;
  736. }
  737. mutex_lock(&adev->pm.mutex);
  738. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  739. adev->pm.dpm.thermal_active = true;
  740. else
  741. adev->pm.dpm.thermal_active = false;
  742. adev->pm.dpm.state = dpm_state;
  743. mutex_unlock(&adev->pm.mutex);
  744. amdgpu_pm_compute_clocks(adev);
  745. }
  746. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  747. enum amd_pm_state_type dpm_state)
  748. {
  749. int i;
  750. struct amdgpu_ps *ps;
  751. u32 ui_class;
  752. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  753. true : false;
  754. /* check if the vblank period is too short to adjust the mclk */
  755. if (single_display && adev->pm.funcs->vblank_too_short) {
  756. if (amdgpu_dpm_vblank_too_short(adev))
  757. single_display = false;
  758. }
  759. /* certain older asics have a separare 3D performance state,
  760. * so try that first if the user selected performance
  761. */
  762. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  763. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  764. /* balanced states don't exist at the moment */
  765. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  766. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  767. restart_search:
  768. /* Pick the best power state based on current conditions */
  769. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  770. ps = &adev->pm.dpm.ps[i];
  771. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  772. switch (dpm_state) {
  773. /* user states */
  774. case POWER_STATE_TYPE_BATTERY:
  775. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  776. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  777. if (single_display)
  778. return ps;
  779. } else
  780. return ps;
  781. }
  782. break;
  783. case POWER_STATE_TYPE_BALANCED:
  784. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  785. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  786. if (single_display)
  787. return ps;
  788. } else
  789. return ps;
  790. }
  791. break;
  792. case POWER_STATE_TYPE_PERFORMANCE:
  793. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  794. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  795. if (single_display)
  796. return ps;
  797. } else
  798. return ps;
  799. }
  800. break;
  801. /* internal states */
  802. case POWER_STATE_TYPE_INTERNAL_UVD:
  803. if (adev->pm.dpm.uvd_ps)
  804. return adev->pm.dpm.uvd_ps;
  805. else
  806. break;
  807. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  808. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  809. return ps;
  810. break;
  811. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  812. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  813. return ps;
  814. break;
  815. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  816. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  817. return ps;
  818. break;
  819. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  820. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  821. return ps;
  822. break;
  823. case POWER_STATE_TYPE_INTERNAL_BOOT:
  824. return adev->pm.dpm.boot_ps;
  825. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  826. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  827. return ps;
  828. break;
  829. case POWER_STATE_TYPE_INTERNAL_ACPI:
  830. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  831. return ps;
  832. break;
  833. case POWER_STATE_TYPE_INTERNAL_ULV:
  834. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  835. return ps;
  836. break;
  837. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  838. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  839. return ps;
  840. break;
  841. default:
  842. break;
  843. }
  844. }
  845. /* use a fallback state if we didn't match */
  846. switch (dpm_state) {
  847. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  848. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  849. goto restart_search;
  850. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  851. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  852. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  853. if (adev->pm.dpm.uvd_ps) {
  854. return adev->pm.dpm.uvd_ps;
  855. } else {
  856. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  857. goto restart_search;
  858. }
  859. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  860. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  861. goto restart_search;
  862. case POWER_STATE_TYPE_INTERNAL_ACPI:
  863. dpm_state = POWER_STATE_TYPE_BATTERY;
  864. goto restart_search;
  865. case POWER_STATE_TYPE_BATTERY:
  866. case POWER_STATE_TYPE_BALANCED:
  867. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  868. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  869. goto restart_search;
  870. default:
  871. break;
  872. }
  873. return NULL;
  874. }
  875. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  876. {
  877. struct amdgpu_ps *ps;
  878. enum amd_pm_state_type dpm_state;
  879. int ret;
  880. bool equal;
  881. /* if dpm init failed */
  882. if (!adev->pm.dpm_enabled)
  883. return;
  884. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  885. /* add other state override checks here */
  886. if ((!adev->pm.dpm.thermal_active) &&
  887. (!adev->pm.dpm.uvd_active))
  888. adev->pm.dpm.state = adev->pm.dpm.user_state;
  889. }
  890. dpm_state = adev->pm.dpm.state;
  891. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  892. if (ps)
  893. adev->pm.dpm.requested_ps = ps;
  894. else
  895. return;
  896. if (amdgpu_dpm == 1) {
  897. printk("switching from power state:\n");
  898. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  899. printk("switching to power state:\n");
  900. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  901. }
  902. /* update whether vce is active */
  903. ps->vce_active = adev->pm.dpm.vce_active;
  904. amdgpu_dpm_display_configuration_changed(adev);
  905. ret = amdgpu_dpm_pre_set_power_state(adev);
  906. if (ret)
  907. return;
  908. if ((0 != amgdpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal)))
  909. equal = false;
  910. if (equal)
  911. return;
  912. amdgpu_dpm_set_power_state(adev);
  913. amdgpu_dpm_post_set_power_state(adev);
  914. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  915. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  916. if (adev->pm.funcs->force_performance_level) {
  917. if (adev->pm.dpm.thermal_active) {
  918. enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
  919. /* force low perf level for thermal */
  920. amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
  921. /* save the user's level */
  922. adev->pm.dpm.forced_level = level;
  923. } else {
  924. /* otherwise, user selected level */
  925. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  926. }
  927. }
  928. }
  929. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  930. {
  931. if (adev->pp_enabled || adev->pm.funcs->powergate_uvd) {
  932. /* enable/disable UVD */
  933. mutex_lock(&adev->pm.mutex);
  934. amdgpu_dpm_powergate_uvd(adev, !enable);
  935. mutex_unlock(&adev->pm.mutex);
  936. } else {
  937. if (enable) {
  938. mutex_lock(&adev->pm.mutex);
  939. adev->pm.dpm.uvd_active = true;
  940. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  941. mutex_unlock(&adev->pm.mutex);
  942. } else {
  943. mutex_lock(&adev->pm.mutex);
  944. adev->pm.dpm.uvd_active = false;
  945. mutex_unlock(&adev->pm.mutex);
  946. }
  947. amdgpu_pm_compute_clocks(adev);
  948. }
  949. }
  950. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  951. {
  952. if (adev->pp_enabled || adev->pm.funcs->powergate_vce) {
  953. /* enable/disable VCE */
  954. mutex_lock(&adev->pm.mutex);
  955. amdgpu_dpm_powergate_vce(adev, !enable);
  956. mutex_unlock(&adev->pm.mutex);
  957. } else {
  958. if (enable) {
  959. mutex_lock(&adev->pm.mutex);
  960. adev->pm.dpm.vce_active = true;
  961. /* XXX select vce level based on ring/task */
  962. adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
  963. mutex_unlock(&adev->pm.mutex);
  964. } else {
  965. mutex_lock(&adev->pm.mutex);
  966. adev->pm.dpm.vce_active = false;
  967. mutex_unlock(&adev->pm.mutex);
  968. }
  969. amdgpu_pm_compute_clocks(adev);
  970. }
  971. }
  972. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  973. {
  974. int i;
  975. if (adev->pp_enabled)
  976. /* TO DO */
  977. return;
  978. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  979. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  980. }
  981. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  982. {
  983. int ret;
  984. if (adev->pm.sysfs_initialized)
  985. return 0;
  986. if (!adev->pp_enabled) {
  987. if (adev->pm.funcs->get_temperature == NULL)
  988. return 0;
  989. }
  990. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  991. DRIVER_NAME, adev,
  992. hwmon_groups);
  993. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  994. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  995. dev_err(adev->dev,
  996. "Unable to register hwmon device: %d\n", ret);
  997. return ret;
  998. }
  999. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  1000. if (ret) {
  1001. DRM_ERROR("failed to create device file for dpm state\n");
  1002. return ret;
  1003. }
  1004. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1005. if (ret) {
  1006. DRM_ERROR("failed to create device file for dpm state\n");
  1007. return ret;
  1008. }
  1009. if (adev->pp_enabled) {
  1010. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  1011. if (ret) {
  1012. DRM_ERROR("failed to create device file pp_num_states\n");
  1013. return ret;
  1014. }
  1015. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1016. if (ret) {
  1017. DRM_ERROR("failed to create device file pp_cur_state\n");
  1018. return ret;
  1019. }
  1020. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1021. if (ret) {
  1022. DRM_ERROR("failed to create device file pp_force_state\n");
  1023. return ret;
  1024. }
  1025. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1026. if (ret) {
  1027. DRM_ERROR("failed to create device file pp_table\n");
  1028. return ret;
  1029. }
  1030. }
  1031. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1032. if (ret) {
  1033. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1034. return ret;
  1035. }
  1036. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1037. if (ret) {
  1038. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1039. return ret;
  1040. }
  1041. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1042. if (ret) {
  1043. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1044. return ret;
  1045. }
  1046. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1047. if (ret) {
  1048. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1049. return ret;
  1050. }
  1051. ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
  1052. if (ret) {
  1053. DRM_ERROR("failed to create device file pp_mclk_od\n");
  1054. return ret;
  1055. }
  1056. ret = amdgpu_debugfs_pm_init(adev);
  1057. if (ret) {
  1058. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1059. return ret;
  1060. }
  1061. adev->pm.sysfs_initialized = true;
  1062. return 0;
  1063. }
  1064. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1065. {
  1066. if (adev->pm.int_hwmon_dev)
  1067. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1068. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1069. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1070. if (adev->pp_enabled) {
  1071. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1072. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1073. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1074. device_remove_file(adev->dev, &dev_attr_pp_table);
  1075. }
  1076. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1077. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1078. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1079. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1080. device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
  1081. }
  1082. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1083. {
  1084. struct drm_device *ddev = adev->ddev;
  1085. struct drm_crtc *crtc;
  1086. struct amdgpu_crtc *amdgpu_crtc;
  1087. int i = 0;
  1088. if (!adev->pm.dpm_enabled)
  1089. return;
  1090. amdgpu_display_bandwidth_update(adev);
  1091. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1092. struct amdgpu_ring *ring = adev->rings[i];
  1093. if (ring && ring->ready)
  1094. amdgpu_fence_wait_empty(ring);
  1095. }
  1096. if (adev->pp_enabled) {
  1097. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
  1098. } else {
  1099. mutex_lock(&adev->pm.mutex);
  1100. adev->pm.dpm.new_active_crtcs = 0;
  1101. adev->pm.dpm.new_active_crtc_count = 0;
  1102. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1103. list_for_each_entry(crtc,
  1104. &ddev->mode_config.crtc_list, head) {
  1105. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1106. if (crtc->enabled) {
  1107. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1108. adev->pm.dpm.new_active_crtc_count++;
  1109. }
  1110. }
  1111. }
  1112. /* update battery/ac status */
  1113. if (power_supply_is_system_supplied() > 0)
  1114. adev->pm.dpm.ac_power = true;
  1115. else
  1116. adev->pm.dpm.ac_power = false;
  1117. amdgpu_dpm_change_power_state_locked(adev);
  1118. mutex_unlock(&adev->pm.mutex);
  1119. }
  1120. }
  1121. /*
  1122. * Debugfs info
  1123. */
  1124. #if defined(CONFIG_DEBUG_FS)
  1125. static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
  1126. {
  1127. int32_t value;
  1128. /* sanity check PP is enabled */
  1129. if (!(adev->powerplay.pp_funcs &&
  1130. adev->powerplay.pp_funcs->read_sensor))
  1131. return -EINVAL;
  1132. /* GPU Clocks */
  1133. seq_printf(m, "GFX Clocks and Power:\n");
  1134. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, &value))
  1135. seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
  1136. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, &value))
  1137. seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
  1138. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, &value))
  1139. seq_printf(m, "\t%u mV (VDDGFX)\n", value);
  1140. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, &value))
  1141. seq_printf(m, "\t%u mV (VDDNB)\n", value);
  1142. seq_printf(m, "\n");
  1143. /* GPU Temp */
  1144. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, &value))
  1145. seq_printf(m, "GPU Temperature: %u C\n", value/1000);
  1146. /* GPU Load */
  1147. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value))
  1148. seq_printf(m, "GPU Load: %u %%\n", value);
  1149. seq_printf(m, "\n");
  1150. /* UVD clocks */
  1151. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, &value)) {
  1152. if (!value) {
  1153. seq_printf(m, "UVD: Disabled\n");
  1154. } else {
  1155. seq_printf(m, "UVD: Enabled\n");
  1156. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, &value))
  1157. seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
  1158. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, &value))
  1159. seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
  1160. }
  1161. }
  1162. seq_printf(m, "\n");
  1163. /* VCE clocks */
  1164. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, &value)) {
  1165. if (!value) {
  1166. seq_printf(m, "VCE: Disabled\n");
  1167. } else {
  1168. seq_printf(m, "VCE: Enabled\n");
  1169. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, &value))
  1170. seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
  1171. }
  1172. }
  1173. return 0;
  1174. }
  1175. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1176. {
  1177. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1178. struct drm_device *dev = node->minor->dev;
  1179. struct amdgpu_device *adev = dev->dev_private;
  1180. struct drm_device *ddev = adev->ddev;
  1181. if (!adev->pm.dpm_enabled) {
  1182. seq_printf(m, "dpm not enabled\n");
  1183. return 0;
  1184. }
  1185. if ((adev->flags & AMD_IS_PX) &&
  1186. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1187. seq_printf(m, "PX asic powered off\n");
  1188. } else if (adev->pp_enabled) {
  1189. return amdgpu_debugfs_pm_info_pp(m, adev);
  1190. } else {
  1191. mutex_lock(&adev->pm.mutex);
  1192. if (adev->pm.funcs->debugfs_print_current_performance_level)
  1193. adev->pm.funcs->debugfs_print_current_performance_level(adev, m);
  1194. else
  1195. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1196. mutex_unlock(&adev->pm.mutex);
  1197. }
  1198. return 0;
  1199. }
  1200. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1201. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1202. };
  1203. #endif
  1204. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1205. {
  1206. #if defined(CONFIG_DEBUG_FS)
  1207. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1208. #else
  1209. return 0;
  1210. #endif
  1211. }