mtk_dsi.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <drm/drmP.h>
  14. #include <drm/drm_atomic_helper.h>
  15. #include <drm/drm_crtc_helper.h>
  16. #include <drm/drm_mipi_dsi.h>
  17. #include <drm/drm_panel.h>
  18. #include <linux/clk.h>
  19. #include <linux/component.h>
  20. #include <linux/of.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_graph.h>
  23. #include <linux/phy/phy.h>
  24. #include <linux/platform_device.h>
  25. #include <video/videomode.h>
  26. #include "mtk_drm_ddp_comp.h"
  27. #define DSI_VIDEO_FIFO_DEPTH (1920 / 4)
  28. #define DSI_HOST_FIFO_DEPTH 64
  29. #define DSI_START 0x00
  30. #define DSI_CON_CTRL 0x10
  31. #define DSI_RESET BIT(0)
  32. #define DSI_EN BIT(1)
  33. #define DSI_MODE_CTRL 0x14
  34. #define MODE (3)
  35. #define CMD_MODE 0
  36. #define SYNC_PULSE_MODE 1
  37. #define SYNC_EVENT_MODE 2
  38. #define BURST_MODE 3
  39. #define FRM_MODE BIT(16)
  40. #define MIX_MODE BIT(17)
  41. #define DSI_TXRX_CTRL 0x18
  42. #define VC_NUM (2 << 0)
  43. #define LANE_NUM (0xf << 2)
  44. #define DIS_EOT BIT(6)
  45. #define NULL_EN BIT(7)
  46. #define TE_FREERUN BIT(8)
  47. #define EXT_TE_EN BIT(9)
  48. #define EXT_TE_EDGE BIT(10)
  49. #define MAX_RTN_SIZE (0xf << 12)
  50. #define HSTX_CKLP_EN BIT(16)
  51. #define DSI_PSCTRL 0x1c
  52. #define DSI_PS_WC 0x3fff
  53. #define DSI_PS_SEL (3 << 16)
  54. #define PACKED_PS_16BIT_RGB565 (0 << 16)
  55. #define LOOSELY_PS_18BIT_RGB666 (1 << 16)
  56. #define PACKED_PS_18BIT_RGB666 (2 << 16)
  57. #define PACKED_PS_24BIT_RGB888 (3 << 16)
  58. #define DSI_VSA_NL 0x20
  59. #define DSI_VBP_NL 0x24
  60. #define DSI_VFP_NL 0x28
  61. #define DSI_VACT_NL 0x2C
  62. #define DSI_HSA_WC 0x50
  63. #define DSI_HBP_WC 0x54
  64. #define DSI_HFP_WC 0x58
  65. #define DSI_HSTX_CKL_WC 0x64
  66. #define DSI_PHY_LCCON 0x104
  67. #define LC_HS_TX_EN BIT(0)
  68. #define LC_ULPM_EN BIT(1)
  69. #define LC_WAKEUP_EN BIT(2)
  70. #define DSI_PHY_LD0CON 0x108
  71. #define LD0_HS_TX_EN BIT(0)
  72. #define LD0_ULPM_EN BIT(1)
  73. #define LD0_WAKEUP_EN BIT(2)
  74. #define DSI_PHY_TIMECON0 0x110
  75. #define LPX (0xff << 0)
  76. #define HS_PREP (0xff << 8)
  77. #define HS_ZERO (0xff << 16)
  78. #define HS_TRAIL (0xff << 24)
  79. #define DSI_PHY_TIMECON1 0x114
  80. #define TA_GO (0xff << 0)
  81. #define TA_SURE (0xff << 8)
  82. #define TA_GET (0xff << 16)
  83. #define DA_HS_EXIT (0xff << 24)
  84. #define DSI_PHY_TIMECON2 0x118
  85. #define CONT_DET (0xff << 0)
  86. #define CLK_ZERO (0xff << 16)
  87. #define CLK_TRAIL (0xff << 24)
  88. #define DSI_PHY_TIMECON3 0x11c
  89. #define CLK_HS_PREP (0xff << 0)
  90. #define CLK_HS_POST (0xff << 8)
  91. #define CLK_HS_EXIT (0xff << 16)
  92. #define T_LPX 5
  93. #define T_HS_PREP 6
  94. #define T_HS_TRAIL 8
  95. #define T_HS_EXIT 7
  96. #define T_HS_ZERO 10
  97. #define NS_TO_CYCLE(n, c) ((n) / (c) + (((n) % (c)) ? 1 : 0))
  98. struct phy;
  99. struct mtk_dsi {
  100. struct mtk_ddp_comp ddp_comp;
  101. struct device *dev;
  102. struct mipi_dsi_host host;
  103. struct drm_encoder encoder;
  104. struct drm_connector conn;
  105. struct drm_panel *panel;
  106. struct drm_bridge *bridge;
  107. struct phy *phy;
  108. void __iomem *regs;
  109. struct clk *engine_clk;
  110. struct clk *digital_clk;
  111. struct clk *hs_clk;
  112. u32 data_rate;
  113. unsigned long mode_flags;
  114. enum mipi_dsi_pixel_format format;
  115. unsigned int lanes;
  116. struct videomode vm;
  117. int refcount;
  118. bool enabled;
  119. };
  120. static inline struct mtk_dsi *encoder_to_dsi(struct drm_encoder *e)
  121. {
  122. return container_of(e, struct mtk_dsi, encoder);
  123. }
  124. static inline struct mtk_dsi *connector_to_dsi(struct drm_connector *c)
  125. {
  126. return container_of(c, struct mtk_dsi, conn);
  127. }
  128. static inline struct mtk_dsi *host_to_dsi(struct mipi_dsi_host *h)
  129. {
  130. return container_of(h, struct mtk_dsi, host);
  131. }
  132. static void mtk_dsi_mask(struct mtk_dsi *dsi, u32 offset, u32 mask, u32 data)
  133. {
  134. u32 temp = readl(dsi->regs + offset);
  135. writel((temp & ~mask) | (data & mask), dsi->regs + offset);
  136. }
  137. static void dsi_phy_timconfig(struct mtk_dsi *dsi)
  138. {
  139. u32 timcon0, timcon1, timcon2, timcon3;
  140. u32 ui, cycle_time;
  141. ui = 1000 / dsi->data_rate + 0x01;
  142. cycle_time = 8000 / dsi->data_rate + 0x01;
  143. timcon0 = T_LPX | T_HS_PREP << 8 | T_HS_ZERO << 16 | T_HS_TRAIL << 24;
  144. timcon1 = 4 * T_LPX | (3 * T_LPX / 2) << 8 | 5 * T_LPX << 16 |
  145. T_HS_EXIT << 24;
  146. timcon2 = ((NS_TO_CYCLE(0x64, cycle_time) + 0xa) << 24) |
  147. (NS_TO_CYCLE(0x150, cycle_time) << 16);
  148. timcon3 = NS_TO_CYCLE(0x40, cycle_time) | (2 * T_LPX) << 16 |
  149. NS_TO_CYCLE(80 + 52 * ui, cycle_time) << 8;
  150. writel(timcon0, dsi->regs + DSI_PHY_TIMECON0);
  151. writel(timcon1, dsi->regs + DSI_PHY_TIMECON1);
  152. writel(timcon2, dsi->regs + DSI_PHY_TIMECON2);
  153. writel(timcon3, dsi->regs + DSI_PHY_TIMECON3);
  154. }
  155. static void mtk_dsi_enable(struct mtk_dsi *dsi)
  156. {
  157. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, DSI_EN);
  158. }
  159. static void mtk_dsi_disable(struct mtk_dsi *dsi)
  160. {
  161. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, 0);
  162. }
  163. static void mtk_dsi_reset(struct mtk_dsi *dsi)
  164. {
  165. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, DSI_RESET);
  166. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, 0);
  167. }
  168. static int mtk_dsi_poweron(struct mtk_dsi *dsi)
  169. {
  170. struct device *dev = dsi->dev;
  171. int ret;
  172. u64 pixel_clock, total_bits;
  173. u32 htotal, htotal_bits, bit_per_pixel, overhead_cycles, overhead_bits;
  174. if (++dsi->refcount != 1)
  175. return 0;
  176. switch (dsi->format) {
  177. case MIPI_DSI_FMT_RGB565:
  178. bit_per_pixel = 16;
  179. break;
  180. case MIPI_DSI_FMT_RGB666_PACKED:
  181. bit_per_pixel = 18;
  182. break;
  183. case MIPI_DSI_FMT_RGB666:
  184. case MIPI_DSI_FMT_RGB888:
  185. default:
  186. bit_per_pixel = 24;
  187. break;
  188. }
  189. /**
  190. * vm.pixelclock is in kHz, pixel_clock unit is Hz, so multiply by 1000
  191. * htotal_time = htotal * byte_per_pixel / num_lanes
  192. * overhead_time = lpx + hs_prepare + hs_zero + hs_trail + hs_exit
  193. * mipi_ratio = (htotal_time + overhead_time) / htotal_time
  194. * data_rate = pixel_clock * bit_per_pixel * mipi_ratio / num_lanes;
  195. */
  196. pixel_clock = dsi->vm.pixelclock * 1000;
  197. htotal = dsi->vm.hactive + dsi->vm.hback_porch + dsi->vm.hfront_porch +
  198. dsi->vm.hsync_len;
  199. htotal_bits = htotal * bit_per_pixel;
  200. overhead_cycles = T_LPX + T_HS_PREP + T_HS_ZERO + T_HS_TRAIL +
  201. T_HS_EXIT;
  202. overhead_bits = overhead_cycles * dsi->lanes * 8;
  203. total_bits = htotal_bits + overhead_bits;
  204. dsi->data_rate = DIV_ROUND_UP_ULL(pixel_clock * total_bits,
  205. htotal * dsi->lanes);
  206. ret = clk_set_rate(dsi->hs_clk, dsi->data_rate);
  207. if (ret < 0) {
  208. dev_err(dev, "Failed to set data rate: %d\n", ret);
  209. goto err_refcount;
  210. }
  211. phy_power_on(dsi->phy);
  212. ret = clk_prepare_enable(dsi->engine_clk);
  213. if (ret < 0) {
  214. dev_err(dev, "Failed to enable engine clock: %d\n", ret);
  215. goto err_phy_power_off;
  216. }
  217. ret = clk_prepare_enable(dsi->digital_clk);
  218. if (ret < 0) {
  219. dev_err(dev, "Failed to enable digital clock: %d\n", ret);
  220. goto err_disable_engine_clk;
  221. }
  222. mtk_dsi_enable(dsi);
  223. mtk_dsi_reset(dsi);
  224. dsi_phy_timconfig(dsi);
  225. return 0;
  226. err_disable_engine_clk:
  227. clk_disable_unprepare(dsi->engine_clk);
  228. err_phy_power_off:
  229. phy_power_off(dsi->phy);
  230. err_refcount:
  231. dsi->refcount--;
  232. return ret;
  233. }
  234. static void dsi_clk_ulp_mode_enter(struct mtk_dsi *dsi)
  235. {
  236. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
  237. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
  238. }
  239. static void dsi_clk_ulp_mode_leave(struct mtk_dsi *dsi)
  240. {
  241. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
  242. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, LC_WAKEUP_EN);
  243. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, 0);
  244. }
  245. static void dsi_lane0_ulp_mode_enter(struct mtk_dsi *dsi)
  246. {
  247. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_HS_TX_EN, 0);
  248. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
  249. }
  250. static void dsi_lane0_ulp_mode_leave(struct mtk_dsi *dsi)
  251. {
  252. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
  253. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, LD0_WAKEUP_EN);
  254. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, 0);
  255. }
  256. static bool dsi_clk_hs_state(struct mtk_dsi *dsi)
  257. {
  258. u32 tmp_reg1;
  259. tmp_reg1 = readl(dsi->regs + DSI_PHY_LCCON);
  260. return ((tmp_reg1 & LC_HS_TX_EN) == 1) ? true : false;
  261. }
  262. static void dsi_clk_hs_mode(struct mtk_dsi *dsi, bool enter)
  263. {
  264. if (enter && !dsi_clk_hs_state(dsi))
  265. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, LC_HS_TX_EN);
  266. else if (!enter && dsi_clk_hs_state(dsi))
  267. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
  268. }
  269. static void dsi_set_mode(struct mtk_dsi *dsi)
  270. {
  271. u32 vid_mode = CMD_MODE;
  272. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  273. vid_mode = SYNC_PULSE_MODE;
  274. if ((dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) &&
  275. !(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE))
  276. vid_mode = BURST_MODE;
  277. }
  278. writel(vid_mode, dsi->regs + DSI_MODE_CTRL);
  279. }
  280. static void dsi_ps_control_vact(struct mtk_dsi *dsi)
  281. {
  282. struct videomode *vm = &dsi->vm;
  283. u32 dsi_buf_bpp, ps_wc;
  284. u32 ps_bpp_mode;
  285. if (dsi->format == MIPI_DSI_FMT_RGB565)
  286. dsi_buf_bpp = 2;
  287. else
  288. dsi_buf_bpp = 3;
  289. ps_wc = vm->hactive * dsi_buf_bpp;
  290. ps_bpp_mode = ps_wc;
  291. switch (dsi->format) {
  292. case MIPI_DSI_FMT_RGB888:
  293. ps_bpp_mode |= PACKED_PS_24BIT_RGB888;
  294. break;
  295. case MIPI_DSI_FMT_RGB666:
  296. ps_bpp_mode |= PACKED_PS_18BIT_RGB666;
  297. break;
  298. case MIPI_DSI_FMT_RGB666_PACKED:
  299. ps_bpp_mode |= LOOSELY_PS_18BIT_RGB666;
  300. break;
  301. case MIPI_DSI_FMT_RGB565:
  302. ps_bpp_mode |= PACKED_PS_16BIT_RGB565;
  303. break;
  304. }
  305. writel(vm->vactive, dsi->regs + DSI_VACT_NL);
  306. writel(ps_bpp_mode, dsi->regs + DSI_PSCTRL);
  307. writel(ps_wc, dsi->regs + DSI_HSTX_CKL_WC);
  308. }
  309. static void dsi_rxtx_control(struct mtk_dsi *dsi)
  310. {
  311. u32 tmp_reg;
  312. switch (dsi->lanes) {
  313. case 1:
  314. tmp_reg = 1 << 2;
  315. break;
  316. case 2:
  317. tmp_reg = 3 << 2;
  318. break;
  319. case 3:
  320. tmp_reg = 7 << 2;
  321. break;
  322. case 4:
  323. tmp_reg = 0xf << 2;
  324. break;
  325. default:
  326. tmp_reg = 0xf << 2;
  327. break;
  328. }
  329. writel(tmp_reg, dsi->regs + DSI_TXRX_CTRL);
  330. }
  331. static void dsi_ps_control(struct mtk_dsi *dsi)
  332. {
  333. unsigned int dsi_tmp_buf_bpp;
  334. u32 tmp_reg;
  335. switch (dsi->format) {
  336. case MIPI_DSI_FMT_RGB888:
  337. tmp_reg = PACKED_PS_24BIT_RGB888;
  338. dsi_tmp_buf_bpp = 3;
  339. break;
  340. case MIPI_DSI_FMT_RGB666:
  341. tmp_reg = LOOSELY_PS_18BIT_RGB666;
  342. dsi_tmp_buf_bpp = 3;
  343. break;
  344. case MIPI_DSI_FMT_RGB666_PACKED:
  345. tmp_reg = PACKED_PS_18BIT_RGB666;
  346. dsi_tmp_buf_bpp = 3;
  347. break;
  348. case MIPI_DSI_FMT_RGB565:
  349. tmp_reg = PACKED_PS_16BIT_RGB565;
  350. dsi_tmp_buf_bpp = 2;
  351. break;
  352. default:
  353. tmp_reg = PACKED_PS_24BIT_RGB888;
  354. dsi_tmp_buf_bpp = 3;
  355. break;
  356. }
  357. tmp_reg += dsi->vm.hactive * dsi_tmp_buf_bpp & DSI_PS_WC;
  358. writel(tmp_reg, dsi->regs + DSI_PSCTRL);
  359. }
  360. static void dsi_config_vdo_timing(struct mtk_dsi *dsi)
  361. {
  362. unsigned int horizontal_sync_active_byte;
  363. unsigned int horizontal_backporch_byte;
  364. unsigned int horizontal_frontporch_byte;
  365. unsigned int dsi_tmp_buf_bpp;
  366. struct videomode *vm = &dsi->vm;
  367. if (dsi->format == MIPI_DSI_FMT_RGB565)
  368. dsi_tmp_buf_bpp = 2;
  369. else
  370. dsi_tmp_buf_bpp = 3;
  371. writel(vm->vsync_len, dsi->regs + DSI_VSA_NL);
  372. writel(vm->vback_porch, dsi->regs + DSI_VBP_NL);
  373. writel(vm->vfront_porch, dsi->regs + DSI_VFP_NL);
  374. writel(vm->vactive, dsi->regs + DSI_VACT_NL);
  375. horizontal_sync_active_byte = (vm->hsync_len * dsi_tmp_buf_bpp - 10);
  376. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  377. horizontal_backporch_byte =
  378. (vm->hback_porch * dsi_tmp_buf_bpp - 10);
  379. else
  380. horizontal_backporch_byte = ((vm->hback_porch + vm->hsync_len) *
  381. dsi_tmp_buf_bpp - 10);
  382. horizontal_frontporch_byte = (vm->hfront_porch * dsi_tmp_buf_bpp - 12);
  383. writel(horizontal_sync_active_byte, dsi->regs + DSI_HSA_WC);
  384. writel(horizontal_backporch_byte, dsi->regs + DSI_HBP_WC);
  385. writel(horizontal_frontporch_byte, dsi->regs + DSI_HFP_WC);
  386. dsi_ps_control(dsi);
  387. }
  388. static void mtk_dsi_start(struct mtk_dsi *dsi)
  389. {
  390. writel(0, dsi->regs + DSI_START);
  391. writel(1, dsi->regs + DSI_START);
  392. }
  393. static void mtk_dsi_poweroff(struct mtk_dsi *dsi)
  394. {
  395. if (WARN_ON(dsi->refcount == 0))
  396. return;
  397. if (--dsi->refcount != 0)
  398. return;
  399. dsi_lane0_ulp_mode_enter(dsi);
  400. dsi_clk_ulp_mode_enter(dsi);
  401. mtk_dsi_disable(dsi);
  402. clk_disable_unprepare(dsi->engine_clk);
  403. clk_disable_unprepare(dsi->digital_clk);
  404. phy_power_off(dsi->phy);
  405. }
  406. static void mtk_output_dsi_enable(struct mtk_dsi *dsi)
  407. {
  408. int ret;
  409. if (dsi->enabled)
  410. return;
  411. if (dsi->panel) {
  412. if (drm_panel_prepare(dsi->panel)) {
  413. DRM_ERROR("failed to setup the panel\n");
  414. return;
  415. }
  416. }
  417. ret = mtk_dsi_poweron(dsi);
  418. if (ret < 0) {
  419. DRM_ERROR("failed to power on dsi\n");
  420. return;
  421. }
  422. dsi_rxtx_control(dsi);
  423. dsi_clk_ulp_mode_leave(dsi);
  424. dsi_lane0_ulp_mode_leave(dsi);
  425. dsi_clk_hs_mode(dsi, 0);
  426. dsi_set_mode(dsi);
  427. dsi_ps_control_vact(dsi);
  428. dsi_config_vdo_timing(dsi);
  429. dsi_set_mode(dsi);
  430. dsi_clk_hs_mode(dsi, 1);
  431. mtk_dsi_start(dsi);
  432. dsi->enabled = true;
  433. }
  434. static void mtk_output_dsi_disable(struct mtk_dsi *dsi)
  435. {
  436. if (!dsi->enabled)
  437. return;
  438. if (dsi->panel) {
  439. if (drm_panel_disable(dsi->panel)) {
  440. DRM_ERROR("failed to disable the panel\n");
  441. return;
  442. }
  443. }
  444. mtk_dsi_poweroff(dsi);
  445. dsi->enabled = false;
  446. }
  447. static void mtk_dsi_encoder_destroy(struct drm_encoder *encoder)
  448. {
  449. drm_encoder_cleanup(encoder);
  450. }
  451. static const struct drm_encoder_funcs mtk_dsi_encoder_funcs = {
  452. .destroy = mtk_dsi_encoder_destroy,
  453. };
  454. static bool mtk_dsi_encoder_mode_fixup(struct drm_encoder *encoder,
  455. const struct drm_display_mode *mode,
  456. struct drm_display_mode *adjusted_mode)
  457. {
  458. return true;
  459. }
  460. static void mtk_dsi_encoder_mode_set(struct drm_encoder *encoder,
  461. struct drm_display_mode *mode,
  462. struct drm_display_mode *adjusted)
  463. {
  464. struct mtk_dsi *dsi = encoder_to_dsi(encoder);
  465. dsi->vm.pixelclock = adjusted->clock;
  466. dsi->vm.hactive = adjusted->hdisplay;
  467. dsi->vm.hback_porch = adjusted->htotal - adjusted->hsync_end;
  468. dsi->vm.hfront_porch = adjusted->hsync_start - adjusted->hdisplay;
  469. dsi->vm.hsync_len = adjusted->hsync_end - adjusted->hsync_start;
  470. dsi->vm.vactive = adjusted->vdisplay;
  471. dsi->vm.vback_porch = adjusted->vtotal - adjusted->vsync_end;
  472. dsi->vm.vfront_porch = adjusted->vsync_start - adjusted->vdisplay;
  473. dsi->vm.vsync_len = adjusted->vsync_end - adjusted->vsync_start;
  474. }
  475. static void mtk_dsi_encoder_disable(struct drm_encoder *encoder)
  476. {
  477. struct mtk_dsi *dsi = encoder_to_dsi(encoder);
  478. mtk_output_dsi_disable(dsi);
  479. }
  480. static void mtk_dsi_encoder_enable(struct drm_encoder *encoder)
  481. {
  482. struct mtk_dsi *dsi = encoder_to_dsi(encoder);
  483. mtk_output_dsi_enable(dsi);
  484. }
  485. static int mtk_dsi_connector_get_modes(struct drm_connector *connector)
  486. {
  487. struct mtk_dsi *dsi = connector_to_dsi(connector);
  488. return drm_panel_get_modes(dsi->panel);
  489. }
  490. static const struct drm_encoder_helper_funcs mtk_dsi_encoder_helper_funcs = {
  491. .mode_fixup = mtk_dsi_encoder_mode_fixup,
  492. .mode_set = mtk_dsi_encoder_mode_set,
  493. .disable = mtk_dsi_encoder_disable,
  494. .enable = mtk_dsi_encoder_enable,
  495. };
  496. static const struct drm_connector_funcs mtk_dsi_connector_funcs = {
  497. .dpms = drm_atomic_helper_connector_dpms,
  498. .fill_modes = drm_helper_probe_single_connector_modes,
  499. .destroy = drm_connector_cleanup,
  500. .reset = drm_atomic_helper_connector_reset,
  501. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  502. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  503. };
  504. static const struct drm_connector_helper_funcs
  505. mtk_dsi_connector_helper_funcs = {
  506. .get_modes = mtk_dsi_connector_get_modes,
  507. };
  508. static int mtk_dsi_create_connector(struct drm_device *drm, struct mtk_dsi *dsi)
  509. {
  510. int ret;
  511. ret = drm_connector_init(drm, &dsi->conn, &mtk_dsi_connector_funcs,
  512. DRM_MODE_CONNECTOR_DSI);
  513. if (ret) {
  514. DRM_ERROR("Failed to connector init to drm\n");
  515. return ret;
  516. }
  517. drm_connector_helper_add(&dsi->conn, &mtk_dsi_connector_helper_funcs);
  518. dsi->conn.dpms = DRM_MODE_DPMS_OFF;
  519. drm_mode_connector_attach_encoder(&dsi->conn, &dsi->encoder);
  520. if (dsi->panel) {
  521. ret = drm_panel_attach(dsi->panel, &dsi->conn);
  522. if (ret) {
  523. DRM_ERROR("Failed to attach panel to drm\n");
  524. goto err_connector_cleanup;
  525. }
  526. }
  527. return 0;
  528. err_connector_cleanup:
  529. drm_connector_cleanup(&dsi->conn);
  530. return ret;
  531. }
  532. static int mtk_dsi_create_conn_enc(struct drm_device *drm, struct mtk_dsi *dsi)
  533. {
  534. int ret;
  535. ret = drm_encoder_init(drm, &dsi->encoder, &mtk_dsi_encoder_funcs,
  536. DRM_MODE_ENCODER_DSI, NULL);
  537. if (ret) {
  538. DRM_ERROR("Failed to encoder init to drm\n");
  539. return ret;
  540. }
  541. drm_encoder_helper_add(&dsi->encoder, &mtk_dsi_encoder_helper_funcs);
  542. /*
  543. * Currently display data paths are statically assigned to a crtc each.
  544. * crtc 0 is OVL0 -> COLOR0 -> AAL -> OD -> RDMA0 -> UFOE -> DSI0
  545. */
  546. dsi->encoder.possible_crtcs = 1;
  547. /* If there's a bridge, attach to it and let it create the connector */
  548. ret = drm_bridge_attach(&dsi->encoder, dsi->bridge, NULL);
  549. if (ret) {
  550. DRM_ERROR("Failed to attach bridge to drm\n");
  551. /* Otherwise create our own connector and attach to a panel */
  552. ret = mtk_dsi_create_connector(drm, dsi);
  553. if (ret)
  554. goto err_encoder_cleanup;
  555. }
  556. return 0;
  557. err_encoder_cleanup:
  558. drm_encoder_cleanup(&dsi->encoder);
  559. return ret;
  560. }
  561. static void mtk_dsi_destroy_conn_enc(struct mtk_dsi *dsi)
  562. {
  563. drm_encoder_cleanup(&dsi->encoder);
  564. /* Skip connector cleanup if creation was delegated to the bridge */
  565. if (dsi->conn.dev)
  566. drm_connector_cleanup(&dsi->conn);
  567. }
  568. static void mtk_dsi_ddp_start(struct mtk_ddp_comp *comp)
  569. {
  570. struct mtk_dsi *dsi = container_of(comp, struct mtk_dsi, ddp_comp);
  571. mtk_dsi_poweron(dsi);
  572. }
  573. static void mtk_dsi_ddp_stop(struct mtk_ddp_comp *comp)
  574. {
  575. struct mtk_dsi *dsi = container_of(comp, struct mtk_dsi, ddp_comp);
  576. mtk_dsi_poweroff(dsi);
  577. }
  578. static const struct mtk_ddp_comp_funcs mtk_dsi_funcs = {
  579. .start = mtk_dsi_ddp_start,
  580. .stop = mtk_dsi_ddp_stop,
  581. };
  582. static int mtk_dsi_host_attach(struct mipi_dsi_host *host,
  583. struct mipi_dsi_device *device)
  584. {
  585. struct mtk_dsi *dsi = host_to_dsi(host);
  586. dsi->lanes = device->lanes;
  587. dsi->format = device->format;
  588. dsi->mode_flags = device->mode_flags;
  589. if (dsi->conn.dev)
  590. drm_helper_hpd_irq_event(dsi->conn.dev);
  591. return 0;
  592. }
  593. static int mtk_dsi_host_detach(struct mipi_dsi_host *host,
  594. struct mipi_dsi_device *device)
  595. {
  596. struct mtk_dsi *dsi = host_to_dsi(host);
  597. if (dsi->conn.dev)
  598. drm_helper_hpd_irq_event(dsi->conn.dev);
  599. return 0;
  600. }
  601. static const struct mipi_dsi_host_ops mtk_dsi_ops = {
  602. .attach = mtk_dsi_host_attach,
  603. .detach = mtk_dsi_host_detach,
  604. };
  605. static int mtk_dsi_bind(struct device *dev, struct device *master, void *data)
  606. {
  607. int ret;
  608. struct drm_device *drm = data;
  609. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  610. ret = mtk_ddp_comp_register(drm, &dsi->ddp_comp);
  611. if (ret < 0) {
  612. dev_err(dev, "Failed to register component %s: %d\n",
  613. dev->of_node->full_name, ret);
  614. return ret;
  615. }
  616. ret = mipi_dsi_host_register(&dsi->host);
  617. if (ret < 0) {
  618. dev_err(dev, "failed to register DSI host: %d\n", ret);
  619. goto err_ddp_comp_unregister;
  620. }
  621. ret = mtk_dsi_create_conn_enc(drm, dsi);
  622. if (ret) {
  623. DRM_ERROR("Encoder create failed with %d\n", ret);
  624. goto err_unregister;
  625. }
  626. return 0;
  627. err_unregister:
  628. mipi_dsi_host_unregister(&dsi->host);
  629. err_ddp_comp_unregister:
  630. mtk_ddp_comp_unregister(drm, &dsi->ddp_comp);
  631. return ret;
  632. }
  633. static void mtk_dsi_unbind(struct device *dev, struct device *master,
  634. void *data)
  635. {
  636. struct drm_device *drm = data;
  637. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  638. mtk_dsi_destroy_conn_enc(dsi);
  639. mipi_dsi_host_unregister(&dsi->host);
  640. mtk_ddp_comp_unregister(drm, &dsi->ddp_comp);
  641. }
  642. static const struct component_ops mtk_dsi_component_ops = {
  643. .bind = mtk_dsi_bind,
  644. .unbind = mtk_dsi_unbind,
  645. };
  646. static int mtk_dsi_probe(struct platform_device *pdev)
  647. {
  648. struct mtk_dsi *dsi;
  649. struct device *dev = &pdev->dev;
  650. struct device_node *remote_node, *endpoint;
  651. struct resource *regs;
  652. int comp_id;
  653. int ret;
  654. dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
  655. if (!dsi)
  656. return -ENOMEM;
  657. dsi->host.ops = &mtk_dsi_ops;
  658. dsi->host.dev = dev;
  659. endpoint = of_graph_get_next_endpoint(dev->of_node, NULL);
  660. if (endpoint) {
  661. remote_node = of_graph_get_remote_port_parent(endpoint);
  662. if (!remote_node) {
  663. dev_err(dev, "No panel connected\n");
  664. return -ENODEV;
  665. }
  666. dsi->bridge = of_drm_find_bridge(remote_node);
  667. dsi->panel = of_drm_find_panel(remote_node);
  668. of_node_put(remote_node);
  669. if (!dsi->bridge && !dsi->panel) {
  670. dev_info(dev, "Waiting for bridge or panel driver\n");
  671. return -EPROBE_DEFER;
  672. }
  673. }
  674. dsi->engine_clk = devm_clk_get(dev, "engine");
  675. if (IS_ERR(dsi->engine_clk)) {
  676. ret = PTR_ERR(dsi->engine_clk);
  677. dev_err(dev, "Failed to get engine clock: %d\n", ret);
  678. return ret;
  679. }
  680. dsi->digital_clk = devm_clk_get(dev, "digital");
  681. if (IS_ERR(dsi->digital_clk)) {
  682. ret = PTR_ERR(dsi->digital_clk);
  683. dev_err(dev, "Failed to get digital clock: %d\n", ret);
  684. return ret;
  685. }
  686. dsi->hs_clk = devm_clk_get(dev, "hs");
  687. if (IS_ERR(dsi->hs_clk)) {
  688. ret = PTR_ERR(dsi->hs_clk);
  689. dev_err(dev, "Failed to get hs clock: %d\n", ret);
  690. return ret;
  691. }
  692. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  693. dsi->regs = devm_ioremap_resource(dev, regs);
  694. if (IS_ERR(dsi->regs)) {
  695. ret = PTR_ERR(dsi->regs);
  696. dev_err(dev, "Failed to ioremap memory: %d\n", ret);
  697. return ret;
  698. }
  699. dsi->phy = devm_phy_get(dev, "dphy");
  700. if (IS_ERR(dsi->phy)) {
  701. ret = PTR_ERR(dsi->phy);
  702. dev_err(dev, "Failed to get MIPI-DPHY: %d\n", ret);
  703. return ret;
  704. }
  705. comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DSI);
  706. if (comp_id < 0) {
  707. dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
  708. return comp_id;
  709. }
  710. ret = mtk_ddp_comp_init(dev, dev->of_node, &dsi->ddp_comp, comp_id,
  711. &mtk_dsi_funcs);
  712. if (ret) {
  713. dev_err(dev, "Failed to initialize component: %d\n", ret);
  714. return ret;
  715. }
  716. platform_set_drvdata(pdev, dsi);
  717. return component_add(&pdev->dev, &mtk_dsi_component_ops);
  718. }
  719. static int mtk_dsi_remove(struct platform_device *pdev)
  720. {
  721. struct mtk_dsi *dsi = platform_get_drvdata(pdev);
  722. mtk_output_dsi_disable(dsi);
  723. component_del(&pdev->dev, &mtk_dsi_component_ops);
  724. return 0;
  725. }
  726. static const struct of_device_id mtk_dsi_of_match[] = {
  727. { .compatible = "mediatek,mt8173-dsi" },
  728. { },
  729. };
  730. struct platform_driver mtk_dsi_driver = {
  731. .probe = mtk_dsi_probe,
  732. .remove = mtk_dsi_remove,
  733. .driver = {
  734. .name = "mtk-dsi",
  735. .of_match_table = mtk_dsi_of_match,
  736. },
  737. };