intel_sprite.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include <drm/drm_atomic.h>
  37. #include <drm/drm_plane_helper.h>
  38. #include "intel_drv.h"
  39. #include "intel_frontbuffer.h"
  40. #include <drm/i915_drm.h>
  41. #include "i915_drv.h"
  42. static bool
  43. format_is_yuv(uint32_t format)
  44. {
  45. switch (format) {
  46. case DRM_FORMAT_YUYV:
  47. case DRM_FORMAT_UYVY:
  48. case DRM_FORMAT_VYUY:
  49. case DRM_FORMAT_YVYU:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
  56. int usecs)
  57. {
  58. /* paranoia */
  59. if (!adjusted_mode->crtc_htotal)
  60. return 1;
  61. return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
  62. 1000 * adjusted_mode->crtc_htotal);
  63. }
  64. /**
  65. * intel_pipe_update_start() - start update of a set of display registers
  66. * @crtc: the crtc of which the registers are going to be updated
  67. * @start_vbl_count: vblank counter return pointer used for error checking
  68. *
  69. * Mark the start of an update to pipe registers that should be updated
  70. * atomically regarding vblank. If the next vblank will happens within
  71. * the next 100 us, this function waits until the vblank passes.
  72. *
  73. * After a successful call to this function, interrupts will be disabled
  74. * until a subsequent call to intel_pipe_update_end(). That is done to
  75. * avoid random delays. The value written to @start_vbl_count should be
  76. * supplied to intel_pipe_update_end() for error checking.
  77. */
  78. void intel_pipe_update_start(struct intel_crtc *crtc)
  79. {
  80. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  81. long timeout = msecs_to_jiffies_timeout(1);
  82. int scanline, min, max, vblank_start;
  83. wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
  84. DEFINE_WAIT(wait);
  85. vblank_start = adjusted_mode->crtc_vblank_start;
  86. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  87. vblank_start = DIV_ROUND_UP(vblank_start, 2);
  88. /* FIXME needs to be calibrated sensibly */
  89. min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100);
  90. max = vblank_start - 1;
  91. local_irq_disable();
  92. if (min <= 0 || max <= 0)
  93. return;
  94. if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
  95. return;
  96. crtc->debug.min_vbl = min;
  97. crtc->debug.max_vbl = max;
  98. trace_i915_pipe_update_start(crtc);
  99. for (;;) {
  100. /*
  101. * prepare_to_wait() has a memory barrier, which guarantees
  102. * other CPUs can see the task state update by the time we
  103. * read the scanline.
  104. */
  105. prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
  106. scanline = intel_get_crtc_scanline(crtc);
  107. if (scanline < min || scanline > max)
  108. break;
  109. if (timeout <= 0) {
  110. DRM_ERROR("Potential atomic update failure on pipe %c\n",
  111. pipe_name(crtc->pipe));
  112. break;
  113. }
  114. local_irq_enable();
  115. timeout = schedule_timeout(timeout);
  116. local_irq_disable();
  117. }
  118. finish_wait(wq, &wait);
  119. drm_crtc_vblank_put(&crtc->base);
  120. crtc->debug.scanline_start = scanline;
  121. crtc->debug.start_vbl_time = ktime_get();
  122. crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
  123. trace_i915_pipe_update_vblank_evaded(crtc);
  124. }
  125. /**
  126. * intel_pipe_update_end() - end update of a set of display registers
  127. * @crtc: the crtc of which the registers were updated
  128. * @start_vbl_count: start vblank counter (used for error checking)
  129. *
  130. * Mark the end of an update started with intel_pipe_update_start(). This
  131. * re-enables interrupts and verifies the update was actually completed
  132. * before a vblank using the value of @start_vbl_count.
  133. */
  134. void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
  135. {
  136. enum pipe pipe = crtc->pipe;
  137. int scanline_end = intel_get_crtc_scanline(crtc);
  138. u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
  139. ktime_t end_vbl_time = ktime_get();
  140. if (work) {
  141. work->flip_queued_vblank = end_vbl_count;
  142. smp_mb__before_atomic();
  143. atomic_set(&work->pending, 1);
  144. }
  145. trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
  146. /* We're still in the vblank-evade critical section, this can't race.
  147. * Would be slightly nice to just grab the vblank count and arm the
  148. * event outside of the critical section - the spinlock might spin for a
  149. * while ... */
  150. if (crtc->base.state->event) {
  151. WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
  152. spin_lock(&crtc->base.dev->event_lock);
  153. drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
  154. spin_unlock(&crtc->base.dev->event_lock);
  155. crtc->base.state->event = NULL;
  156. }
  157. local_irq_enable();
  158. if (crtc->debug.start_vbl_count &&
  159. crtc->debug.start_vbl_count != end_vbl_count) {
  160. DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
  161. pipe_name(pipe), crtc->debug.start_vbl_count,
  162. end_vbl_count,
  163. ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
  164. crtc->debug.min_vbl, crtc->debug.max_vbl,
  165. crtc->debug.scanline_start, scanline_end);
  166. }
  167. }
  168. static void
  169. skl_update_plane(struct drm_plane *drm_plane,
  170. const struct intel_crtc_state *crtc_state,
  171. const struct intel_plane_state *plane_state)
  172. {
  173. struct drm_device *dev = drm_plane->dev;
  174. struct drm_i915_private *dev_priv = to_i915(dev);
  175. struct intel_plane *intel_plane = to_intel_plane(drm_plane);
  176. struct drm_framebuffer *fb = plane_state->base.fb;
  177. enum plane_id plane_id = intel_plane->id;
  178. enum pipe pipe = intel_plane->pipe;
  179. u32 plane_ctl;
  180. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  181. u32 surf_addr = plane_state->main.offset;
  182. unsigned int rotation = plane_state->base.rotation;
  183. u32 stride = skl_plane_stride(fb, 0, rotation);
  184. int crtc_x = plane_state->base.dst.x1;
  185. int crtc_y = plane_state->base.dst.y1;
  186. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  187. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  188. uint32_t x = plane_state->main.x;
  189. uint32_t y = plane_state->main.y;
  190. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  191. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  192. plane_ctl = PLANE_CTL_ENABLE;
  193. if (IS_GEMINILAKE(dev_priv)) {
  194. I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
  195. PLANE_COLOR_PIPE_GAMMA_ENABLE |
  196. PLANE_COLOR_PIPE_CSC_ENABLE |
  197. PLANE_COLOR_PLANE_GAMMA_DISABLE);
  198. } else {
  199. plane_ctl |=
  200. PLANE_CTL_PIPE_GAMMA_ENABLE |
  201. PLANE_CTL_PIPE_CSC_ENABLE |
  202. PLANE_CTL_PLANE_GAMMA_DISABLE;
  203. }
  204. plane_ctl |= skl_plane_ctl_format(fb->format->format);
  205. plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
  206. plane_ctl |= skl_plane_ctl_rotation(rotation);
  207. if (key->flags) {
  208. I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
  209. I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
  210. I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
  211. }
  212. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  213. plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
  214. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  215. plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
  216. /* Sizes are 0 based */
  217. src_w--;
  218. src_h--;
  219. crtc_w--;
  220. crtc_h--;
  221. I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
  222. I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
  223. I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
  224. /* program plane scaler */
  225. if (plane_state->scaler_id >= 0) {
  226. int scaler_id = plane_state->scaler_id;
  227. const struct intel_scaler *scaler;
  228. DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n",
  229. plane_id, PS_PLANE_SEL(plane_id));
  230. scaler = &crtc_state->scaler_state.scalers[scaler_id];
  231. I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
  232. PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
  233. I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
  234. I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
  235. I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
  236. ((crtc_w + 1) << 16)|(crtc_h + 1));
  237. I915_WRITE(PLANE_POS(pipe, plane_id), 0);
  238. } else {
  239. I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  240. }
  241. I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
  242. I915_WRITE(PLANE_SURF(pipe, plane_id),
  243. intel_plane_ggtt_offset(plane_state) + surf_addr);
  244. POSTING_READ(PLANE_SURF(pipe, plane_id));
  245. }
  246. static void
  247. skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  248. {
  249. struct drm_device *dev = dplane->dev;
  250. struct drm_i915_private *dev_priv = to_i915(dev);
  251. struct intel_plane *intel_plane = to_intel_plane(dplane);
  252. enum plane_id plane_id = intel_plane->id;
  253. enum pipe pipe = intel_plane->pipe;
  254. I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
  255. I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
  256. POSTING_READ(PLANE_SURF(pipe, plane_id));
  257. }
  258. static void
  259. chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
  260. {
  261. struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
  262. enum plane_id plane_id = intel_plane->id;
  263. /* Seems RGB data bypasses the CSC always */
  264. if (!format_is_yuv(format))
  265. return;
  266. /*
  267. * BT.601 limited range YCbCr -> full range RGB
  268. *
  269. * |r| | 6537 4769 0| |cr |
  270. * |g| = |-3330 4769 -1605| x |y-64|
  271. * |b| | 0 4769 8263| |cb |
  272. *
  273. * Cb and Cr apparently come in as signed already, so no
  274. * need for any offset. For Y we need to remove the offset.
  275. */
  276. I915_WRITE(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
  277. I915_WRITE(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  278. I915_WRITE(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  279. I915_WRITE(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
  280. I915_WRITE(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
  281. I915_WRITE(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
  282. I915_WRITE(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
  283. I915_WRITE(SPCSCC8(plane_id), SPCSC_C0(8263));
  284. I915_WRITE(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
  285. I915_WRITE(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  286. I915_WRITE(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  287. I915_WRITE(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  288. I915_WRITE(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  289. I915_WRITE(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  290. }
  291. static void
  292. vlv_update_plane(struct drm_plane *dplane,
  293. const struct intel_crtc_state *crtc_state,
  294. const struct intel_plane_state *plane_state)
  295. {
  296. struct drm_device *dev = dplane->dev;
  297. struct drm_i915_private *dev_priv = to_i915(dev);
  298. struct intel_plane *intel_plane = to_intel_plane(dplane);
  299. struct drm_framebuffer *fb = plane_state->base.fb;
  300. enum pipe pipe = intel_plane->pipe;
  301. enum plane_id plane_id = intel_plane->id;
  302. u32 sprctl;
  303. u32 sprsurf_offset, linear_offset;
  304. unsigned int rotation = plane_state->base.rotation;
  305. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  306. int crtc_x = plane_state->base.dst.x1;
  307. int crtc_y = plane_state->base.dst.y1;
  308. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  309. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  310. uint32_t x = plane_state->base.src.x1 >> 16;
  311. uint32_t y = plane_state->base.src.y1 >> 16;
  312. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  313. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  314. sprctl = SP_ENABLE;
  315. switch (fb->format->format) {
  316. case DRM_FORMAT_YUYV:
  317. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  318. break;
  319. case DRM_FORMAT_YVYU:
  320. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  321. break;
  322. case DRM_FORMAT_UYVY:
  323. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  324. break;
  325. case DRM_FORMAT_VYUY:
  326. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  327. break;
  328. case DRM_FORMAT_RGB565:
  329. sprctl |= SP_FORMAT_BGR565;
  330. break;
  331. case DRM_FORMAT_XRGB8888:
  332. sprctl |= SP_FORMAT_BGRX8888;
  333. break;
  334. case DRM_FORMAT_ARGB8888:
  335. sprctl |= SP_FORMAT_BGRA8888;
  336. break;
  337. case DRM_FORMAT_XBGR2101010:
  338. sprctl |= SP_FORMAT_RGBX1010102;
  339. break;
  340. case DRM_FORMAT_ABGR2101010:
  341. sprctl |= SP_FORMAT_RGBA1010102;
  342. break;
  343. case DRM_FORMAT_XBGR8888:
  344. sprctl |= SP_FORMAT_RGBX8888;
  345. break;
  346. case DRM_FORMAT_ABGR8888:
  347. sprctl |= SP_FORMAT_RGBA8888;
  348. break;
  349. default:
  350. /*
  351. * If we get here one of the upper layers failed to filter
  352. * out the unsupported plane formats
  353. */
  354. BUG();
  355. break;
  356. }
  357. /*
  358. * Enable gamma to match primary/cursor plane behaviour.
  359. * FIXME should be user controllable via propertiesa.
  360. */
  361. sprctl |= SP_GAMMA_ENABLE;
  362. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  363. sprctl |= SP_TILED;
  364. if (rotation & DRM_ROTATE_180)
  365. sprctl |= SP_ROTATE_180;
  366. if (rotation & DRM_REFLECT_X)
  367. sprctl |= SP_MIRROR;
  368. /* Sizes are 0 based */
  369. src_w--;
  370. src_h--;
  371. crtc_w--;
  372. crtc_h--;
  373. intel_add_fb_offsets(&x, &y, plane_state, 0);
  374. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  375. if (rotation & DRM_ROTATE_180) {
  376. x += src_w;
  377. y += src_h;
  378. } else if (rotation & DRM_REFLECT_X) {
  379. x += src_w;
  380. }
  381. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  382. if (key->flags) {
  383. I915_WRITE(SPKEYMINVAL(pipe, plane_id), key->min_value);
  384. I915_WRITE(SPKEYMAXVAL(pipe, plane_id), key->max_value);
  385. I915_WRITE(SPKEYMSK(pipe, plane_id), key->channel_mask);
  386. }
  387. if (key->flags & I915_SET_COLORKEY_SOURCE)
  388. sprctl |= SP_SOURCE_KEY;
  389. if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
  390. chv_update_csc(intel_plane, fb->format->format);
  391. I915_WRITE(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
  392. I915_WRITE(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  393. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  394. I915_WRITE(SPTILEOFF(pipe, plane_id), (y << 16) | x);
  395. else
  396. I915_WRITE(SPLINOFF(pipe, plane_id), linear_offset);
  397. I915_WRITE(SPCONSTALPHA(pipe, plane_id), 0);
  398. I915_WRITE(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
  399. I915_WRITE(SPCNTR(pipe, plane_id), sprctl);
  400. I915_WRITE(SPSURF(pipe, plane_id),
  401. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  402. POSTING_READ(SPSURF(pipe, plane_id));
  403. }
  404. static void
  405. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  406. {
  407. struct drm_device *dev = dplane->dev;
  408. struct drm_i915_private *dev_priv = to_i915(dev);
  409. struct intel_plane *intel_plane = to_intel_plane(dplane);
  410. enum pipe pipe = intel_plane->pipe;
  411. enum plane_id plane_id = intel_plane->id;
  412. I915_WRITE(SPCNTR(pipe, plane_id), 0);
  413. I915_WRITE(SPSURF(pipe, plane_id), 0);
  414. POSTING_READ(SPSURF(pipe, plane_id));
  415. }
  416. static void
  417. ivb_update_plane(struct drm_plane *plane,
  418. const struct intel_crtc_state *crtc_state,
  419. const struct intel_plane_state *plane_state)
  420. {
  421. struct drm_device *dev = plane->dev;
  422. struct drm_i915_private *dev_priv = to_i915(dev);
  423. struct intel_plane *intel_plane = to_intel_plane(plane);
  424. struct drm_framebuffer *fb = plane_state->base.fb;
  425. enum pipe pipe = intel_plane->pipe;
  426. u32 sprctl, sprscale = 0;
  427. u32 sprsurf_offset, linear_offset;
  428. unsigned int rotation = plane_state->base.rotation;
  429. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  430. int crtc_x = plane_state->base.dst.x1;
  431. int crtc_y = plane_state->base.dst.y1;
  432. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  433. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  434. uint32_t x = plane_state->base.src.x1 >> 16;
  435. uint32_t y = plane_state->base.src.y1 >> 16;
  436. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  437. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  438. sprctl = SPRITE_ENABLE;
  439. switch (fb->format->format) {
  440. case DRM_FORMAT_XBGR8888:
  441. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  442. break;
  443. case DRM_FORMAT_XRGB8888:
  444. sprctl |= SPRITE_FORMAT_RGBX888;
  445. break;
  446. case DRM_FORMAT_YUYV:
  447. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  448. break;
  449. case DRM_FORMAT_YVYU:
  450. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  451. break;
  452. case DRM_FORMAT_UYVY:
  453. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  454. break;
  455. case DRM_FORMAT_VYUY:
  456. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  457. break;
  458. default:
  459. BUG();
  460. }
  461. /*
  462. * Enable gamma to match primary/cursor plane behaviour.
  463. * FIXME should be user controllable via propertiesa.
  464. */
  465. sprctl |= SPRITE_GAMMA_ENABLE;
  466. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  467. sprctl |= SPRITE_TILED;
  468. if (rotation & DRM_ROTATE_180)
  469. sprctl |= SPRITE_ROTATE_180;
  470. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  471. sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
  472. else
  473. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  474. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  475. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  476. /* Sizes are 0 based */
  477. src_w--;
  478. src_h--;
  479. crtc_w--;
  480. crtc_h--;
  481. if (crtc_w != src_w || crtc_h != src_h)
  482. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  483. intel_add_fb_offsets(&x, &y, plane_state, 0);
  484. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  485. /* HSW+ does this automagically in hardware */
  486. if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
  487. rotation & DRM_ROTATE_180) {
  488. x += src_w;
  489. y += src_h;
  490. }
  491. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  492. if (key->flags) {
  493. I915_WRITE(SPRKEYVAL(pipe), key->min_value);
  494. I915_WRITE(SPRKEYMAX(pipe), key->max_value);
  495. I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
  496. }
  497. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  498. sprctl |= SPRITE_DEST_KEY;
  499. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  500. sprctl |= SPRITE_SOURCE_KEY;
  501. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  502. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  503. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  504. * register */
  505. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  506. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  507. else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  508. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  509. else
  510. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  511. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  512. if (intel_plane->can_scale)
  513. I915_WRITE(SPRSCALE(pipe), sprscale);
  514. I915_WRITE(SPRCTL(pipe), sprctl);
  515. I915_WRITE(SPRSURF(pipe),
  516. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  517. POSTING_READ(SPRSURF(pipe));
  518. }
  519. static void
  520. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  521. {
  522. struct drm_device *dev = plane->dev;
  523. struct drm_i915_private *dev_priv = to_i915(dev);
  524. struct intel_plane *intel_plane = to_intel_plane(plane);
  525. int pipe = intel_plane->pipe;
  526. I915_WRITE(SPRCTL(pipe), 0);
  527. /* Can't leave the scaler enabled... */
  528. if (intel_plane->can_scale)
  529. I915_WRITE(SPRSCALE(pipe), 0);
  530. I915_WRITE(SPRSURF(pipe), 0);
  531. POSTING_READ(SPRSURF(pipe));
  532. }
  533. static void
  534. ilk_update_plane(struct drm_plane *plane,
  535. const struct intel_crtc_state *crtc_state,
  536. const struct intel_plane_state *plane_state)
  537. {
  538. struct drm_device *dev = plane->dev;
  539. struct drm_i915_private *dev_priv = to_i915(dev);
  540. struct intel_plane *intel_plane = to_intel_plane(plane);
  541. struct drm_framebuffer *fb = plane_state->base.fb;
  542. int pipe = intel_plane->pipe;
  543. u32 dvscntr, dvsscale;
  544. u32 dvssurf_offset, linear_offset;
  545. unsigned int rotation = plane_state->base.rotation;
  546. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  547. int crtc_x = plane_state->base.dst.x1;
  548. int crtc_y = plane_state->base.dst.y1;
  549. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  550. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  551. uint32_t x = plane_state->base.src.x1 >> 16;
  552. uint32_t y = plane_state->base.src.y1 >> 16;
  553. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  554. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  555. dvscntr = DVS_ENABLE;
  556. switch (fb->format->format) {
  557. case DRM_FORMAT_XBGR8888:
  558. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  559. break;
  560. case DRM_FORMAT_XRGB8888:
  561. dvscntr |= DVS_FORMAT_RGBX888;
  562. break;
  563. case DRM_FORMAT_YUYV:
  564. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  565. break;
  566. case DRM_FORMAT_YVYU:
  567. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  568. break;
  569. case DRM_FORMAT_UYVY:
  570. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  571. break;
  572. case DRM_FORMAT_VYUY:
  573. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  574. break;
  575. default:
  576. BUG();
  577. }
  578. /*
  579. * Enable gamma to match primary/cursor plane behaviour.
  580. * FIXME should be user controllable via propertiesa.
  581. */
  582. dvscntr |= DVS_GAMMA_ENABLE;
  583. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  584. dvscntr |= DVS_TILED;
  585. if (rotation & DRM_ROTATE_180)
  586. dvscntr |= DVS_ROTATE_180;
  587. if (IS_GEN6(dev_priv))
  588. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  589. /* Sizes are 0 based */
  590. src_w--;
  591. src_h--;
  592. crtc_w--;
  593. crtc_h--;
  594. dvsscale = 0;
  595. if (crtc_w != src_w || crtc_h != src_h)
  596. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  597. intel_add_fb_offsets(&x, &y, plane_state, 0);
  598. dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  599. if (rotation & DRM_ROTATE_180) {
  600. x += src_w;
  601. y += src_h;
  602. }
  603. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  604. if (key->flags) {
  605. I915_WRITE(DVSKEYVAL(pipe), key->min_value);
  606. I915_WRITE(DVSKEYMAX(pipe), key->max_value);
  607. I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
  608. }
  609. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  610. dvscntr |= DVS_DEST_KEY;
  611. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  612. dvscntr |= DVS_SOURCE_KEY;
  613. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  614. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  615. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  616. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  617. else
  618. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  619. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  620. I915_WRITE(DVSSCALE(pipe), dvsscale);
  621. I915_WRITE(DVSCNTR(pipe), dvscntr);
  622. I915_WRITE(DVSSURF(pipe),
  623. intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
  624. POSTING_READ(DVSSURF(pipe));
  625. }
  626. static void
  627. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  628. {
  629. struct drm_device *dev = plane->dev;
  630. struct drm_i915_private *dev_priv = to_i915(dev);
  631. struct intel_plane *intel_plane = to_intel_plane(plane);
  632. int pipe = intel_plane->pipe;
  633. I915_WRITE(DVSCNTR(pipe), 0);
  634. /* Disable the scaler */
  635. I915_WRITE(DVSSCALE(pipe), 0);
  636. I915_WRITE(DVSSURF(pipe), 0);
  637. POSTING_READ(DVSSURF(pipe));
  638. }
  639. static int
  640. intel_check_sprite_plane(struct drm_plane *plane,
  641. struct intel_crtc_state *crtc_state,
  642. struct intel_plane_state *state)
  643. {
  644. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  645. struct drm_crtc *crtc = state->base.crtc;
  646. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  647. struct intel_plane *intel_plane = to_intel_plane(plane);
  648. struct drm_framebuffer *fb = state->base.fb;
  649. int crtc_x, crtc_y;
  650. unsigned int crtc_w, crtc_h;
  651. uint32_t src_x, src_y, src_w, src_h;
  652. struct drm_rect *src = &state->base.src;
  653. struct drm_rect *dst = &state->base.dst;
  654. const struct drm_rect *clip = &state->clip;
  655. int hscale, vscale;
  656. int max_scale, min_scale;
  657. bool can_scale;
  658. int ret;
  659. *src = drm_plane_state_src(&state->base);
  660. *dst = drm_plane_state_dest(&state->base);
  661. if (!fb) {
  662. state->base.visible = false;
  663. return 0;
  664. }
  665. /* Don't modify another pipe's plane */
  666. if (intel_plane->pipe != intel_crtc->pipe) {
  667. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  668. return -EINVAL;
  669. }
  670. /* FIXME check all gen limits */
  671. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  672. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  673. return -EINVAL;
  674. }
  675. /* setup can_scale, min_scale, max_scale */
  676. if (INTEL_GEN(dev_priv) >= 9) {
  677. /* use scaler when colorkey is not required */
  678. if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
  679. can_scale = 1;
  680. min_scale = 1;
  681. max_scale = skl_max_scale(intel_crtc, crtc_state);
  682. } else {
  683. can_scale = 0;
  684. min_scale = DRM_PLANE_HELPER_NO_SCALING;
  685. max_scale = DRM_PLANE_HELPER_NO_SCALING;
  686. }
  687. } else {
  688. can_scale = intel_plane->can_scale;
  689. max_scale = intel_plane->max_downscale << 16;
  690. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  691. }
  692. /*
  693. * FIXME the following code does a bunch of fuzzy adjustments to the
  694. * coordinates and sizes. We probably need some way to decide whether
  695. * more strict checking should be done instead.
  696. */
  697. drm_rect_rotate(src, fb->width << 16, fb->height << 16,
  698. state->base.rotation);
  699. hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
  700. BUG_ON(hscale < 0);
  701. vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
  702. BUG_ON(vscale < 0);
  703. state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
  704. crtc_x = dst->x1;
  705. crtc_y = dst->y1;
  706. crtc_w = drm_rect_width(dst);
  707. crtc_h = drm_rect_height(dst);
  708. if (state->base.visible) {
  709. /* check again in case clipping clamped the results */
  710. hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
  711. if (hscale < 0) {
  712. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  713. drm_rect_debug_print("src: ", src, true);
  714. drm_rect_debug_print("dst: ", dst, false);
  715. return hscale;
  716. }
  717. vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
  718. if (vscale < 0) {
  719. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  720. drm_rect_debug_print("src: ", src, true);
  721. drm_rect_debug_print("dst: ", dst, false);
  722. return vscale;
  723. }
  724. /* Make the source viewport size an exact multiple of the scaling factors. */
  725. drm_rect_adjust_size(src,
  726. drm_rect_width(dst) * hscale - drm_rect_width(src),
  727. drm_rect_height(dst) * vscale - drm_rect_height(src));
  728. drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
  729. state->base.rotation);
  730. /* sanity check to make sure the src viewport wasn't enlarged */
  731. WARN_ON(src->x1 < (int) state->base.src_x ||
  732. src->y1 < (int) state->base.src_y ||
  733. src->x2 > (int) state->base.src_x + state->base.src_w ||
  734. src->y2 > (int) state->base.src_y + state->base.src_h);
  735. /*
  736. * Hardware doesn't handle subpixel coordinates.
  737. * Adjust to (macro)pixel boundary, but be careful not to
  738. * increase the source viewport size, because that could
  739. * push the downscaling factor out of bounds.
  740. */
  741. src_x = src->x1 >> 16;
  742. src_w = drm_rect_width(src) >> 16;
  743. src_y = src->y1 >> 16;
  744. src_h = drm_rect_height(src) >> 16;
  745. if (format_is_yuv(fb->format->format)) {
  746. src_x &= ~1;
  747. src_w &= ~1;
  748. /*
  749. * Must keep src and dst the
  750. * same if we can't scale.
  751. */
  752. if (!can_scale)
  753. crtc_w &= ~1;
  754. if (crtc_w == 0)
  755. state->base.visible = false;
  756. }
  757. }
  758. /* Check size restrictions when scaling */
  759. if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
  760. unsigned int width_bytes;
  761. int cpp = fb->format->cpp[0];
  762. WARN_ON(!can_scale);
  763. /* FIXME interlacing min height is 6 */
  764. if (crtc_w < 3 || crtc_h < 3)
  765. state->base.visible = false;
  766. if (src_w < 3 || src_h < 3)
  767. state->base.visible = false;
  768. width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
  769. if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
  770. width_bytes > 4096 || fb->pitches[0] > 4096)) {
  771. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  772. return -EINVAL;
  773. }
  774. }
  775. if (state->base.visible) {
  776. src->x1 = src_x << 16;
  777. src->x2 = (src_x + src_w) << 16;
  778. src->y1 = src_y << 16;
  779. src->y2 = (src_y + src_h) << 16;
  780. }
  781. dst->x1 = crtc_x;
  782. dst->x2 = crtc_x + crtc_w;
  783. dst->y1 = crtc_y;
  784. dst->y2 = crtc_y + crtc_h;
  785. if (INTEL_GEN(dev_priv) >= 9) {
  786. ret = skl_check_plane_surface(state);
  787. if (ret)
  788. return ret;
  789. }
  790. return 0;
  791. }
  792. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  793. struct drm_file *file_priv)
  794. {
  795. struct drm_i915_private *dev_priv = to_i915(dev);
  796. struct drm_intel_sprite_colorkey *set = data;
  797. struct drm_plane *plane;
  798. struct drm_plane_state *plane_state;
  799. struct drm_atomic_state *state;
  800. struct drm_modeset_acquire_ctx ctx;
  801. int ret = 0;
  802. /* Make sure we don't try to enable both src & dest simultaneously */
  803. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  804. return -EINVAL;
  805. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  806. set->flags & I915_SET_COLORKEY_DESTINATION)
  807. return -EINVAL;
  808. plane = drm_plane_find(dev, set->plane_id);
  809. if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
  810. return -ENOENT;
  811. drm_modeset_acquire_init(&ctx, 0);
  812. state = drm_atomic_state_alloc(plane->dev);
  813. if (!state) {
  814. ret = -ENOMEM;
  815. goto out;
  816. }
  817. state->acquire_ctx = &ctx;
  818. while (1) {
  819. plane_state = drm_atomic_get_plane_state(state, plane);
  820. ret = PTR_ERR_OR_ZERO(plane_state);
  821. if (!ret) {
  822. to_intel_plane_state(plane_state)->ckey = *set;
  823. ret = drm_atomic_commit(state);
  824. }
  825. if (ret != -EDEADLK)
  826. break;
  827. drm_atomic_state_clear(state);
  828. drm_modeset_backoff(&ctx);
  829. }
  830. drm_atomic_state_put(state);
  831. out:
  832. drm_modeset_drop_locks(&ctx);
  833. drm_modeset_acquire_fini(&ctx);
  834. return ret;
  835. }
  836. static const uint32_t ilk_plane_formats[] = {
  837. DRM_FORMAT_XRGB8888,
  838. DRM_FORMAT_YUYV,
  839. DRM_FORMAT_YVYU,
  840. DRM_FORMAT_UYVY,
  841. DRM_FORMAT_VYUY,
  842. };
  843. static const uint32_t snb_plane_formats[] = {
  844. DRM_FORMAT_XBGR8888,
  845. DRM_FORMAT_XRGB8888,
  846. DRM_FORMAT_YUYV,
  847. DRM_FORMAT_YVYU,
  848. DRM_FORMAT_UYVY,
  849. DRM_FORMAT_VYUY,
  850. };
  851. static const uint32_t vlv_plane_formats[] = {
  852. DRM_FORMAT_RGB565,
  853. DRM_FORMAT_ABGR8888,
  854. DRM_FORMAT_ARGB8888,
  855. DRM_FORMAT_XBGR8888,
  856. DRM_FORMAT_XRGB8888,
  857. DRM_FORMAT_XBGR2101010,
  858. DRM_FORMAT_ABGR2101010,
  859. DRM_FORMAT_YUYV,
  860. DRM_FORMAT_YVYU,
  861. DRM_FORMAT_UYVY,
  862. DRM_FORMAT_VYUY,
  863. };
  864. static uint32_t skl_plane_formats[] = {
  865. DRM_FORMAT_RGB565,
  866. DRM_FORMAT_ABGR8888,
  867. DRM_FORMAT_ARGB8888,
  868. DRM_FORMAT_XBGR8888,
  869. DRM_FORMAT_XRGB8888,
  870. DRM_FORMAT_YUYV,
  871. DRM_FORMAT_YVYU,
  872. DRM_FORMAT_UYVY,
  873. DRM_FORMAT_VYUY,
  874. };
  875. struct intel_plane *
  876. intel_sprite_plane_create(struct drm_i915_private *dev_priv,
  877. enum pipe pipe, int plane)
  878. {
  879. struct intel_plane *intel_plane = NULL;
  880. struct intel_plane_state *state = NULL;
  881. unsigned long possible_crtcs;
  882. const uint32_t *plane_formats;
  883. unsigned int supported_rotations;
  884. int num_plane_formats;
  885. int ret;
  886. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  887. if (!intel_plane) {
  888. ret = -ENOMEM;
  889. goto fail;
  890. }
  891. state = intel_create_plane_state(&intel_plane->base);
  892. if (!state) {
  893. ret = -ENOMEM;
  894. goto fail;
  895. }
  896. intel_plane->base.state = &state->base;
  897. if (INTEL_GEN(dev_priv) >= 9) {
  898. intel_plane->can_scale = true;
  899. state->scaler_id = -1;
  900. intel_plane->update_plane = skl_update_plane;
  901. intel_plane->disable_plane = skl_disable_plane;
  902. plane_formats = skl_plane_formats;
  903. num_plane_formats = ARRAY_SIZE(skl_plane_formats);
  904. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  905. intel_plane->can_scale = false;
  906. intel_plane->max_downscale = 1;
  907. intel_plane->update_plane = vlv_update_plane;
  908. intel_plane->disable_plane = vlv_disable_plane;
  909. plane_formats = vlv_plane_formats;
  910. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  911. } else if (INTEL_GEN(dev_priv) >= 7) {
  912. if (IS_IVYBRIDGE(dev_priv)) {
  913. intel_plane->can_scale = true;
  914. intel_plane->max_downscale = 2;
  915. } else {
  916. intel_plane->can_scale = false;
  917. intel_plane->max_downscale = 1;
  918. }
  919. intel_plane->update_plane = ivb_update_plane;
  920. intel_plane->disable_plane = ivb_disable_plane;
  921. plane_formats = snb_plane_formats;
  922. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  923. } else {
  924. intel_plane->can_scale = true;
  925. intel_plane->max_downscale = 16;
  926. intel_plane->update_plane = ilk_update_plane;
  927. intel_plane->disable_plane = ilk_disable_plane;
  928. if (IS_GEN6(dev_priv)) {
  929. plane_formats = snb_plane_formats;
  930. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  931. } else {
  932. plane_formats = ilk_plane_formats;
  933. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  934. }
  935. }
  936. if (INTEL_GEN(dev_priv) >= 9) {
  937. supported_rotations =
  938. DRM_ROTATE_0 | DRM_ROTATE_90 |
  939. DRM_ROTATE_180 | DRM_ROTATE_270;
  940. } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
  941. supported_rotations =
  942. DRM_ROTATE_0 | DRM_ROTATE_180 |
  943. DRM_REFLECT_X;
  944. } else {
  945. supported_rotations =
  946. DRM_ROTATE_0 | DRM_ROTATE_180;
  947. }
  948. intel_plane->pipe = pipe;
  949. intel_plane->plane = plane;
  950. intel_plane->id = PLANE_SPRITE0 + plane;
  951. intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
  952. intel_plane->check_plane = intel_check_sprite_plane;
  953. possible_crtcs = (1 << pipe);
  954. if (INTEL_GEN(dev_priv) >= 9)
  955. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  956. possible_crtcs, &intel_plane_funcs,
  957. plane_formats, num_plane_formats,
  958. DRM_PLANE_TYPE_OVERLAY,
  959. "plane %d%c", plane + 2, pipe_name(pipe));
  960. else
  961. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  962. possible_crtcs, &intel_plane_funcs,
  963. plane_formats, num_plane_formats,
  964. DRM_PLANE_TYPE_OVERLAY,
  965. "sprite %c", sprite_name(pipe, plane));
  966. if (ret)
  967. goto fail;
  968. drm_plane_create_rotation_property(&intel_plane->base,
  969. DRM_ROTATE_0,
  970. supported_rotations);
  971. drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
  972. return intel_plane;
  973. fail:
  974. kfree(state);
  975. kfree(intel_plane);
  976. return ERR_PTR(ret);
  977. }