cpu_errata.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * Contains CPU specific errata definitions
  3. *
  4. * Copyright (C) 2014 ARM Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/arm-smccc.h>
  19. #include <linux/psci.h>
  20. #include <linux/types.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cputype.h>
  23. #include <asm/cpufeature.h>
  24. static bool __maybe_unused
  25. is_affected_midr_range(const struct arm64_cpu_capabilities *entry, int scope)
  26. {
  27. const struct arm64_midr_revidr *fix;
  28. u32 midr = read_cpuid_id(), revidr;
  29. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  30. if (!is_midr_in_range(midr, &entry->midr_range))
  31. return false;
  32. midr &= MIDR_REVISION_MASK | MIDR_VARIANT_MASK;
  33. revidr = read_cpuid(REVIDR_EL1);
  34. for (fix = entry->fixed_revs; fix && fix->revidr_mask; fix++)
  35. if (midr == fix->midr_rv && (revidr & fix->revidr_mask))
  36. return false;
  37. return true;
  38. }
  39. static bool __maybe_unused
  40. is_affected_midr_range_list(const struct arm64_cpu_capabilities *entry,
  41. int scope)
  42. {
  43. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  44. return is_midr_in_range_list(read_cpuid_id(), entry->midr_range_list);
  45. }
  46. static bool __maybe_unused
  47. is_kryo_midr(const struct arm64_cpu_capabilities *entry, int scope)
  48. {
  49. u32 model;
  50. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  51. model = read_cpuid_id();
  52. model &= MIDR_IMPLEMENTOR_MASK | (0xf00 << MIDR_PARTNUM_SHIFT) |
  53. MIDR_ARCHITECTURE_MASK;
  54. return model == entry->midr_range.model;
  55. }
  56. static bool
  57. has_mismatched_cache_type(const struct arm64_cpu_capabilities *entry,
  58. int scope)
  59. {
  60. u64 mask = CTR_CACHE_MINLINE_MASK;
  61. /* Skip matching the min line sizes for cache type check */
  62. if (entry->capability == ARM64_MISMATCHED_CACHE_TYPE)
  63. mask ^= arm64_ftr_reg_ctrel0.strict_mask;
  64. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  65. return (read_cpuid_cachetype() & mask) !=
  66. (arm64_ftr_reg_ctrel0.sys_val & mask);
  67. }
  68. static void
  69. cpu_enable_trap_ctr_access(const struct arm64_cpu_capabilities *__unused)
  70. {
  71. /* Clear SCTLR_EL1.UCT */
  72. config_sctlr_el1(SCTLR_EL1_UCT, 0);
  73. }
  74. atomic_t arm64_el2_vector_last_slot = ATOMIC_INIT(-1);
  75. #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
  76. #include <asm/mmu_context.h>
  77. #include <asm/cacheflush.h>
  78. DEFINE_PER_CPU_READ_MOSTLY(struct bp_hardening_data, bp_hardening_data);
  79. #ifdef CONFIG_KVM_INDIRECT_VECTORS
  80. extern char __smccc_workaround_1_smc_start[];
  81. extern char __smccc_workaround_1_smc_end[];
  82. static void __copy_hyp_vect_bpi(int slot, const char *hyp_vecs_start,
  83. const char *hyp_vecs_end)
  84. {
  85. void *dst = lm_alias(__bp_harden_hyp_vecs_start + slot * SZ_2K);
  86. int i;
  87. for (i = 0; i < SZ_2K; i += 0x80)
  88. memcpy(dst + i, hyp_vecs_start, hyp_vecs_end - hyp_vecs_start);
  89. __flush_icache_range((uintptr_t)dst, (uintptr_t)dst + SZ_2K);
  90. }
  91. static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
  92. const char *hyp_vecs_start,
  93. const char *hyp_vecs_end)
  94. {
  95. static DEFINE_SPINLOCK(bp_lock);
  96. int cpu, slot = -1;
  97. spin_lock(&bp_lock);
  98. for_each_possible_cpu(cpu) {
  99. if (per_cpu(bp_hardening_data.fn, cpu) == fn) {
  100. slot = per_cpu(bp_hardening_data.hyp_vectors_slot, cpu);
  101. break;
  102. }
  103. }
  104. if (slot == -1) {
  105. slot = atomic_inc_return(&arm64_el2_vector_last_slot);
  106. BUG_ON(slot >= BP_HARDEN_EL2_SLOTS);
  107. __copy_hyp_vect_bpi(slot, hyp_vecs_start, hyp_vecs_end);
  108. }
  109. __this_cpu_write(bp_hardening_data.hyp_vectors_slot, slot);
  110. __this_cpu_write(bp_hardening_data.fn, fn);
  111. spin_unlock(&bp_lock);
  112. }
  113. #else
  114. #define __smccc_workaround_1_smc_start NULL
  115. #define __smccc_workaround_1_smc_end NULL
  116. static void __install_bp_hardening_cb(bp_hardening_cb_t fn,
  117. const char *hyp_vecs_start,
  118. const char *hyp_vecs_end)
  119. {
  120. __this_cpu_write(bp_hardening_data.fn, fn);
  121. }
  122. #endif /* CONFIG_KVM_INDIRECT_VECTORS */
  123. static void install_bp_hardening_cb(const struct arm64_cpu_capabilities *entry,
  124. bp_hardening_cb_t fn,
  125. const char *hyp_vecs_start,
  126. const char *hyp_vecs_end)
  127. {
  128. u64 pfr0;
  129. if (!entry->matches(entry, SCOPE_LOCAL_CPU))
  130. return;
  131. pfr0 = read_cpuid(ID_AA64PFR0_EL1);
  132. if (cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_CSV2_SHIFT))
  133. return;
  134. __install_bp_hardening_cb(fn, hyp_vecs_start, hyp_vecs_end);
  135. }
  136. #include <uapi/linux/psci.h>
  137. #include <linux/arm-smccc.h>
  138. #include <linux/psci.h>
  139. static void call_smc_arch_workaround_1(void)
  140. {
  141. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
  142. }
  143. static void call_hvc_arch_workaround_1(void)
  144. {
  145. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
  146. }
  147. static void qcom_link_stack_sanitization(void)
  148. {
  149. u64 tmp;
  150. asm volatile("mov %0, x30 \n"
  151. ".rept 16 \n"
  152. "bl . + 4 \n"
  153. ".endr \n"
  154. "mov x30, %0 \n"
  155. : "=&r" (tmp));
  156. }
  157. static void
  158. enable_smccc_arch_workaround_1(const struct arm64_cpu_capabilities *entry)
  159. {
  160. bp_hardening_cb_t cb;
  161. void *smccc_start, *smccc_end;
  162. struct arm_smccc_res res;
  163. u32 midr = read_cpuid_id();
  164. if (!entry->matches(entry, SCOPE_LOCAL_CPU))
  165. return;
  166. if (psci_ops.smccc_version == SMCCC_VERSION_1_0)
  167. return;
  168. switch (psci_ops.conduit) {
  169. case PSCI_CONDUIT_HVC:
  170. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  171. ARM_SMCCC_ARCH_WORKAROUND_1, &res);
  172. if ((int)res.a0 < 0)
  173. return;
  174. cb = call_hvc_arch_workaround_1;
  175. /* This is a guest, no need to patch KVM vectors */
  176. smccc_start = NULL;
  177. smccc_end = NULL;
  178. break;
  179. case PSCI_CONDUIT_SMC:
  180. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  181. ARM_SMCCC_ARCH_WORKAROUND_1, &res);
  182. if ((int)res.a0 < 0)
  183. return;
  184. cb = call_smc_arch_workaround_1;
  185. smccc_start = __smccc_workaround_1_smc_start;
  186. smccc_end = __smccc_workaround_1_smc_end;
  187. break;
  188. default:
  189. return;
  190. }
  191. if (((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR) ||
  192. ((midr & MIDR_CPU_MODEL_MASK) == MIDR_QCOM_FALKOR_V1))
  193. cb = qcom_link_stack_sanitization;
  194. install_bp_hardening_cb(entry, cb, smccc_start, smccc_end);
  195. return;
  196. }
  197. #endif /* CONFIG_HARDEN_BRANCH_PREDICTOR */
  198. #ifdef CONFIG_ARM64_SSBD
  199. DEFINE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
  200. int ssbd_state __read_mostly = ARM64_SSBD_KERNEL;
  201. static const struct ssbd_options {
  202. const char *str;
  203. int state;
  204. } ssbd_options[] = {
  205. { "force-on", ARM64_SSBD_FORCE_ENABLE, },
  206. { "force-off", ARM64_SSBD_FORCE_DISABLE, },
  207. { "kernel", ARM64_SSBD_KERNEL, },
  208. };
  209. static int __init ssbd_cfg(char *buf)
  210. {
  211. int i;
  212. if (!buf || !buf[0])
  213. return -EINVAL;
  214. for (i = 0; i < ARRAY_SIZE(ssbd_options); i++) {
  215. int len = strlen(ssbd_options[i].str);
  216. if (strncmp(buf, ssbd_options[i].str, len))
  217. continue;
  218. ssbd_state = ssbd_options[i].state;
  219. return 0;
  220. }
  221. return -EINVAL;
  222. }
  223. early_param("ssbd", ssbd_cfg);
  224. void __init arm64_update_smccc_conduit(struct alt_instr *alt,
  225. __le32 *origptr, __le32 *updptr,
  226. int nr_inst)
  227. {
  228. u32 insn;
  229. BUG_ON(nr_inst != 1);
  230. switch (psci_ops.conduit) {
  231. case PSCI_CONDUIT_HVC:
  232. insn = aarch64_insn_get_hvc_value();
  233. break;
  234. case PSCI_CONDUIT_SMC:
  235. insn = aarch64_insn_get_smc_value();
  236. break;
  237. default:
  238. return;
  239. }
  240. *updptr = cpu_to_le32(insn);
  241. }
  242. void __init arm64_enable_wa2_handling(struct alt_instr *alt,
  243. __le32 *origptr, __le32 *updptr,
  244. int nr_inst)
  245. {
  246. BUG_ON(nr_inst != 1);
  247. /*
  248. * Only allow mitigation on EL1 entry/exit and guest
  249. * ARCH_WORKAROUND_2 handling if the SSBD state allows it to
  250. * be flipped.
  251. */
  252. if (arm64_get_ssbd_state() == ARM64_SSBD_KERNEL)
  253. *updptr = cpu_to_le32(aarch64_insn_gen_nop());
  254. }
  255. void arm64_set_ssbd_mitigation(bool state)
  256. {
  257. switch (psci_ops.conduit) {
  258. case PSCI_CONDUIT_HVC:
  259. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
  260. break;
  261. case PSCI_CONDUIT_SMC:
  262. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, state, NULL);
  263. break;
  264. default:
  265. WARN_ON_ONCE(1);
  266. break;
  267. }
  268. }
  269. static bool has_ssbd_mitigation(const struct arm64_cpu_capabilities *entry,
  270. int scope)
  271. {
  272. struct arm_smccc_res res;
  273. bool required = true;
  274. s32 val;
  275. WARN_ON(scope != SCOPE_LOCAL_CPU || preemptible());
  276. if (psci_ops.smccc_version == SMCCC_VERSION_1_0) {
  277. ssbd_state = ARM64_SSBD_UNKNOWN;
  278. return false;
  279. }
  280. switch (psci_ops.conduit) {
  281. case PSCI_CONDUIT_HVC:
  282. arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  283. ARM_SMCCC_ARCH_WORKAROUND_2, &res);
  284. break;
  285. case PSCI_CONDUIT_SMC:
  286. arm_smccc_1_1_smc(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
  287. ARM_SMCCC_ARCH_WORKAROUND_2, &res);
  288. break;
  289. default:
  290. ssbd_state = ARM64_SSBD_UNKNOWN;
  291. return false;
  292. }
  293. val = (s32)res.a0;
  294. switch (val) {
  295. case SMCCC_RET_NOT_SUPPORTED:
  296. ssbd_state = ARM64_SSBD_UNKNOWN;
  297. return false;
  298. case SMCCC_RET_NOT_REQUIRED:
  299. pr_info_once("%s mitigation not required\n", entry->desc);
  300. ssbd_state = ARM64_SSBD_MITIGATED;
  301. return false;
  302. case SMCCC_RET_SUCCESS:
  303. required = true;
  304. break;
  305. case 1: /* Mitigation not required on this CPU */
  306. required = false;
  307. break;
  308. default:
  309. WARN_ON(1);
  310. return false;
  311. }
  312. switch (ssbd_state) {
  313. case ARM64_SSBD_FORCE_DISABLE:
  314. pr_info_once("%s disabled from command-line\n", entry->desc);
  315. arm64_set_ssbd_mitigation(false);
  316. required = false;
  317. break;
  318. case ARM64_SSBD_KERNEL:
  319. if (required) {
  320. __this_cpu_write(arm64_ssbd_callback_required, 1);
  321. arm64_set_ssbd_mitigation(true);
  322. }
  323. break;
  324. case ARM64_SSBD_FORCE_ENABLE:
  325. pr_info_once("%s forced from command-line\n", entry->desc);
  326. arm64_set_ssbd_mitigation(true);
  327. required = true;
  328. break;
  329. default:
  330. WARN_ON(1);
  331. break;
  332. }
  333. return required;
  334. }
  335. #endif /* CONFIG_ARM64_SSBD */
  336. #define CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
  337. .matches = is_affected_midr_range, \
  338. .midr_range = MIDR_RANGE(model, v_min, r_min, v_max, r_max)
  339. #define CAP_MIDR_ALL_VERSIONS(model) \
  340. .matches = is_affected_midr_range, \
  341. .midr_range = MIDR_ALL_VERSIONS(model)
  342. #define MIDR_FIXED(rev, revidr_mask) \
  343. .fixed_revs = (struct arm64_midr_revidr[]){{ (rev), (revidr_mask) }, {}}
  344. #define ERRATA_MIDR_RANGE(model, v_min, r_min, v_max, r_max) \
  345. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
  346. CAP_MIDR_RANGE(model, v_min, r_min, v_max, r_max)
  347. #define CAP_MIDR_RANGE_LIST(list) \
  348. .matches = is_affected_midr_range_list, \
  349. .midr_range_list = list
  350. /* Errata affecting a range of revisions of given model variant */
  351. #define ERRATA_MIDR_REV_RANGE(m, var, r_min, r_max) \
  352. ERRATA_MIDR_RANGE(m, var, r_min, var, r_max)
  353. /* Errata affecting a single variant/revision of a model */
  354. #define ERRATA_MIDR_REV(model, var, rev) \
  355. ERRATA_MIDR_RANGE(model, var, rev, var, rev)
  356. /* Errata affecting all variants/revisions of a given a model */
  357. #define ERRATA_MIDR_ALL_VERSIONS(model) \
  358. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
  359. CAP_MIDR_ALL_VERSIONS(model)
  360. /* Errata affecting a list of midr ranges, with same work around */
  361. #define ERRATA_MIDR_RANGE_LIST(midr_list) \
  362. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM, \
  363. CAP_MIDR_RANGE_LIST(midr_list)
  364. /*
  365. * Generic helper for handling capabilties with multiple (match,enable) pairs
  366. * of call backs, sharing the same capability bit.
  367. * Iterate over each entry to see if at least one matches.
  368. */
  369. static bool __maybe_unused
  370. multi_entry_cap_matches(const struct arm64_cpu_capabilities *entry, int scope)
  371. {
  372. const struct arm64_cpu_capabilities *caps;
  373. for (caps = entry->match_list; caps->matches; caps++)
  374. if (caps->matches(caps, scope))
  375. return true;
  376. return false;
  377. }
  378. /*
  379. * Take appropriate action for all matching entries in the shared capability
  380. * entry.
  381. */
  382. static void __maybe_unused
  383. multi_entry_cap_cpu_enable(const struct arm64_cpu_capabilities *entry)
  384. {
  385. const struct arm64_cpu_capabilities *caps;
  386. for (caps = entry->match_list; caps->matches; caps++)
  387. if (caps->matches(caps, SCOPE_LOCAL_CPU) &&
  388. caps->cpu_enable)
  389. caps->cpu_enable(caps);
  390. }
  391. #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
  392. /*
  393. * List of CPUs where we need to issue a psci call to
  394. * harden the branch predictor.
  395. */
  396. static const struct midr_range arm64_bp_harden_smccc_cpus[] = {
  397. MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
  398. MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
  399. MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
  400. MIDR_ALL_VERSIONS(MIDR_CORTEX_A75),
  401. MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
  402. MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
  403. MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR_V1),
  404. MIDR_ALL_VERSIONS(MIDR_QCOM_FALKOR),
  405. MIDR_ALL_VERSIONS(MIDR_NVIDIA_DENVER),
  406. {},
  407. };
  408. #endif
  409. #ifdef CONFIG_HARDEN_EL2_VECTORS
  410. static const struct midr_range arm64_harden_el2_vectors[] = {
  411. MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
  412. MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
  413. {},
  414. };
  415. #endif
  416. const struct arm64_cpu_capabilities arm64_errata[] = {
  417. #if defined(CONFIG_ARM64_ERRATUM_826319) || \
  418. defined(CONFIG_ARM64_ERRATUM_827319) || \
  419. defined(CONFIG_ARM64_ERRATUM_824069)
  420. {
  421. /* Cortex-A53 r0p[012] */
  422. .desc = "ARM errata 826319, 827319, 824069",
  423. .capability = ARM64_WORKAROUND_CLEAN_CACHE,
  424. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 2),
  425. .cpu_enable = cpu_enable_cache_maint_trap,
  426. },
  427. #endif
  428. #ifdef CONFIG_ARM64_ERRATUM_819472
  429. {
  430. /* Cortex-A53 r0p[01] */
  431. .desc = "ARM errata 819472",
  432. .capability = ARM64_WORKAROUND_CLEAN_CACHE,
  433. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 1),
  434. .cpu_enable = cpu_enable_cache_maint_trap,
  435. },
  436. #endif
  437. #ifdef CONFIG_ARM64_ERRATUM_832075
  438. {
  439. /* Cortex-A57 r0p0 - r1p2 */
  440. .desc = "ARM erratum 832075",
  441. .capability = ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE,
  442. ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
  443. 0, 0,
  444. 1, 2),
  445. },
  446. #endif
  447. #ifdef CONFIG_ARM64_ERRATUM_834220
  448. {
  449. /* Cortex-A57 r0p0 - r1p2 */
  450. .desc = "ARM erratum 834220",
  451. .capability = ARM64_WORKAROUND_834220,
  452. ERRATA_MIDR_RANGE(MIDR_CORTEX_A57,
  453. 0, 0,
  454. 1, 2),
  455. },
  456. #endif
  457. #ifdef CONFIG_ARM64_ERRATUM_843419
  458. {
  459. /* Cortex-A53 r0p[01234] */
  460. .desc = "ARM erratum 843419",
  461. .capability = ARM64_WORKAROUND_843419,
  462. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
  463. MIDR_FIXED(0x4, BIT(8)),
  464. },
  465. #endif
  466. #ifdef CONFIG_ARM64_ERRATUM_845719
  467. {
  468. /* Cortex-A53 r0p[01234] */
  469. .desc = "ARM erratum 845719",
  470. .capability = ARM64_WORKAROUND_845719,
  471. ERRATA_MIDR_REV_RANGE(MIDR_CORTEX_A53, 0, 0, 4),
  472. },
  473. #endif
  474. #ifdef CONFIG_CAVIUM_ERRATUM_23154
  475. {
  476. /* Cavium ThunderX, pass 1.x */
  477. .desc = "Cavium erratum 23154",
  478. .capability = ARM64_WORKAROUND_CAVIUM_23154,
  479. ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX, 0, 0, 1),
  480. },
  481. #endif
  482. #ifdef CONFIG_CAVIUM_ERRATUM_27456
  483. {
  484. /* Cavium ThunderX, T88 pass 1.x - 2.1 */
  485. .desc = "Cavium erratum 27456",
  486. .capability = ARM64_WORKAROUND_CAVIUM_27456,
  487. ERRATA_MIDR_RANGE(MIDR_THUNDERX,
  488. 0, 0,
  489. 1, 1),
  490. },
  491. {
  492. /* Cavium ThunderX, T81 pass 1.0 */
  493. .desc = "Cavium erratum 27456",
  494. .capability = ARM64_WORKAROUND_CAVIUM_27456,
  495. ERRATA_MIDR_REV(MIDR_THUNDERX_81XX, 0, 0),
  496. },
  497. #endif
  498. #ifdef CONFIG_CAVIUM_ERRATUM_30115
  499. {
  500. /* Cavium ThunderX, T88 pass 1.x - 2.2 */
  501. .desc = "Cavium erratum 30115",
  502. .capability = ARM64_WORKAROUND_CAVIUM_30115,
  503. ERRATA_MIDR_RANGE(MIDR_THUNDERX,
  504. 0, 0,
  505. 1, 2),
  506. },
  507. {
  508. /* Cavium ThunderX, T81 pass 1.0 - 1.2 */
  509. .desc = "Cavium erratum 30115",
  510. .capability = ARM64_WORKAROUND_CAVIUM_30115,
  511. ERRATA_MIDR_REV_RANGE(MIDR_THUNDERX_81XX, 0, 0, 2),
  512. },
  513. {
  514. /* Cavium ThunderX, T83 pass 1.0 */
  515. .desc = "Cavium erratum 30115",
  516. .capability = ARM64_WORKAROUND_CAVIUM_30115,
  517. ERRATA_MIDR_REV(MIDR_THUNDERX_83XX, 0, 0),
  518. },
  519. #endif
  520. {
  521. .desc = "Mismatched cache line size",
  522. .capability = ARM64_MISMATCHED_CACHE_LINE_SIZE,
  523. .matches = has_mismatched_cache_type,
  524. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  525. .cpu_enable = cpu_enable_trap_ctr_access,
  526. },
  527. {
  528. .desc = "Mismatched cache type",
  529. .capability = ARM64_MISMATCHED_CACHE_TYPE,
  530. .matches = has_mismatched_cache_type,
  531. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  532. .cpu_enable = cpu_enable_trap_ctr_access,
  533. },
  534. #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
  535. {
  536. .desc = "Qualcomm Technologies Falkor erratum 1003",
  537. .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
  538. ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
  539. },
  540. {
  541. .desc = "Qualcomm Technologies Kryo erratum 1003",
  542. .capability = ARM64_WORKAROUND_QCOM_FALKOR_E1003,
  543. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  544. .midr_range.model = MIDR_QCOM_KRYO,
  545. .matches = is_kryo_midr,
  546. },
  547. #endif
  548. #ifdef CONFIG_QCOM_FALKOR_ERRATUM_1009
  549. {
  550. .desc = "Qualcomm Technologies Falkor erratum 1009",
  551. .capability = ARM64_WORKAROUND_REPEAT_TLBI,
  552. ERRATA_MIDR_REV(MIDR_QCOM_FALKOR_V1, 0, 0),
  553. },
  554. #endif
  555. #ifdef CONFIG_ARM64_ERRATUM_858921
  556. {
  557. /* Cortex-A73 all versions */
  558. .desc = "ARM erratum 858921",
  559. .capability = ARM64_WORKAROUND_858921,
  560. ERRATA_MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
  561. },
  562. #endif
  563. #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
  564. {
  565. .capability = ARM64_HARDEN_BRANCH_PREDICTOR,
  566. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  567. .cpu_enable = enable_smccc_arch_workaround_1,
  568. ERRATA_MIDR_RANGE_LIST(arm64_bp_harden_smccc_cpus),
  569. },
  570. #endif
  571. #ifdef CONFIG_HARDEN_EL2_VECTORS
  572. {
  573. .desc = "EL2 vector hardening",
  574. .capability = ARM64_HARDEN_EL2_VECTORS,
  575. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  576. ERRATA_MIDR_RANGE_LIST(arm64_harden_el2_vectors),
  577. },
  578. #endif
  579. #ifdef CONFIG_ARM64_SSBD
  580. {
  581. .desc = "Speculative Store Bypass Disable",
  582. .capability = ARM64_SSBD,
  583. .type = ARM64_CPUCAP_LOCAL_CPU_ERRATUM,
  584. .matches = has_ssbd_mitigation,
  585. },
  586. #endif
  587. {
  588. }
  589. };