vmwgfx_drv.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009-2016 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include <drm/ttm/ttm_placement.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_object.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  38. #define VMWGFX_CHIP_SVGAII 0
  39. #define VMW_FB_RESERVATION 0
  40. #define VMW_MIN_INITIAL_WIDTH 800
  41. #define VMW_MIN_INITIAL_HEIGHT 600
  42. #ifndef VMWGFX_GIT_VERSION
  43. #define VMWGFX_GIT_VERSION "Unknown"
  44. #endif
  45. #define VMWGFX_REPO "In Tree"
  46. /**
  47. * Fully encoded drm commands. Might move to vmw_drm.h
  48. */
  49. #define DRM_IOCTL_VMW_GET_PARAM \
  50. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  51. struct drm_vmw_getparam_arg)
  52. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  53. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  54. union drm_vmw_alloc_dmabuf_arg)
  55. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  56. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  57. struct drm_vmw_unref_dmabuf_arg)
  58. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  60. struct drm_vmw_cursor_bypass_arg)
  61. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  62. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  63. struct drm_vmw_control_stream_arg)
  64. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  65. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  66. struct drm_vmw_stream_arg)
  67. #define DRM_IOCTL_VMW_UNREF_STREAM \
  68. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  69. struct drm_vmw_stream_arg)
  70. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  71. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  72. struct drm_vmw_context_arg)
  73. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  74. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  75. struct drm_vmw_context_arg)
  76. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  77. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  78. union drm_vmw_surface_create_arg)
  79. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  81. struct drm_vmw_surface_arg)
  82. #define DRM_IOCTL_VMW_REF_SURFACE \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  84. union drm_vmw_surface_reference_arg)
  85. #define DRM_IOCTL_VMW_EXECBUF \
  86. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  87. struct drm_vmw_execbuf_arg)
  88. #define DRM_IOCTL_VMW_GET_3D_CAP \
  89. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  90. struct drm_vmw_get_3d_cap_arg)
  91. #define DRM_IOCTL_VMW_FENCE_WAIT \
  92. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  93. struct drm_vmw_fence_wait_arg)
  94. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  95. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  96. struct drm_vmw_fence_signaled_arg)
  97. #define DRM_IOCTL_VMW_FENCE_UNREF \
  98. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  99. struct drm_vmw_fence_arg)
  100. #define DRM_IOCTL_VMW_FENCE_EVENT \
  101. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  102. struct drm_vmw_fence_event_arg)
  103. #define DRM_IOCTL_VMW_PRESENT \
  104. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  105. struct drm_vmw_present_arg)
  106. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  107. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  108. struct drm_vmw_present_readback_arg)
  109. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  110. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  111. struct drm_vmw_update_layout_arg)
  112. #define DRM_IOCTL_VMW_CREATE_SHADER \
  113. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  114. struct drm_vmw_shader_create_arg)
  115. #define DRM_IOCTL_VMW_UNREF_SHADER \
  116. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  117. struct drm_vmw_shader_arg)
  118. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  119. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  120. union drm_vmw_gb_surface_create_arg)
  121. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  122. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  123. union drm_vmw_gb_surface_reference_arg)
  124. #define DRM_IOCTL_VMW_SYNCCPU \
  125. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  126. struct drm_vmw_synccpu_arg)
  127. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  128. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  129. struct drm_vmw_context_arg)
  130. /**
  131. * The core DRM version of this macro doesn't account for
  132. * DRM_COMMAND_BASE.
  133. */
  134. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  135. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  136. /**
  137. * Ioctl definitions.
  138. */
  139. static const struct drm_ioctl_desc vmw_ioctls[] = {
  140. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  141. DRM_AUTH | DRM_RENDER_ALLOW),
  142. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_bo_alloc_ioctl,
  143. DRM_AUTH | DRM_RENDER_ALLOW),
  144. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_bo_unref_ioctl,
  145. DRM_RENDER_ALLOW),
  146. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  147. vmw_kms_cursor_bypass_ioctl,
  148. DRM_MASTER),
  149. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  150. DRM_MASTER),
  151. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  152. DRM_MASTER),
  153. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  154. DRM_MASTER),
  155. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  156. DRM_AUTH | DRM_RENDER_ALLOW),
  157. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  158. DRM_RENDER_ALLOW),
  159. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  160. DRM_AUTH | DRM_RENDER_ALLOW),
  161. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  162. DRM_RENDER_ALLOW),
  163. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  164. DRM_AUTH | DRM_RENDER_ALLOW),
  165. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  166. DRM_RENDER_ALLOW),
  167. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  168. DRM_RENDER_ALLOW),
  169. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  170. vmw_fence_obj_signaled_ioctl,
  171. DRM_RENDER_ALLOW),
  172. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  173. DRM_RENDER_ALLOW),
  174. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  175. DRM_AUTH | DRM_RENDER_ALLOW),
  176. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  177. DRM_AUTH | DRM_RENDER_ALLOW),
  178. /* these allow direct access to the framebuffers mark as master only */
  179. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  180. DRM_MASTER | DRM_AUTH),
  181. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  182. vmw_present_readback_ioctl,
  183. DRM_MASTER | DRM_AUTH),
  184. /*
  185. * The permissions of the below ioctl are overridden in
  186. * vmw_generic_ioctl(). We require either
  187. * DRM_MASTER or capable(CAP_SYS_ADMIN).
  188. */
  189. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  190. vmw_kms_update_layout_ioctl,
  191. DRM_RENDER_ALLOW),
  192. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  193. vmw_shader_define_ioctl,
  194. DRM_AUTH | DRM_RENDER_ALLOW),
  195. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  196. vmw_shader_destroy_ioctl,
  197. DRM_RENDER_ALLOW),
  198. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  199. vmw_gb_surface_define_ioctl,
  200. DRM_AUTH | DRM_RENDER_ALLOW),
  201. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  202. vmw_gb_surface_reference_ioctl,
  203. DRM_AUTH | DRM_RENDER_ALLOW),
  204. VMW_IOCTL_DEF(VMW_SYNCCPU,
  205. vmw_user_bo_synccpu_ioctl,
  206. DRM_RENDER_ALLOW),
  207. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  208. vmw_extended_context_define_ioctl,
  209. DRM_AUTH | DRM_RENDER_ALLOW),
  210. };
  211. static const struct pci_device_id vmw_pci_id_list[] = {
  212. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  213. {0, 0, 0}
  214. };
  215. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  216. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  217. static int vmw_force_iommu;
  218. static int vmw_restrict_iommu;
  219. static int vmw_force_coherent;
  220. static int vmw_restrict_dma_mask;
  221. static int vmw_assume_16bpp;
  222. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  223. static void vmw_master_init(struct vmw_master *);
  224. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  225. void *ptr);
  226. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  227. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  228. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  229. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  230. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  231. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  232. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  233. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  234. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  235. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  236. MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
  237. module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
  238. static void vmw_print_capabilities2(uint32_t capabilities2)
  239. {
  240. DRM_INFO("Capabilities2:\n");
  241. if (capabilities2 & SVGA_CAP2_GROW_OTABLE)
  242. DRM_INFO(" Grow oTable.\n");
  243. if (capabilities2 & SVGA_CAP2_INTRA_SURFACE_COPY)
  244. DRM_INFO(" IntraSurface copy.\n");
  245. }
  246. static void vmw_print_capabilities(uint32_t capabilities)
  247. {
  248. DRM_INFO("Capabilities:\n");
  249. if (capabilities & SVGA_CAP_RECT_COPY)
  250. DRM_INFO(" Rect copy.\n");
  251. if (capabilities & SVGA_CAP_CURSOR)
  252. DRM_INFO(" Cursor.\n");
  253. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  254. DRM_INFO(" Cursor bypass.\n");
  255. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  256. DRM_INFO(" Cursor bypass 2.\n");
  257. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  258. DRM_INFO(" 8bit emulation.\n");
  259. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  260. DRM_INFO(" Alpha cursor.\n");
  261. if (capabilities & SVGA_CAP_3D)
  262. DRM_INFO(" 3D.\n");
  263. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  264. DRM_INFO(" Extended Fifo.\n");
  265. if (capabilities & SVGA_CAP_MULTIMON)
  266. DRM_INFO(" Multimon.\n");
  267. if (capabilities & SVGA_CAP_PITCHLOCK)
  268. DRM_INFO(" Pitchlock.\n");
  269. if (capabilities & SVGA_CAP_IRQMASK)
  270. DRM_INFO(" Irq mask.\n");
  271. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  272. DRM_INFO(" Display Topology.\n");
  273. if (capabilities & SVGA_CAP_GMR)
  274. DRM_INFO(" GMR.\n");
  275. if (capabilities & SVGA_CAP_TRACES)
  276. DRM_INFO(" Traces.\n");
  277. if (capabilities & SVGA_CAP_GMR2)
  278. DRM_INFO(" GMR2.\n");
  279. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  280. DRM_INFO(" Screen Object 2.\n");
  281. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  282. DRM_INFO(" Command Buffers.\n");
  283. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  284. DRM_INFO(" Command Buffers 2.\n");
  285. if (capabilities & SVGA_CAP_GBOBJECTS)
  286. DRM_INFO(" Guest Backed Resources.\n");
  287. if (capabilities & SVGA_CAP_DX)
  288. DRM_INFO(" DX Features.\n");
  289. if (capabilities & SVGA_CAP_HP_CMD_QUEUE)
  290. DRM_INFO(" HP Command Queue.\n");
  291. }
  292. /**
  293. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  294. *
  295. * @dev_priv: A device private structure.
  296. *
  297. * This function creates a small buffer object that holds the query
  298. * result for dummy queries emitted as query barriers.
  299. * The function will then map the first page and initialize a pending
  300. * occlusion query result structure, Finally it will unmap the buffer.
  301. * No interruptible waits are done within this function.
  302. *
  303. * Returns an error if bo creation or initialization fails.
  304. */
  305. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  306. {
  307. int ret;
  308. struct vmw_buffer_object *vbo;
  309. struct ttm_bo_kmap_obj map;
  310. volatile SVGA3dQueryResult *result;
  311. bool dummy;
  312. /*
  313. * Create the vbo as pinned, so that a tryreserve will
  314. * immediately succeed. This is because we're the only
  315. * user of the bo currently.
  316. */
  317. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  318. if (!vbo)
  319. return -ENOMEM;
  320. ret = vmw_bo_init(dev_priv, vbo, PAGE_SIZE,
  321. &vmw_sys_ne_placement, false,
  322. &vmw_bo_bo_free);
  323. if (unlikely(ret != 0))
  324. return ret;
  325. ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
  326. BUG_ON(ret != 0);
  327. vmw_bo_pin_reserved(vbo, true);
  328. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  329. if (likely(ret == 0)) {
  330. result = ttm_kmap_obj_virtual(&map, &dummy);
  331. result->totalSize = sizeof(*result);
  332. result->state = SVGA3D_QUERYSTATE_PENDING;
  333. result->result32 = 0xff;
  334. ttm_bo_kunmap(&map);
  335. }
  336. vmw_bo_pin_reserved(vbo, false);
  337. ttm_bo_unreserve(&vbo->base);
  338. if (unlikely(ret != 0)) {
  339. DRM_ERROR("Dummy query buffer map failed.\n");
  340. vmw_bo_unreference(&vbo);
  341. } else
  342. dev_priv->dummy_query_bo = vbo;
  343. return ret;
  344. }
  345. /**
  346. * vmw_request_device_late - Perform late device setup
  347. *
  348. * @dev_priv: Pointer to device private.
  349. *
  350. * This function performs setup of otables and enables large command
  351. * buffer submission. These tasks are split out to a separate function
  352. * because it reverts vmw_release_device_early and is intended to be used
  353. * by an error path in the hibernation code.
  354. */
  355. static int vmw_request_device_late(struct vmw_private *dev_priv)
  356. {
  357. int ret;
  358. if (dev_priv->has_mob) {
  359. ret = vmw_otables_setup(dev_priv);
  360. if (unlikely(ret != 0)) {
  361. DRM_ERROR("Unable to initialize "
  362. "guest Memory OBjects.\n");
  363. return ret;
  364. }
  365. }
  366. if (dev_priv->cman) {
  367. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  368. 256*4096, 2*4096);
  369. if (ret) {
  370. struct vmw_cmdbuf_man *man = dev_priv->cman;
  371. dev_priv->cman = NULL;
  372. vmw_cmdbuf_man_destroy(man);
  373. }
  374. }
  375. return 0;
  376. }
  377. static int vmw_request_device(struct vmw_private *dev_priv)
  378. {
  379. int ret;
  380. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  381. if (unlikely(ret != 0)) {
  382. DRM_ERROR("Unable to initialize FIFO.\n");
  383. return ret;
  384. }
  385. vmw_fence_fifo_up(dev_priv->fman);
  386. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  387. if (IS_ERR(dev_priv->cman)) {
  388. dev_priv->cman = NULL;
  389. dev_priv->has_dx = false;
  390. }
  391. ret = vmw_request_device_late(dev_priv);
  392. if (ret)
  393. goto out_no_mob;
  394. ret = vmw_dummy_query_bo_create(dev_priv);
  395. if (unlikely(ret != 0))
  396. goto out_no_query_bo;
  397. return 0;
  398. out_no_query_bo:
  399. if (dev_priv->cman)
  400. vmw_cmdbuf_remove_pool(dev_priv->cman);
  401. if (dev_priv->has_mob) {
  402. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  403. vmw_otables_takedown(dev_priv);
  404. }
  405. if (dev_priv->cman)
  406. vmw_cmdbuf_man_destroy(dev_priv->cman);
  407. out_no_mob:
  408. vmw_fence_fifo_down(dev_priv->fman);
  409. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  410. return ret;
  411. }
  412. /**
  413. * vmw_release_device_early - Early part of fifo takedown.
  414. *
  415. * @dev_priv: Pointer to device private struct.
  416. *
  417. * This is the first part of command submission takedown, to be called before
  418. * buffer management is taken down.
  419. */
  420. static void vmw_release_device_early(struct vmw_private *dev_priv)
  421. {
  422. /*
  423. * Previous destructions should've released
  424. * the pinned bo.
  425. */
  426. BUG_ON(dev_priv->pinned_bo != NULL);
  427. vmw_bo_unreference(&dev_priv->dummy_query_bo);
  428. if (dev_priv->cman)
  429. vmw_cmdbuf_remove_pool(dev_priv->cman);
  430. if (dev_priv->has_mob) {
  431. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  432. vmw_otables_takedown(dev_priv);
  433. }
  434. }
  435. /**
  436. * vmw_release_device_late - Late part of fifo takedown.
  437. *
  438. * @dev_priv: Pointer to device private struct.
  439. *
  440. * This is the last part of the command submission takedown, to be called when
  441. * command submission is no longer needed. It may wait on pending fences.
  442. */
  443. static void vmw_release_device_late(struct vmw_private *dev_priv)
  444. {
  445. vmw_fence_fifo_down(dev_priv->fman);
  446. if (dev_priv->cman)
  447. vmw_cmdbuf_man_destroy(dev_priv->cman);
  448. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  449. }
  450. /**
  451. * Sets the initial_[width|height] fields on the given vmw_private.
  452. *
  453. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  454. * clamping the value to fb_max_[width|height] fields and the
  455. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  456. * If the values appear to be invalid, set them to
  457. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  458. */
  459. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  460. {
  461. uint32_t width;
  462. uint32_t height;
  463. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  464. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  465. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  466. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  467. if (width > dev_priv->fb_max_width ||
  468. height > dev_priv->fb_max_height) {
  469. /*
  470. * This is a host error and shouldn't occur.
  471. */
  472. width = VMW_MIN_INITIAL_WIDTH;
  473. height = VMW_MIN_INITIAL_HEIGHT;
  474. }
  475. dev_priv->initial_width = width;
  476. dev_priv->initial_height = height;
  477. }
  478. /**
  479. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  480. * system.
  481. *
  482. * @dev_priv: Pointer to a struct vmw_private
  483. *
  484. * This functions tries to determine the IOMMU setup and what actions
  485. * need to be taken by the driver to make system pages visible to the
  486. * device.
  487. * If this function decides that DMA is not possible, it returns -EINVAL.
  488. * The driver may then try to disable features of the device that require
  489. * DMA.
  490. */
  491. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  492. {
  493. static const char *names[vmw_dma_map_max] = {
  494. [vmw_dma_phys] = "Using physical TTM page addresses.",
  495. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  496. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  497. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  498. #ifdef CONFIG_X86
  499. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  500. #ifdef CONFIG_INTEL_IOMMU
  501. if (intel_iommu_enabled) {
  502. dev_priv->map_mode = vmw_dma_map_populate;
  503. goto out_fixup;
  504. }
  505. #endif
  506. if (!(vmw_force_iommu || vmw_force_coherent)) {
  507. dev_priv->map_mode = vmw_dma_phys;
  508. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  509. return 0;
  510. }
  511. dev_priv->map_mode = vmw_dma_map_populate;
  512. if (dma_ops->sync_single_for_cpu)
  513. dev_priv->map_mode = vmw_dma_alloc_coherent;
  514. #ifdef CONFIG_SWIOTLB
  515. if (swiotlb_nr_tbl() == 0)
  516. dev_priv->map_mode = vmw_dma_map_populate;
  517. #endif
  518. #ifdef CONFIG_INTEL_IOMMU
  519. out_fixup:
  520. #endif
  521. if (dev_priv->map_mode == vmw_dma_map_populate &&
  522. vmw_restrict_iommu)
  523. dev_priv->map_mode = vmw_dma_map_bind;
  524. if (vmw_force_coherent)
  525. dev_priv->map_mode = vmw_dma_alloc_coherent;
  526. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  527. /*
  528. * No coherent page pool
  529. */
  530. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  531. return -EINVAL;
  532. #endif
  533. #else /* CONFIG_X86 */
  534. dev_priv->map_mode = vmw_dma_map_populate;
  535. #endif /* CONFIG_X86 */
  536. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  537. return 0;
  538. }
  539. /**
  540. * vmw_dma_masks - set required page- and dma masks
  541. *
  542. * @dev: Pointer to struct drm-device
  543. *
  544. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  545. * restriction also for 64-bit systems.
  546. */
  547. #ifdef CONFIG_INTEL_IOMMU
  548. static int vmw_dma_masks(struct vmw_private *dev_priv)
  549. {
  550. struct drm_device *dev = dev_priv->dev;
  551. if (intel_iommu_enabled &&
  552. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  553. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  554. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  555. }
  556. return 0;
  557. }
  558. #else
  559. static int vmw_dma_masks(struct vmw_private *dev_priv)
  560. {
  561. return 0;
  562. }
  563. #endif
  564. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  565. {
  566. struct vmw_private *dev_priv;
  567. int ret;
  568. uint32_t svga_id;
  569. enum vmw_res_type i;
  570. bool refuse_dma = false;
  571. char host_log[100] = {0};
  572. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  573. if (unlikely(!dev_priv)) {
  574. DRM_ERROR("Failed allocating a device private struct.\n");
  575. return -ENOMEM;
  576. }
  577. pci_set_master(dev->pdev);
  578. dev_priv->dev = dev;
  579. dev_priv->vmw_chipset = chipset;
  580. dev_priv->last_read_seqno = (uint32_t) -100;
  581. mutex_init(&dev_priv->cmdbuf_mutex);
  582. mutex_init(&dev_priv->release_mutex);
  583. mutex_init(&dev_priv->binding_mutex);
  584. mutex_init(&dev_priv->requested_layout_mutex);
  585. mutex_init(&dev_priv->global_kms_state_mutex);
  586. rwlock_init(&dev_priv->resource_lock);
  587. ttm_lock_init(&dev_priv->reservation_sem);
  588. spin_lock_init(&dev_priv->hw_lock);
  589. spin_lock_init(&dev_priv->waiter_lock);
  590. spin_lock_init(&dev_priv->cap_lock);
  591. spin_lock_init(&dev_priv->svga_lock);
  592. spin_lock_init(&dev_priv->cursor_lock);
  593. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  594. idr_init(&dev_priv->res_idr[i]);
  595. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  596. }
  597. mutex_init(&dev_priv->init_mutex);
  598. init_waitqueue_head(&dev_priv->fence_queue);
  599. init_waitqueue_head(&dev_priv->fifo_queue);
  600. dev_priv->fence_queue_waiters = 0;
  601. dev_priv->fifo_queue_waiters = 0;
  602. dev_priv->used_memory_size = 0;
  603. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  604. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  605. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  606. dev_priv->assume_16bpp = !!vmw_assume_16bpp;
  607. dev_priv->enable_fb = enable_fbdev;
  608. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  609. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  610. if (svga_id != SVGA_ID_2) {
  611. ret = -ENOSYS;
  612. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  613. goto out_err0;
  614. }
  615. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  616. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER) {
  617. dev_priv->capabilities2 = vmw_read(dev_priv, SVGA_REG_CAP2);
  618. }
  619. ret = vmw_dma_select_mode(dev_priv);
  620. if (unlikely(ret != 0)) {
  621. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  622. refuse_dma = true;
  623. }
  624. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  625. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  626. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  627. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  628. vmw_get_initial_size(dev_priv);
  629. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  630. dev_priv->max_gmr_ids =
  631. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  632. dev_priv->max_gmr_pages =
  633. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  634. dev_priv->memory_size =
  635. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  636. dev_priv->memory_size -= dev_priv->vram_size;
  637. } else {
  638. /*
  639. * An arbitrary limit of 512MiB on surface
  640. * memory. But all HWV8 hardware supports GMR2.
  641. */
  642. dev_priv->memory_size = 512*1024*1024;
  643. }
  644. dev_priv->max_mob_pages = 0;
  645. dev_priv->max_mob_size = 0;
  646. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  647. uint64_t mem_size =
  648. vmw_read(dev_priv,
  649. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  650. /*
  651. * Workaround for low memory 2D VMs to compensate for the
  652. * allocation taken by fbdev
  653. */
  654. if (!(dev_priv->capabilities & SVGA_CAP_3D))
  655. mem_size *= 3;
  656. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  657. dev_priv->prim_bb_mem =
  658. vmw_read(dev_priv,
  659. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  660. dev_priv->max_mob_size =
  661. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  662. dev_priv->stdu_max_width =
  663. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  664. dev_priv->stdu_max_height =
  665. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  666. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  667. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  668. dev_priv->texture_max_width = vmw_read(dev_priv,
  669. SVGA_REG_DEV_CAP);
  670. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  671. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  672. dev_priv->texture_max_height = vmw_read(dev_priv,
  673. SVGA_REG_DEV_CAP);
  674. } else {
  675. dev_priv->texture_max_width = 8192;
  676. dev_priv->texture_max_height = 8192;
  677. dev_priv->prim_bb_mem = dev_priv->vram_size;
  678. }
  679. vmw_print_capabilities(dev_priv->capabilities);
  680. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER)
  681. vmw_print_capabilities2(dev_priv->capabilities2);
  682. ret = vmw_dma_masks(dev_priv);
  683. if (unlikely(ret != 0))
  684. goto out_err0;
  685. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  686. DRM_INFO("Max GMR ids is %u\n",
  687. (unsigned)dev_priv->max_gmr_ids);
  688. DRM_INFO("Max number of GMR pages is %u\n",
  689. (unsigned)dev_priv->max_gmr_pages);
  690. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  691. (unsigned)dev_priv->memory_size / 1024);
  692. }
  693. DRM_INFO("Maximum display memory size is %u kiB\n",
  694. dev_priv->prim_bb_mem / 1024);
  695. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  696. dev_priv->vram_start, dev_priv->vram_size / 1024);
  697. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  698. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  699. ret = vmw_ttm_global_init(dev_priv);
  700. if (unlikely(ret != 0))
  701. goto out_err0;
  702. vmw_master_init(&dev_priv->fbdev_master);
  703. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  704. dev_priv->active_master = &dev_priv->fbdev_master;
  705. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  706. dev_priv->mmio_size, MEMREMAP_WB);
  707. if (unlikely(dev_priv->mmio_virt == NULL)) {
  708. ret = -ENOMEM;
  709. DRM_ERROR("Failed mapping MMIO.\n");
  710. goto out_err3;
  711. }
  712. /* Need mmio memory to check for fifo pitchlock cap. */
  713. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  714. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  715. !vmw_fifo_have_pitchlock(dev_priv)) {
  716. ret = -ENOSYS;
  717. DRM_ERROR("Hardware has no pitchlock\n");
  718. goto out_err4;
  719. }
  720. dev_priv->tdev = ttm_object_device_init
  721. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  722. if (unlikely(dev_priv->tdev == NULL)) {
  723. DRM_ERROR("Unable to initialize TTM object management.\n");
  724. ret = -ENOMEM;
  725. goto out_err4;
  726. }
  727. dev->dev_private = dev_priv;
  728. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  729. dev_priv->stealth = (ret != 0);
  730. if (dev_priv->stealth) {
  731. /**
  732. * Request at least the mmio PCI resource.
  733. */
  734. DRM_INFO("It appears like vesafb is loaded. "
  735. "Ignore above error if any.\n");
  736. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  737. if (unlikely(ret != 0)) {
  738. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  739. goto out_no_device;
  740. }
  741. }
  742. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  743. ret = vmw_irq_install(dev, dev->pdev->irq);
  744. if (ret != 0) {
  745. DRM_ERROR("Failed installing irq: %d\n", ret);
  746. goto out_no_irq;
  747. }
  748. }
  749. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  750. if (unlikely(dev_priv->fman == NULL)) {
  751. ret = -ENOMEM;
  752. goto out_no_fman;
  753. }
  754. ret = ttm_bo_device_init(&dev_priv->bdev,
  755. dev_priv->bo_global_ref.ref.object,
  756. &vmw_bo_driver,
  757. dev->anon_inode->i_mapping,
  758. VMWGFX_FILE_PAGE_OFFSET,
  759. false);
  760. if (unlikely(ret != 0)) {
  761. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  762. goto out_no_bdev;
  763. }
  764. /*
  765. * Enable VRAM, but initially don't use it until SVGA is enabled and
  766. * unhidden.
  767. */
  768. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  769. (dev_priv->vram_size >> PAGE_SHIFT));
  770. if (unlikely(ret != 0)) {
  771. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  772. goto out_no_vram;
  773. }
  774. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  775. dev_priv->has_gmr = true;
  776. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  777. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  778. VMW_PL_GMR) != 0) {
  779. DRM_INFO("No GMR memory available. "
  780. "Graphics memory resources are very limited.\n");
  781. dev_priv->has_gmr = false;
  782. }
  783. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  784. dev_priv->has_mob = true;
  785. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  786. VMW_PL_MOB) != 0) {
  787. DRM_INFO("No MOB memory available. "
  788. "3D will be disabled.\n");
  789. dev_priv->has_mob = false;
  790. }
  791. }
  792. if (dev_priv->has_mob) {
  793. spin_lock(&dev_priv->cap_lock);
  794. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DXCONTEXT);
  795. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  796. spin_unlock(&dev_priv->cap_lock);
  797. }
  798. ret = vmw_kms_init(dev_priv);
  799. if (unlikely(ret != 0))
  800. goto out_no_kms;
  801. vmw_overlay_init(dev_priv);
  802. ret = vmw_request_device(dev_priv);
  803. if (ret)
  804. goto out_no_fifo;
  805. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  806. DRM_INFO("Atomic: %s\n",
  807. (dev->driver->driver_features & DRIVER_ATOMIC) ? "yes" : "no");
  808. snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
  809. VMWGFX_REPO, VMWGFX_GIT_VERSION);
  810. vmw_host_log(host_log);
  811. memset(host_log, 0, sizeof(host_log));
  812. snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
  813. VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
  814. VMWGFX_DRIVER_PATCHLEVEL);
  815. vmw_host_log(host_log);
  816. if (dev_priv->enable_fb) {
  817. vmw_fifo_resource_inc(dev_priv);
  818. vmw_svga_enable(dev_priv);
  819. vmw_fb_init(dev_priv);
  820. }
  821. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  822. register_pm_notifier(&dev_priv->pm_nb);
  823. return 0;
  824. out_no_fifo:
  825. vmw_overlay_close(dev_priv);
  826. vmw_kms_close(dev_priv);
  827. out_no_kms:
  828. if (dev_priv->has_mob)
  829. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  830. if (dev_priv->has_gmr)
  831. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  832. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  833. out_no_vram:
  834. (void)ttm_bo_device_release(&dev_priv->bdev);
  835. out_no_bdev:
  836. vmw_fence_manager_takedown(dev_priv->fman);
  837. out_no_fman:
  838. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  839. vmw_irq_uninstall(dev_priv->dev);
  840. out_no_irq:
  841. if (dev_priv->stealth)
  842. pci_release_region(dev->pdev, 2);
  843. else
  844. pci_release_regions(dev->pdev);
  845. out_no_device:
  846. ttm_object_device_release(&dev_priv->tdev);
  847. out_err4:
  848. memunmap(dev_priv->mmio_virt);
  849. out_err3:
  850. vmw_ttm_global_release(dev_priv);
  851. out_err0:
  852. for (i = vmw_res_context; i < vmw_res_max; ++i)
  853. idr_destroy(&dev_priv->res_idr[i]);
  854. if (dev_priv->ctx.staged_bindings)
  855. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  856. kfree(dev_priv);
  857. return ret;
  858. }
  859. static void vmw_driver_unload(struct drm_device *dev)
  860. {
  861. struct vmw_private *dev_priv = vmw_priv(dev);
  862. enum vmw_res_type i;
  863. unregister_pm_notifier(&dev_priv->pm_nb);
  864. if (dev_priv->ctx.res_ht_initialized)
  865. drm_ht_remove(&dev_priv->ctx.res_ht);
  866. vfree(dev_priv->ctx.cmd_bounce);
  867. if (dev_priv->enable_fb) {
  868. vmw_fb_off(dev_priv);
  869. vmw_fb_close(dev_priv);
  870. vmw_fifo_resource_dec(dev_priv);
  871. vmw_svga_disable(dev_priv);
  872. }
  873. vmw_kms_close(dev_priv);
  874. vmw_overlay_close(dev_priv);
  875. if (dev_priv->has_gmr)
  876. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  877. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  878. vmw_release_device_early(dev_priv);
  879. if (dev_priv->has_mob)
  880. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  881. (void) ttm_bo_device_release(&dev_priv->bdev);
  882. vmw_release_device_late(dev_priv);
  883. vmw_fence_manager_takedown(dev_priv->fman);
  884. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  885. vmw_irq_uninstall(dev_priv->dev);
  886. if (dev_priv->stealth)
  887. pci_release_region(dev->pdev, 2);
  888. else
  889. pci_release_regions(dev->pdev);
  890. ttm_object_device_release(&dev_priv->tdev);
  891. memunmap(dev_priv->mmio_virt);
  892. if (dev_priv->ctx.staged_bindings)
  893. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  894. vmw_ttm_global_release(dev_priv);
  895. for (i = vmw_res_context; i < vmw_res_max; ++i)
  896. idr_destroy(&dev_priv->res_idr[i]);
  897. kfree(dev_priv);
  898. }
  899. static void vmw_postclose(struct drm_device *dev,
  900. struct drm_file *file_priv)
  901. {
  902. struct vmw_fpriv *vmw_fp;
  903. vmw_fp = vmw_fpriv(file_priv);
  904. if (vmw_fp->locked_master) {
  905. struct vmw_master *vmaster =
  906. vmw_master(vmw_fp->locked_master);
  907. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  908. ttm_vt_unlock(&vmaster->lock);
  909. drm_master_put(&vmw_fp->locked_master);
  910. }
  911. ttm_object_file_release(&vmw_fp->tfile);
  912. kfree(vmw_fp);
  913. }
  914. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  915. {
  916. struct vmw_private *dev_priv = vmw_priv(dev);
  917. struct vmw_fpriv *vmw_fp;
  918. int ret = -ENOMEM;
  919. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  920. if (unlikely(!vmw_fp))
  921. return ret;
  922. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  923. if (unlikely(vmw_fp->tfile == NULL))
  924. goto out_no_tfile;
  925. file_priv->driver_priv = vmw_fp;
  926. return 0;
  927. out_no_tfile:
  928. kfree(vmw_fp);
  929. return ret;
  930. }
  931. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  932. struct drm_file *file_priv,
  933. unsigned int flags)
  934. {
  935. int ret;
  936. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  937. struct vmw_master *vmaster;
  938. if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
  939. return NULL;
  940. ret = mutex_lock_interruptible(&dev->master_mutex);
  941. if (unlikely(ret != 0))
  942. return ERR_PTR(-ERESTARTSYS);
  943. if (drm_is_current_master(file_priv)) {
  944. mutex_unlock(&dev->master_mutex);
  945. return NULL;
  946. }
  947. /*
  948. * Check if we were previously master, but now dropped. In that
  949. * case, allow at least render node functionality.
  950. */
  951. if (vmw_fp->locked_master) {
  952. mutex_unlock(&dev->master_mutex);
  953. if (flags & DRM_RENDER_ALLOW)
  954. return NULL;
  955. DRM_ERROR("Dropped master trying to access ioctl that "
  956. "requires authentication.\n");
  957. return ERR_PTR(-EACCES);
  958. }
  959. mutex_unlock(&dev->master_mutex);
  960. /*
  961. * Take the TTM lock. Possibly sleep waiting for the authenticating
  962. * master to become master again, or for a SIGTERM if the
  963. * authenticating master exits.
  964. */
  965. vmaster = vmw_master(file_priv->master);
  966. ret = ttm_read_lock(&vmaster->lock, true);
  967. if (unlikely(ret != 0))
  968. vmaster = ERR_PTR(ret);
  969. return vmaster;
  970. }
  971. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  972. unsigned long arg,
  973. long (*ioctl_func)(struct file *, unsigned int,
  974. unsigned long))
  975. {
  976. struct drm_file *file_priv = filp->private_data;
  977. struct drm_device *dev = file_priv->minor->dev;
  978. unsigned int nr = DRM_IOCTL_NR(cmd);
  979. struct vmw_master *vmaster;
  980. unsigned int flags;
  981. long ret;
  982. /*
  983. * Do extra checking on driver private ioctls.
  984. */
  985. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  986. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  987. const struct drm_ioctl_desc *ioctl =
  988. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  989. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  990. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  991. if (unlikely(ret != 0))
  992. return ret;
  993. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  994. goto out_io_encoding;
  995. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  996. _IOC_SIZE(cmd));
  997. } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
  998. if (!drm_is_current_master(file_priv) &&
  999. !capable(CAP_SYS_ADMIN))
  1000. return -EACCES;
  1001. }
  1002. if (unlikely(ioctl->cmd != cmd))
  1003. goto out_io_encoding;
  1004. flags = ioctl->flags;
  1005. } else if (!drm_ioctl_flags(nr, &flags))
  1006. return -EINVAL;
  1007. vmaster = vmw_master_check(dev, file_priv, flags);
  1008. if (IS_ERR(vmaster)) {
  1009. ret = PTR_ERR(vmaster);
  1010. if (ret != -ERESTARTSYS)
  1011. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  1012. nr, ret);
  1013. return ret;
  1014. }
  1015. ret = ioctl_func(filp, cmd, arg);
  1016. if (vmaster)
  1017. ttm_read_unlock(&vmaster->lock);
  1018. return ret;
  1019. out_io_encoding:
  1020. DRM_ERROR("Invalid command format, ioctl %d\n",
  1021. nr - DRM_COMMAND_BASE);
  1022. return -EINVAL;
  1023. }
  1024. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  1025. unsigned long arg)
  1026. {
  1027. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  1028. }
  1029. #ifdef CONFIG_COMPAT
  1030. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  1031. unsigned long arg)
  1032. {
  1033. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  1034. }
  1035. #endif
  1036. static void vmw_lastclose(struct drm_device *dev)
  1037. {
  1038. }
  1039. static void vmw_master_init(struct vmw_master *vmaster)
  1040. {
  1041. ttm_lock_init(&vmaster->lock);
  1042. }
  1043. static int vmw_master_create(struct drm_device *dev,
  1044. struct drm_master *master)
  1045. {
  1046. struct vmw_master *vmaster;
  1047. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1048. if (unlikely(!vmaster))
  1049. return -ENOMEM;
  1050. vmw_master_init(vmaster);
  1051. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1052. master->driver_priv = vmaster;
  1053. return 0;
  1054. }
  1055. static void vmw_master_destroy(struct drm_device *dev,
  1056. struct drm_master *master)
  1057. {
  1058. struct vmw_master *vmaster = vmw_master(master);
  1059. master->driver_priv = NULL;
  1060. kfree(vmaster);
  1061. }
  1062. static int vmw_master_set(struct drm_device *dev,
  1063. struct drm_file *file_priv,
  1064. bool from_open)
  1065. {
  1066. struct vmw_private *dev_priv = vmw_priv(dev);
  1067. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1068. struct vmw_master *active = dev_priv->active_master;
  1069. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1070. int ret = 0;
  1071. if (active) {
  1072. BUG_ON(active != &dev_priv->fbdev_master);
  1073. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1074. if (unlikely(ret != 0))
  1075. return ret;
  1076. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1077. dev_priv->active_master = NULL;
  1078. }
  1079. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1080. if (!from_open) {
  1081. ttm_vt_unlock(&vmaster->lock);
  1082. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1083. drm_master_put(&vmw_fp->locked_master);
  1084. }
  1085. dev_priv->active_master = vmaster;
  1086. drm_sysfs_hotplug_event(dev);
  1087. return 0;
  1088. }
  1089. static void vmw_master_drop(struct drm_device *dev,
  1090. struct drm_file *file_priv)
  1091. {
  1092. struct vmw_private *dev_priv = vmw_priv(dev);
  1093. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1094. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1095. int ret;
  1096. /**
  1097. * Make sure the master doesn't disappear while we have
  1098. * it locked.
  1099. */
  1100. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1101. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1102. vmw_kms_legacy_hotspot_clear(dev_priv);
  1103. if (unlikely((ret != 0))) {
  1104. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1105. drm_master_put(&vmw_fp->locked_master);
  1106. }
  1107. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1108. if (!dev_priv->enable_fb)
  1109. vmw_svga_disable(dev_priv);
  1110. dev_priv->active_master = &dev_priv->fbdev_master;
  1111. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1112. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1113. }
  1114. /**
  1115. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1116. *
  1117. * @dev_priv: Pointer to device private struct.
  1118. * Needs the reservation sem to be held in non-exclusive mode.
  1119. */
  1120. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1121. {
  1122. spin_lock(&dev_priv->svga_lock);
  1123. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1124. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1125. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1126. }
  1127. spin_unlock(&dev_priv->svga_lock);
  1128. }
  1129. /**
  1130. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1131. *
  1132. * @dev_priv: Pointer to device private struct.
  1133. */
  1134. void vmw_svga_enable(struct vmw_private *dev_priv)
  1135. {
  1136. (void) ttm_read_lock(&dev_priv->reservation_sem, false);
  1137. __vmw_svga_enable(dev_priv);
  1138. ttm_read_unlock(&dev_priv->reservation_sem);
  1139. }
  1140. /**
  1141. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1142. *
  1143. * @dev_priv: Pointer to device private struct.
  1144. * Needs the reservation sem to be held in exclusive mode.
  1145. * Will not empty VRAM. VRAM must be emptied by caller.
  1146. */
  1147. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1148. {
  1149. spin_lock(&dev_priv->svga_lock);
  1150. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1151. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1152. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1153. SVGA_REG_ENABLE_HIDE |
  1154. SVGA_REG_ENABLE_ENABLE);
  1155. }
  1156. spin_unlock(&dev_priv->svga_lock);
  1157. }
  1158. /**
  1159. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1160. * running.
  1161. *
  1162. * @dev_priv: Pointer to device private struct.
  1163. * Will empty VRAM.
  1164. */
  1165. void vmw_svga_disable(struct vmw_private *dev_priv)
  1166. {
  1167. /*
  1168. * Disabling SVGA will turn off device modesetting capabilities, so
  1169. * notify KMS about that so that it doesn't cache atomic state that
  1170. * isn't valid anymore, for example crtcs turned on.
  1171. * Strictly we'd want to do this under the SVGA lock (or an SVGA mutex),
  1172. * but vmw_kms_lost_device() takes the reservation sem and thus we'll
  1173. * end up with lock order reversal. Thus, a master may actually perform
  1174. * a new modeset just after we call vmw_kms_lost_device() and race with
  1175. * vmw_svga_disable(), but that should at worst cause atomic KMS state
  1176. * to be inconsistent with the device, causing modesetting problems.
  1177. *
  1178. */
  1179. vmw_kms_lost_device(dev_priv->dev);
  1180. ttm_write_lock(&dev_priv->reservation_sem, false);
  1181. spin_lock(&dev_priv->svga_lock);
  1182. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1183. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1184. spin_unlock(&dev_priv->svga_lock);
  1185. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1186. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1187. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1188. SVGA_REG_ENABLE_HIDE |
  1189. SVGA_REG_ENABLE_ENABLE);
  1190. } else
  1191. spin_unlock(&dev_priv->svga_lock);
  1192. ttm_write_unlock(&dev_priv->reservation_sem);
  1193. }
  1194. static void vmw_remove(struct pci_dev *pdev)
  1195. {
  1196. struct drm_device *dev = pci_get_drvdata(pdev);
  1197. pci_disable_device(pdev);
  1198. drm_put_dev(dev);
  1199. }
  1200. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1201. void *ptr)
  1202. {
  1203. struct vmw_private *dev_priv =
  1204. container_of(nb, struct vmw_private, pm_nb);
  1205. switch (val) {
  1206. case PM_HIBERNATION_PREPARE:
  1207. /*
  1208. * Take the reservation sem in write mode, which will make sure
  1209. * there are no other processes holding a buffer object
  1210. * reservation, meaning we should be able to evict all buffer
  1211. * objects if needed.
  1212. * Once user-space processes have been frozen, we can release
  1213. * the lock again.
  1214. */
  1215. ttm_suspend_lock(&dev_priv->reservation_sem);
  1216. dev_priv->suspend_locked = true;
  1217. break;
  1218. case PM_POST_HIBERNATION:
  1219. case PM_POST_RESTORE:
  1220. if (READ_ONCE(dev_priv->suspend_locked)) {
  1221. dev_priv->suspend_locked = false;
  1222. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1223. }
  1224. break;
  1225. default:
  1226. break;
  1227. }
  1228. return 0;
  1229. }
  1230. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1231. {
  1232. struct drm_device *dev = pci_get_drvdata(pdev);
  1233. struct vmw_private *dev_priv = vmw_priv(dev);
  1234. if (dev_priv->refuse_hibernation)
  1235. return -EBUSY;
  1236. pci_save_state(pdev);
  1237. pci_disable_device(pdev);
  1238. pci_set_power_state(pdev, PCI_D3hot);
  1239. return 0;
  1240. }
  1241. static int vmw_pci_resume(struct pci_dev *pdev)
  1242. {
  1243. pci_set_power_state(pdev, PCI_D0);
  1244. pci_restore_state(pdev);
  1245. return pci_enable_device(pdev);
  1246. }
  1247. static int vmw_pm_suspend(struct device *kdev)
  1248. {
  1249. struct pci_dev *pdev = to_pci_dev(kdev);
  1250. struct pm_message dummy;
  1251. dummy.event = 0;
  1252. return vmw_pci_suspend(pdev, dummy);
  1253. }
  1254. static int vmw_pm_resume(struct device *kdev)
  1255. {
  1256. struct pci_dev *pdev = to_pci_dev(kdev);
  1257. return vmw_pci_resume(pdev);
  1258. }
  1259. static int vmw_pm_freeze(struct device *kdev)
  1260. {
  1261. struct pci_dev *pdev = to_pci_dev(kdev);
  1262. struct drm_device *dev = pci_get_drvdata(pdev);
  1263. struct vmw_private *dev_priv = vmw_priv(dev);
  1264. int ret;
  1265. /*
  1266. * Unlock for vmw_kms_suspend.
  1267. * No user-space processes should be running now.
  1268. */
  1269. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1270. ret = vmw_kms_suspend(dev_priv->dev);
  1271. if (ret) {
  1272. ttm_suspend_lock(&dev_priv->reservation_sem);
  1273. DRM_ERROR("Failed to freeze modesetting.\n");
  1274. return ret;
  1275. }
  1276. if (dev_priv->enable_fb)
  1277. vmw_fb_off(dev_priv);
  1278. ttm_suspend_lock(&dev_priv->reservation_sem);
  1279. vmw_execbuf_release_pinned_bo(dev_priv);
  1280. vmw_resource_evict_all(dev_priv);
  1281. vmw_release_device_early(dev_priv);
  1282. ttm_bo_swapout_all(&dev_priv->bdev);
  1283. if (dev_priv->enable_fb)
  1284. vmw_fifo_resource_dec(dev_priv);
  1285. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1286. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1287. if (dev_priv->enable_fb)
  1288. vmw_fifo_resource_inc(dev_priv);
  1289. WARN_ON(vmw_request_device_late(dev_priv));
  1290. dev_priv->suspend_locked = false;
  1291. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1292. if (dev_priv->suspend_state)
  1293. vmw_kms_resume(dev);
  1294. if (dev_priv->enable_fb)
  1295. vmw_fb_on(dev_priv);
  1296. return -EBUSY;
  1297. }
  1298. vmw_fence_fifo_down(dev_priv->fman);
  1299. __vmw_svga_disable(dev_priv);
  1300. vmw_release_device_late(dev_priv);
  1301. return 0;
  1302. }
  1303. static int vmw_pm_restore(struct device *kdev)
  1304. {
  1305. struct pci_dev *pdev = to_pci_dev(kdev);
  1306. struct drm_device *dev = pci_get_drvdata(pdev);
  1307. struct vmw_private *dev_priv = vmw_priv(dev);
  1308. int ret;
  1309. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1310. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1311. if (dev_priv->enable_fb)
  1312. vmw_fifo_resource_inc(dev_priv);
  1313. ret = vmw_request_device(dev_priv);
  1314. if (ret)
  1315. return ret;
  1316. if (dev_priv->enable_fb)
  1317. __vmw_svga_enable(dev_priv);
  1318. vmw_fence_fifo_up(dev_priv->fman);
  1319. dev_priv->suspend_locked = false;
  1320. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1321. if (dev_priv->suspend_state)
  1322. vmw_kms_resume(dev_priv->dev);
  1323. if (dev_priv->enable_fb)
  1324. vmw_fb_on(dev_priv);
  1325. return 0;
  1326. }
  1327. static const struct dev_pm_ops vmw_pm_ops = {
  1328. .freeze = vmw_pm_freeze,
  1329. .thaw = vmw_pm_restore,
  1330. .restore = vmw_pm_restore,
  1331. .suspend = vmw_pm_suspend,
  1332. .resume = vmw_pm_resume,
  1333. };
  1334. static const struct file_operations vmwgfx_driver_fops = {
  1335. .owner = THIS_MODULE,
  1336. .open = drm_open,
  1337. .release = drm_release,
  1338. .unlocked_ioctl = vmw_unlocked_ioctl,
  1339. .mmap = vmw_mmap,
  1340. .poll = vmw_fops_poll,
  1341. .read = vmw_fops_read,
  1342. #if defined(CONFIG_COMPAT)
  1343. .compat_ioctl = vmw_compat_ioctl,
  1344. #endif
  1345. .llseek = noop_llseek,
  1346. };
  1347. static struct drm_driver driver = {
  1348. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1349. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER | DRIVER_ATOMIC,
  1350. .load = vmw_driver_load,
  1351. .unload = vmw_driver_unload,
  1352. .lastclose = vmw_lastclose,
  1353. .get_vblank_counter = vmw_get_vblank_counter,
  1354. .enable_vblank = vmw_enable_vblank,
  1355. .disable_vblank = vmw_disable_vblank,
  1356. .ioctls = vmw_ioctls,
  1357. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1358. .master_create = vmw_master_create,
  1359. .master_destroy = vmw_master_destroy,
  1360. .master_set = vmw_master_set,
  1361. .master_drop = vmw_master_drop,
  1362. .open = vmw_driver_open,
  1363. .postclose = vmw_postclose,
  1364. .dumb_create = vmw_dumb_create,
  1365. .dumb_map_offset = vmw_dumb_map_offset,
  1366. .dumb_destroy = vmw_dumb_destroy,
  1367. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1368. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1369. .fops = &vmwgfx_driver_fops,
  1370. .name = VMWGFX_DRIVER_NAME,
  1371. .desc = VMWGFX_DRIVER_DESC,
  1372. .date = VMWGFX_DRIVER_DATE,
  1373. .major = VMWGFX_DRIVER_MAJOR,
  1374. .minor = VMWGFX_DRIVER_MINOR,
  1375. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1376. };
  1377. static struct pci_driver vmw_pci_driver = {
  1378. .name = VMWGFX_DRIVER_NAME,
  1379. .id_table = vmw_pci_id_list,
  1380. .probe = vmw_probe,
  1381. .remove = vmw_remove,
  1382. .driver = {
  1383. .pm = &vmw_pm_ops
  1384. }
  1385. };
  1386. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1387. {
  1388. return drm_get_pci_dev(pdev, ent, &driver);
  1389. }
  1390. static int __init vmwgfx_init(void)
  1391. {
  1392. int ret;
  1393. if (vgacon_text_force())
  1394. return -EINVAL;
  1395. ret = pci_register_driver(&vmw_pci_driver);
  1396. if (ret)
  1397. DRM_ERROR("Failed initializing DRM.\n");
  1398. return ret;
  1399. }
  1400. static void __exit vmwgfx_exit(void)
  1401. {
  1402. pci_unregister_driver(&vmw_pci_driver);
  1403. }
  1404. module_init(vmwgfx_init);
  1405. module_exit(vmwgfx_exit);
  1406. MODULE_AUTHOR("VMware Inc. and others");
  1407. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1408. MODULE_LICENSE("GPL and additional rights");
  1409. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1410. __stringify(VMWGFX_DRIVER_MINOR) "."
  1411. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1412. "0");