amdgpu_ttm.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "amdgpu_amdkfd.h"
  50. #include "amdgpu_sdma.h"
  51. #include "bif/bif_4_1_d.h"
  52. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  53. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  54. struct ttm_mem_reg *mem, unsigned num_pages,
  55. uint64_t offset, unsigned window,
  56. struct amdgpu_ring *ring,
  57. uint64_t *addr);
  58. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  59. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  60. /*
  61. * Global memory.
  62. */
  63. /**
  64. * amdgpu_ttm_mem_global_init - Initialize and acquire reference to
  65. * memory object
  66. *
  67. * @ref: Object for initialization.
  68. *
  69. * This is called by drm_global_item_ref() when an object is being
  70. * initialized.
  71. */
  72. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  73. {
  74. return ttm_mem_global_init(ref->object);
  75. }
  76. /**
  77. * amdgpu_ttm_mem_global_release - Drop reference to a memory object
  78. *
  79. * @ref: Object being removed
  80. *
  81. * This is called by drm_global_item_unref() when an object is being
  82. * released.
  83. */
  84. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  85. {
  86. ttm_mem_global_release(ref->object);
  87. }
  88. /**
  89. * amdgpu_ttm_global_init - Initialize global TTM memory reference structures.
  90. *
  91. * @adev: AMDGPU device for which the global structures need to be registered.
  92. *
  93. * This is called as part of the AMDGPU ttm init from amdgpu_ttm_init()
  94. * during bring up.
  95. */
  96. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  97. {
  98. struct drm_global_reference *global_ref;
  99. int r;
  100. /* ensure reference is false in case init fails */
  101. adev->mman.mem_global_referenced = false;
  102. global_ref = &adev->mman.mem_global_ref;
  103. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  104. global_ref->size = sizeof(struct ttm_mem_global);
  105. global_ref->init = &amdgpu_ttm_mem_global_init;
  106. global_ref->release = &amdgpu_ttm_mem_global_release;
  107. r = drm_global_item_ref(global_ref);
  108. if (r) {
  109. DRM_ERROR("Failed setting up TTM memory accounting "
  110. "subsystem.\n");
  111. goto error_mem;
  112. }
  113. adev->mman.bo_global_ref.mem_glob =
  114. adev->mman.mem_global_ref.object;
  115. global_ref = &adev->mman.bo_global_ref.ref;
  116. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  117. global_ref->size = sizeof(struct ttm_bo_global);
  118. global_ref->init = &ttm_bo_global_init;
  119. global_ref->release = &ttm_bo_global_release;
  120. r = drm_global_item_ref(global_ref);
  121. if (r) {
  122. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  123. goto error_bo;
  124. }
  125. mutex_init(&adev->mman.gtt_window_lock);
  126. adev->mman.mem_global_referenced = true;
  127. return 0;
  128. error_bo:
  129. drm_global_item_unref(&adev->mman.mem_global_ref);
  130. error_mem:
  131. return r;
  132. }
  133. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  134. {
  135. if (adev->mman.mem_global_referenced) {
  136. mutex_destroy(&adev->mman.gtt_window_lock);
  137. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  138. drm_global_item_unref(&adev->mman.mem_global_ref);
  139. adev->mman.mem_global_referenced = false;
  140. }
  141. }
  142. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  143. {
  144. return 0;
  145. }
  146. /**
  147. * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
  148. * memory request.
  149. *
  150. * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
  151. * @type: The type of memory requested
  152. * @man: The memory type manager for each domain
  153. *
  154. * This is called by ttm_bo_init_mm() when a buffer object is being
  155. * initialized.
  156. */
  157. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  158. struct ttm_mem_type_manager *man)
  159. {
  160. struct amdgpu_device *adev;
  161. adev = amdgpu_ttm_adev(bdev);
  162. switch (type) {
  163. case TTM_PL_SYSTEM:
  164. /* System memory */
  165. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  166. man->available_caching = TTM_PL_MASK_CACHING;
  167. man->default_caching = TTM_PL_FLAG_CACHED;
  168. break;
  169. case TTM_PL_TT:
  170. /* GTT memory */
  171. man->func = &amdgpu_gtt_mgr_func;
  172. man->gpu_offset = adev->gmc.gart_start;
  173. man->available_caching = TTM_PL_MASK_CACHING;
  174. man->default_caching = TTM_PL_FLAG_CACHED;
  175. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  176. break;
  177. case TTM_PL_VRAM:
  178. /* "On-card" video ram */
  179. man->func = &amdgpu_vram_mgr_func;
  180. man->gpu_offset = adev->gmc.vram_start;
  181. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  182. TTM_MEMTYPE_FLAG_MAPPABLE;
  183. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  184. man->default_caching = TTM_PL_FLAG_WC;
  185. break;
  186. case AMDGPU_PL_GDS:
  187. case AMDGPU_PL_GWS:
  188. case AMDGPU_PL_OA:
  189. /* On-chip GDS memory*/
  190. man->func = &ttm_bo_manager_func;
  191. man->gpu_offset = 0;
  192. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  193. man->available_caching = TTM_PL_FLAG_UNCACHED;
  194. man->default_caching = TTM_PL_FLAG_UNCACHED;
  195. break;
  196. default:
  197. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  198. return -EINVAL;
  199. }
  200. return 0;
  201. }
  202. /**
  203. * amdgpu_evict_flags - Compute placement flags
  204. *
  205. * @bo: The buffer object to evict
  206. * @placement: Possible destination(s) for evicted BO
  207. *
  208. * Fill in placement data when ttm_bo_evict() is called
  209. */
  210. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  211. struct ttm_placement *placement)
  212. {
  213. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  214. struct amdgpu_bo *abo;
  215. static const struct ttm_place placements = {
  216. .fpfn = 0,
  217. .lpfn = 0,
  218. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  219. };
  220. /* Don't handle scatter gather BOs */
  221. if (bo->type == ttm_bo_type_sg) {
  222. placement->num_placement = 0;
  223. placement->num_busy_placement = 0;
  224. return;
  225. }
  226. /* Object isn't an AMDGPU object so ignore */
  227. if (!amdgpu_bo_is_amdgpu_bo(bo)) {
  228. placement->placement = &placements;
  229. placement->busy_placement = &placements;
  230. placement->num_placement = 1;
  231. placement->num_busy_placement = 1;
  232. return;
  233. }
  234. abo = ttm_to_amdgpu_bo(bo);
  235. switch (bo->mem.mem_type) {
  236. case AMDGPU_PL_GDS:
  237. case AMDGPU_PL_GWS:
  238. case AMDGPU_PL_OA:
  239. placement->num_placement = 0;
  240. placement->num_busy_placement = 0;
  241. return;
  242. case TTM_PL_VRAM:
  243. if (!adev->mman.buffer_funcs_enabled) {
  244. /* Move to system memory */
  245. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  246. } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
  247. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  248. amdgpu_bo_in_cpu_visible_vram(abo)) {
  249. /* Try evicting to the CPU inaccessible part of VRAM
  250. * first, but only set GTT as busy placement, so this
  251. * BO will be evicted to GTT rather than causing other
  252. * BOs to be evicted from VRAM
  253. */
  254. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  255. AMDGPU_GEM_DOMAIN_GTT);
  256. abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  257. abo->placements[0].lpfn = 0;
  258. abo->placement.busy_placement = &abo->placements[1];
  259. abo->placement.num_busy_placement = 1;
  260. } else {
  261. /* Move to GTT memory */
  262. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  263. }
  264. break;
  265. case TTM_PL_TT:
  266. default:
  267. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  268. break;
  269. }
  270. *placement = abo->placement;
  271. }
  272. /**
  273. * amdgpu_verify_access - Verify access for a mmap call
  274. *
  275. * @bo: The buffer object to map
  276. * @filp: The file pointer from the process performing the mmap
  277. *
  278. * This is called by ttm_bo_mmap() to verify whether a process
  279. * has the right to mmap a BO to their process space.
  280. */
  281. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  282. {
  283. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  284. /*
  285. * Don't verify access for KFD BOs. They don't have a GEM
  286. * object associated with them.
  287. */
  288. if (abo->kfd_bo)
  289. return 0;
  290. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  291. return -EPERM;
  292. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  293. filp->private_data);
  294. }
  295. /**
  296. * amdgpu_move_null - Register memory for a buffer object
  297. *
  298. * @bo: The bo to assign the memory to
  299. * @new_mem: The memory to be assigned.
  300. *
  301. * Assign the memory from new_mem to the memory of the buffer object bo.
  302. */
  303. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  304. struct ttm_mem_reg *new_mem)
  305. {
  306. struct ttm_mem_reg *old_mem = &bo->mem;
  307. BUG_ON(old_mem->mm_node != NULL);
  308. *old_mem = *new_mem;
  309. new_mem->mm_node = NULL;
  310. }
  311. /**
  312. * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
  313. *
  314. * @bo: The bo to assign the memory to.
  315. * @mm_node: Memory manager node for drm allocator.
  316. * @mem: The region where the bo resides.
  317. *
  318. */
  319. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  320. struct drm_mm_node *mm_node,
  321. struct ttm_mem_reg *mem)
  322. {
  323. uint64_t addr = 0;
  324. if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
  325. addr = mm_node->start << PAGE_SHIFT;
  326. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  327. }
  328. return addr;
  329. }
  330. /**
  331. * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
  332. * @offset. It also modifies the offset to be within the drm_mm_node returned
  333. *
  334. * @mem: The region where the bo resides.
  335. * @offset: The offset that drm_mm_node is used for finding.
  336. *
  337. */
  338. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  339. unsigned long *offset)
  340. {
  341. struct drm_mm_node *mm_node = mem->mm_node;
  342. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  343. *offset -= (mm_node->size << PAGE_SHIFT);
  344. ++mm_node;
  345. }
  346. return mm_node;
  347. }
  348. /**
  349. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  350. *
  351. * The function copies @size bytes from {src->mem + src->offset} to
  352. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  353. * move and different for a BO to BO copy.
  354. *
  355. * @f: Returns the last fence if multiple jobs are submitted.
  356. */
  357. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  358. struct amdgpu_copy_mem *src,
  359. struct amdgpu_copy_mem *dst,
  360. uint64_t size,
  361. struct reservation_object *resv,
  362. struct dma_fence **f)
  363. {
  364. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  365. struct drm_mm_node *src_mm, *dst_mm;
  366. uint64_t src_node_start, dst_node_start, src_node_size,
  367. dst_node_size, src_page_offset, dst_page_offset;
  368. struct dma_fence *fence = NULL;
  369. int r = 0;
  370. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  371. AMDGPU_GPU_PAGE_SIZE);
  372. if (!adev->mman.buffer_funcs_enabled) {
  373. DRM_ERROR("Trying to move memory with ring turned off.\n");
  374. return -EINVAL;
  375. }
  376. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  377. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  378. src->offset;
  379. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  380. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  381. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  382. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  383. dst->offset;
  384. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  385. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  386. mutex_lock(&adev->mman.gtt_window_lock);
  387. while (size) {
  388. unsigned long cur_size;
  389. uint64_t from = src_node_start, to = dst_node_start;
  390. struct dma_fence *next;
  391. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  392. * begins at an offset, then adjust the size accordingly
  393. */
  394. cur_size = min3(min(src_node_size, dst_node_size), size,
  395. GTT_MAX_BYTES);
  396. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  397. cur_size + dst_page_offset > GTT_MAX_BYTES)
  398. cur_size -= max(src_page_offset, dst_page_offset);
  399. /* Map only what needs to be accessed. Map src to window 0 and
  400. * dst to window 1
  401. */
  402. if (src->mem->start == AMDGPU_BO_INVALID_OFFSET) {
  403. r = amdgpu_map_buffer(src->bo, src->mem,
  404. PFN_UP(cur_size + src_page_offset),
  405. src_node_start, 0, ring,
  406. &from);
  407. if (r)
  408. goto error;
  409. /* Adjust the offset because amdgpu_map_buffer returns
  410. * start of mapped page
  411. */
  412. from += src_page_offset;
  413. }
  414. if (dst->mem->start == AMDGPU_BO_INVALID_OFFSET) {
  415. r = amdgpu_map_buffer(dst->bo, dst->mem,
  416. PFN_UP(cur_size + dst_page_offset),
  417. dst_node_start, 1, ring,
  418. &to);
  419. if (r)
  420. goto error;
  421. to += dst_page_offset;
  422. }
  423. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  424. resv, &next, false, true);
  425. if (r)
  426. goto error;
  427. dma_fence_put(fence);
  428. fence = next;
  429. size -= cur_size;
  430. if (!size)
  431. break;
  432. src_node_size -= cur_size;
  433. if (!src_node_size) {
  434. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  435. src->mem);
  436. src_node_size = (src_mm->size << PAGE_SHIFT);
  437. } else {
  438. src_node_start += cur_size;
  439. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  440. }
  441. dst_node_size -= cur_size;
  442. if (!dst_node_size) {
  443. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  444. dst->mem);
  445. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  446. } else {
  447. dst_node_start += cur_size;
  448. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  449. }
  450. }
  451. error:
  452. mutex_unlock(&adev->mman.gtt_window_lock);
  453. if (f)
  454. *f = dma_fence_get(fence);
  455. dma_fence_put(fence);
  456. return r;
  457. }
  458. /**
  459. * amdgpu_move_blit - Copy an entire buffer to another buffer
  460. *
  461. * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
  462. * help move buffers to and from VRAM.
  463. */
  464. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  465. bool evict, bool no_wait_gpu,
  466. struct ttm_mem_reg *new_mem,
  467. struct ttm_mem_reg *old_mem)
  468. {
  469. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  470. struct amdgpu_copy_mem src, dst;
  471. struct dma_fence *fence = NULL;
  472. int r;
  473. src.bo = bo;
  474. dst.bo = bo;
  475. src.mem = old_mem;
  476. dst.mem = new_mem;
  477. src.offset = 0;
  478. dst.offset = 0;
  479. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  480. new_mem->num_pages << PAGE_SHIFT,
  481. bo->resv, &fence);
  482. if (r)
  483. goto error;
  484. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  485. dma_fence_put(fence);
  486. return r;
  487. error:
  488. if (fence)
  489. dma_fence_wait(fence, false);
  490. dma_fence_put(fence);
  491. return r;
  492. }
  493. /**
  494. * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
  495. *
  496. * Called by amdgpu_bo_move().
  497. */
  498. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
  499. struct ttm_operation_ctx *ctx,
  500. struct ttm_mem_reg *new_mem)
  501. {
  502. struct amdgpu_device *adev;
  503. struct ttm_mem_reg *old_mem = &bo->mem;
  504. struct ttm_mem_reg tmp_mem;
  505. struct ttm_place placements;
  506. struct ttm_placement placement;
  507. int r;
  508. adev = amdgpu_ttm_adev(bo->bdev);
  509. /* create space/pages for new_mem in GTT space */
  510. tmp_mem = *new_mem;
  511. tmp_mem.mm_node = NULL;
  512. placement.num_placement = 1;
  513. placement.placement = &placements;
  514. placement.num_busy_placement = 1;
  515. placement.busy_placement = &placements;
  516. placements.fpfn = 0;
  517. placements.lpfn = 0;
  518. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  519. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  520. if (unlikely(r)) {
  521. return r;
  522. }
  523. /* set caching flags */
  524. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  525. if (unlikely(r)) {
  526. goto out_cleanup;
  527. }
  528. /* Bind the memory to the GTT space */
  529. r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
  530. if (unlikely(r)) {
  531. goto out_cleanup;
  532. }
  533. /* blit VRAM to GTT */
  534. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
  535. if (unlikely(r)) {
  536. goto out_cleanup;
  537. }
  538. /* move BO (in tmp_mem) to new_mem */
  539. r = ttm_bo_move_ttm(bo, ctx, new_mem);
  540. out_cleanup:
  541. ttm_bo_mem_put(bo, &tmp_mem);
  542. return r;
  543. }
  544. /**
  545. * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
  546. *
  547. * Called by amdgpu_bo_move().
  548. */
  549. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
  550. struct ttm_operation_ctx *ctx,
  551. struct ttm_mem_reg *new_mem)
  552. {
  553. struct amdgpu_device *adev;
  554. struct ttm_mem_reg *old_mem = &bo->mem;
  555. struct ttm_mem_reg tmp_mem;
  556. struct ttm_placement placement;
  557. struct ttm_place placements;
  558. int r;
  559. adev = amdgpu_ttm_adev(bo->bdev);
  560. /* make space in GTT for old_mem buffer */
  561. tmp_mem = *new_mem;
  562. tmp_mem.mm_node = NULL;
  563. placement.num_placement = 1;
  564. placement.placement = &placements;
  565. placement.num_busy_placement = 1;
  566. placement.busy_placement = &placements;
  567. placements.fpfn = 0;
  568. placements.lpfn = 0;
  569. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  570. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  571. if (unlikely(r)) {
  572. return r;
  573. }
  574. /* move/bind old memory to GTT space */
  575. r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
  576. if (unlikely(r)) {
  577. goto out_cleanup;
  578. }
  579. /* copy to VRAM */
  580. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
  581. if (unlikely(r)) {
  582. goto out_cleanup;
  583. }
  584. out_cleanup:
  585. ttm_bo_mem_put(bo, &tmp_mem);
  586. return r;
  587. }
  588. /**
  589. * amdgpu_bo_move - Move a buffer object to a new memory location
  590. *
  591. * Called by ttm_bo_handle_move_mem()
  592. */
  593. static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
  594. struct ttm_operation_ctx *ctx,
  595. struct ttm_mem_reg *new_mem)
  596. {
  597. struct amdgpu_device *adev;
  598. struct amdgpu_bo *abo;
  599. struct ttm_mem_reg *old_mem = &bo->mem;
  600. int r;
  601. /* Can't move a pinned BO */
  602. abo = ttm_to_amdgpu_bo(bo);
  603. if (WARN_ON_ONCE(abo->pin_count > 0))
  604. return -EINVAL;
  605. adev = amdgpu_ttm_adev(bo->bdev);
  606. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  607. amdgpu_move_null(bo, new_mem);
  608. return 0;
  609. }
  610. if ((old_mem->mem_type == TTM_PL_TT &&
  611. new_mem->mem_type == TTM_PL_SYSTEM) ||
  612. (old_mem->mem_type == TTM_PL_SYSTEM &&
  613. new_mem->mem_type == TTM_PL_TT)) {
  614. /* bind is enough */
  615. amdgpu_move_null(bo, new_mem);
  616. return 0;
  617. }
  618. if (old_mem->mem_type == AMDGPU_PL_GDS ||
  619. old_mem->mem_type == AMDGPU_PL_GWS ||
  620. old_mem->mem_type == AMDGPU_PL_OA ||
  621. new_mem->mem_type == AMDGPU_PL_GDS ||
  622. new_mem->mem_type == AMDGPU_PL_GWS ||
  623. new_mem->mem_type == AMDGPU_PL_OA) {
  624. /* Nothing to save here */
  625. amdgpu_move_null(bo, new_mem);
  626. return 0;
  627. }
  628. if (!adev->mman.buffer_funcs_enabled)
  629. goto memcpy;
  630. if (old_mem->mem_type == TTM_PL_VRAM &&
  631. new_mem->mem_type == TTM_PL_SYSTEM) {
  632. r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
  633. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  634. new_mem->mem_type == TTM_PL_VRAM) {
  635. r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
  636. } else {
  637. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
  638. new_mem, old_mem);
  639. }
  640. if (r) {
  641. memcpy:
  642. r = ttm_bo_move_memcpy(bo, ctx, new_mem);
  643. if (r) {
  644. return r;
  645. }
  646. }
  647. if (bo->type == ttm_bo_type_device &&
  648. new_mem->mem_type == TTM_PL_VRAM &&
  649. old_mem->mem_type != TTM_PL_VRAM) {
  650. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  651. * accesses the BO after it's moved.
  652. */
  653. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  654. }
  655. /* update statistics */
  656. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  657. return 0;
  658. }
  659. /**
  660. * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
  661. *
  662. * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
  663. */
  664. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  665. {
  666. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  667. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  668. struct drm_mm_node *mm_node = mem->mm_node;
  669. mem->bus.addr = NULL;
  670. mem->bus.offset = 0;
  671. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  672. mem->bus.base = 0;
  673. mem->bus.is_iomem = false;
  674. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  675. return -EINVAL;
  676. switch (mem->mem_type) {
  677. case TTM_PL_SYSTEM:
  678. /* system memory */
  679. return 0;
  680. case TTM_PL_TT:
  681. break;
  682. case TTM_PL_VRAM:
  683. mem->bus.offset = mem->start << PAGE_SHIFT;
  684. /* check if it's visible */
  685. if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
  686. return -EINVAL;
  687. /* Only physically contiguous buffers apply. In a contiguous
  688. * buffer, size of the first mm_node would match the number of
  689. * pages in ttm_mem_reg.
  690. */
  691. if (adev->mman.aper_base_kaddr &&
  692. (mm_node->size == mem->num_pages))
  693. mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
  694. mem->bus.offset;
  695. mem->bus.base = adev->gmc.aper_base;
  696. mem->bus.is_iomem = true;
  697. break;
  698. default:
  699. return -EINVAL;
  700. }
  701. return 0;
  702. }
  703. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  704. {
  705. }
  706. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  707. unsigned long page_offset)
  708. {
  709. struct drm_mm_node *mm;
  710. unsigned long offset = (page_offset << PAGE_SHIFT);
  711. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  712. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  713. (offset >> PAGE_SHIFT);
  714. }
  715. /*
  716. * TTM backend functions.
  717. */
  718. struct amdgpu_ttm_gup_task_list {
  719. struct list_head list;
  720. struct task_struct *task;
  721. };
  722. struct amdgpu_ttm_tt {
  723. struct ttm_dma_tt ttm;
  724. u64 offset;
  725. uint64_t userptr;
  726. struct task_struct *usertask;
  727. uint32_t userflags;
  728. spinlock_t guptasklock;
  729. struct list_head guptasks;
  730. atomic_t mmu_invalidations;
  731. uint32_t last_set_pages;
  732. };
  733. /**
  734. * amdgpu_ttm_tt_get_user_pages - Pin pages of memory pointed to by a USERPTR
  735. * pointer to memory
  736. *
  737. * Called by amdgpu_gem_userptr_ioctl() and amdgpu_cs_parser_bos().
  738. * This provides a wrapper around the get_user_pages() call to provide
  739. * device accessible pages that back user memory.
  740. */
  741. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  742. {
  743. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  744. struct mm_struct *mm = gtt->usertask->mm;
  745. unsigned int flags = 0;
  746. unsigned pinned = 0;
  747. int r;
  748. if (!mm) /* Happens during process shutdown */
  749. return -ESRCH;
  750. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  751. flags |= FOLL_WRITE;
  752. down_read(&mm->mmap_sem);
  753. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  754. /*
  755. * check that we only use anonymous memory to prevent problems
  756. * with writeback
  757. */
  758. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  759. struct vm_area_struct *vma;
  760. vma = find_vma(mm, gtt->userptr);
  761. if (!vma || vma->vm_file || vma->vm_end < end) {
  762. up_read(&mm->mmap_sem);
  763. return -EPERM;
  764. }
  765. }
  766. /* loop enough times using contiguous pages of memory */
  767. do {
  768. unsigned num_pages = ttm->num_pages - pinned;
  769. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  770. struct page **p = pages + pinned;
  771. struct amdgpu_ttm_gup_task_list guptask;
  772. guptask.task = current;
  773. spin_lock(&gtt->guptasklock);
  774. list_add(&guptask.list, &gtt->guptasks);
  775. spin_unlock(&gtt->guptasklock);
  776. if (mm == current->mm)
  777. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  778. else
  779. r = get_user_pages_remote(gtt->usertask,
  780. mm, userptr, num_pages,
  781. flags, p, NULL, NULL);
  782. spin_lock(&gtt->guptasklock);
  783. list_del(&guptask.list);
  784. spin_unlock(&gtt->guptasklock);
  785. if (r < 0)
  786. goto release_pages;
  787. pinned += r;
  788. } while (pinned < ttm->num_pages);
  789. up_read(&mm->mmap_sem);
  790. return 0;
  791. release_pages:
  792. release_pages(pages, pinned);
  793. up_read(&mm->mmap_sem);
  794. return r;
  795. }
  796. /**
  797. * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
  798. *
  799. * Called by amdgpu_cs_list_validate(). This creates the page list
  800. * that backs user memory and will ultimately be mapped into the device
  801. * address space.
  802. */
  803. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  804. {
  805. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  806. unsigned i;
  807. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  808. for (i = 0; i < ttm->num_pages; ++i) {
  809. if (ttm->pages[i])
  810. put_page(ttm->pages[i]);
  811. ttm->pages[i] = pages ? pages[i] : NULL;
  812. }
  813. }
  814. /**
  815. * amdgpu_ttm_tt_mark_user_page - Mark pages as dirty
  816. *
  817. * Called while unpinning userptr pages
  818. */
  819. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  820. {
  821. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  822. unsigned i;
  823. for (i = 0; i < ttm->num_pages; ++i) {
  824. struct page *page = ttm->pages[i];
  825. if (!page)
  826. continue;
  827. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  828. set_page_dirty(page);
  829. mark_page_accessed(page);
  830. }
  831. }
  832. /**
  833. * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
  834. *
  835. * Called by amdgpu_ttm_backend_bind()
  836. **/
  837. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  838. {
  839. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  840. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  841. unsigned nents;
  842. int r;
  843. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  844. enum dma_data_direction direction = write ?
  845. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  846. /* Allocate an SG array and squash pages into it */
  847. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  848. ttm->num_pages << PAGE_SHIFT,
  849. GFP_KERNEL);
  850. if (r)
  851. goto release_sg;
  852. /* Map SG to device */
  853. r = -ENOMEM;
  854. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  855. if (nents != ttm->sg->nents)
  856. goto release_sg;
  857. /* convert SG to linear array of pages and dma addresses */
  858. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  859. gtt->ttm.dma_address, ttm->num_pages);
  860. return 0;
  861. release_sg:
  862. kfree(ttm->sg);
  863. return r;
  864. }
  865. /**
  866. * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
  867. */
  868. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  869. {
  870. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  871. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  872. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  873. enum dma_data_direction direction = write ?
  874. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  875. /* double check that we don't free the table twice */
  876. if (!ttm->sg->sgl)
  877. return;
  878. /* unmap the pages mapped to the device */
  879. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  880. /* mark the pages as dirty */
  881. amdgpu_ttm_tt_mark_user_pages(ttm);
  882. sg_free_table(ttm->sg);
  883. }
  884. int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
  885. struct ttm_buffer_object *tbo,
  886. uint64_t flags)
  887. {
  888. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
  889. struct ttm_tt *ttm = tbo->ttm;
  890. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  891. int r;
  892. if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
  893. uint64_t page_idx = 1;
  894. r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
  895. ttm->pages, gtt->ttm.dma_address, flags);
  896. if (r)
  897. goto gart_bind_fail;
  898. /* Patch mtype of the second part BO */
  899. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  900. flags |= AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_NC);
  901. r = amdgpu_gart_bind(adev,
  902. gtt->offset + (page_idx << PAGE_SHIFT),
  903. ttm->num_pages - page_idx,
  904. &ttm->pages[page_idx],
  905. &(gtt->ttm.dma_address[page_idx]), flags);
  906. } else {
  907. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  908. ttm->pages, gtt->ttm.dma_address, flags);
  909. }
  910. gart_bind_fail:
  911. if (r)
  912. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  913. ttm->num_pages, gtt->offset);
  914. return r;
  915. }
  916. /**
  917. * amdgpu_ttm_backend_bind - Bind GTT memory
  918. *
  919. * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
  920. * This handles binding GTT memory to the device address space.
  921. */
  922. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  923. struct ttm_mem_reg *bo_mem)
  924. {
  925. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  926. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  927. uint64_t flags;
  928. int r = 0;
  929. if (gtt->userptr) {
  930. r = amdgpu_ttm_tt_pin_userptr(ttm);
  931. if (r) {
  932. DRM_ERROR("failed to pin userptr\n");
  933. return r;
  934. }
  935. }
  936. if (!ttm->num_pages) {
  937. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  938. ttm->num_pages, bo_mem, ttm);
  939. }
  940. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  941. bo_mem->mem_type == AMDGPU_PL_GWS ||
  942. bo_mem->mem_type == AMDGPU_PL_OA)
  943. return -EINVAL;
  944. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  945. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  946. return 0;
  947. }
  948. /* compute PTE flags relevant to this BO memory */
  949. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
  950. /* bind pages into GART page tables */
  951. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  952. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  953. ttm->pages, gtt->ttm.dma_address, flags);
  954. if (r)
  955. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  956. ttm->num_pages, gtt->offset);
  957. return r;
  958. }
  959. /**
  960. * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
  961. */
  962. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  963. {
  964. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  965. struct ttm_operation_ctx ctx = { false, false };
  966. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  967. struct ttm_mem_reg tmp;
  968. struct ttm_placement placement;
  969. struct ttm_place placements;
  970. uint64_t addr, flags;
  971. int r;
  972. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  973. return 0;
  974. addr = amdgpu_gmc_agp_addr(bo);
  975. if (addr != AMDGPU_BO_INVALID_OFFSET) {
  976. bo->mem.start = addr >> PAGE_SHIFT;
  977. } else {
  978. /* allocate GART space */
  979. tmp = bo->mem;
  980. tmp.mm_node = NULL;
  981. placement.num_placement = 1;
  982. placement.placement = &placements;
  983. placement.num_busy_placement = 1;
  984. placement.busy_placement = &placements;
  985. placements.fpfn = 0;
  986. placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  987. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  988. TTM_PL_FLAG_TT;
  989. r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
  990. if (unlikely(r))
  991. return r;
  992. /* compute PTE flags for this buffer object */
  993. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  994. /* Bind pages */
  995. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  996. r = amdgpu_ttm_gart_bind(adev, bo, flags);
  997. if (unlikely(r)) {
  998. ttm_bo_mem_put(bo, &tmp);
  999. return r;
  1000. }
  1001. ttm_bo_mem_put(bo, &bo->mem);
  1002. bo->mem = tmp;
  1003. }
  1004. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  1005. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  1006. return 0;
  1007. }
  1008. /**
  1009. * amdgpu_ttm_recover_gart - Rebind GTT pages
  1010. *
  1011. * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
  1012. * rebind GTT pages during a GPU reset.
  1013. */
  1014. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  1015. {
  1016. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  1017. uint64_t flags;
  1018. int r;
  1019. if (!tbo->ttm)
  1020. return 0;
  1021. flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
  1022. r = amdgpu_ttm_gart_bind(adev, tbo, flags);
  1023. return r;
  1024. }
  1025. /**
  1026. * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
  1027. *
  1028. * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
  1029. * ttm_tt_destroy().
  1030. */
  1031. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  1032. {
  1033. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1034. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1035. int r;
  1036. /* if the pages have userptr pinning then clear that first */
  1037. if (gtt->userptr)
  1038. amdgpu_ttm_tt_unpin_userptr(ttm);
  1039. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  1040. return 0;
  1041. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  1042. r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
  1043. if (r)
  1044. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  1045. gtt->ttm.ttm.num_pages, gtt->offset);
  1046. return r;
  1047. }
  1048. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  1049. {
  1050. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1051. if (gtt->usertask)
  1052. put_task_struct(gtt->usertask);
  1053. ttm_dma_tt_fini(&gtt->ttm);
  1054. kfree(gtt);
  1055. }
  1056. static struct ttm_backend_func amdgpu_backend_func = {
  1057. .bind = &amdgpu_ttm_backend_bind,
  1058. .unbind = &amdgpu_ttm_backend_unbind,
  1059. .destroy = &amdgpu_ttm_backend_destroy,
  1060. };
  1061. /**
  1062. * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
  1063. *
  1064. * @bo: The buffer object to create a GTT ttm_tt object around
  1065. *
  1066. * Called by ttm_tt_create().
  1067. */
  1068. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
  1069. uint32_t page_flags)
  1070. {
  1071. struct amdgpu_device *adev;
  1072. struct amdgpu_ttm_tt *gtt;
  1073. adev = amdgpu_ttm_adev(bo->bdev);
  1074. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  1075. if (gtt == NULL) {
  1076. return NULL;
  1077. }
  1078. gtt->ttm.ttm.func = &amdgpu_backend_func;
  1079. /* allocate space for the uninitialized page entries */
  1080. if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
  1081. kfree(gtt);
  1082. return NULL;
  1083. }
  1084. return &gtt->ttm.ttm;
  1085. }
  1086. /**
  1087. * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
  1088. *
  1089. * Map the pages of a ttm_tt object to an address space visible
  1090. * to the underlying device.
  1091. */
  1092. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
  1093. struct ttm_operation_ctx *ctx)
  1094. {
  1095. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1096. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1097. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1098. /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
  1099. if (gtt && gtt->userptr) {
  1100. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  1101. if (!ttm->sg)
  1102. return -ENOMEM;
  1103. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  1104. ttm->state = tt_unbound;
  1105. return 0;
  1106. }
  1107. if (slave && ttm->sg) {
  1108. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  1109. gtt->ttm.dma_address,
  1110. ttm->num_pages);
  1111. ttm->state = tt_unbound;
  1112. return 0;
  1113. }
  1114. #ifdef CONFIG_SWIOTLB
  1115. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1116. return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
  1117. }
  1118. #endif
  1119. /* fall back to generic helper to populate the page array
  1120. * and map them to the device */
  1121. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
  1122. }
  1123. /**
  1124. * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
  1125. *
  1126. * Unmaps pages of a ttm_tt object from the device address space and
  1127. * unpopulates the page array backing it.
  1128. */
  1129. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  1130. {
  1131. struct amdgpu_device *adev;
  1132. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1133. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1134. if (gtt && gtt->userptr) {
  1135. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  1136. kfree(ttm->sg);
  1137. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  1138. return;
  1139. }
  1140. if (slave)
  1141. return;
  1142. adev = amdgpu_ttm_adev(ttm->bdev);
  1143. #ifdef CONFIG_SWIOTLB
  1144. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1145. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  1146. return;
  1147. }
  1148. #endif
  1149. /* fall back to generic helper to unmap and unpopulate array */
  1150. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  1151. }
  1152. /**
  1153. * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
  1154. * task
  1155. *
  1156. * @ttm: The ttm_tt object to bind this userptr object to
  1157. * @addr: The address in the current tasks VM space to use
  1158. * @flags: Requirements of userptr object.
  1159. *
  1160. * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
  1161. * to current task
  1162. */
  1163. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1164. uint32_t flags)
  1165. {
  1166. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1167. if (gtt == NULL)
  1168. return -EINVAL;
  1169. gtt->userptr = addr;
  1170. gtt->userflags = flags;
  1171. if (gtt->usertask)
  1172. put_task_struct(gtt->usertask);
  1173. gtt->usertask = current->group_leader;
  1174. get_task_struct(gtt->usertask);
  1175. spin_lock_init(&gtt->guptasklock);
  1176. INIT_LIST_HEAD(&gtt->guptasks);
  1177. atomic_set(&gtt->mmu_invalidations, 0);
  1178. gtt->last_set_pages = 0;
  1179. return 0;
  1180. }
  1181. /**
  1182. * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
  1183. */
  1184. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  1185. {
  1186. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1187. if (gtt == NULL)
  1188. return NULL;
  1189. if (gtt->usertask == NULL)
  1190. return NULL;
  1191. return gtt->usertask->mm;
  1192. }
  1193. /**
  1194. * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
  1195. * address range for the current task.
  1196. *
  1197. */
  1198. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1199. unsigned long end)
  1200. {
  1201. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1202. struct amdgpu_ttm_gup_task_list *entry;
  1203. unsigned long size;
  1204. if (gtt == NULL || !gtt->userptr)
  1205. return false;
  1206. /* Return false if no part of the ttm_tt object lies within
  1207. * the range
  1208. */
  1209. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  1210. if (gtt->userptr > end || gtt->userptr + size <= start)
  1211. return false;
  1212. /* Search the lists of tasks that hold this mapping and see
  1213. * if current is one of them. If it is return false.
  1214. */
  1215. spin_lock(&gtt->guptasklock);
  1216. list_for_each_entry(entry, &gtt->guptasks, list) {
  1217. if (entry->task == current) {
  1218. spin_unlock(&gtt->guptasklock);
  1219. return false;
  1220. }
  1221. }
  1222. spin_unlock(&gtt->guptasklock);
  1223. atomic_inc(&gtt->mmu_invalidations);
  1224. return true;
  1225. }
  1226. /**
  1227. * amdgpu_ttm_tt_userptr_invalidated - Has the ttm_tt object been invalidated?
  1228. */
  1229. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1230. int *last_invalidated)
  1231. {
  1232. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1233. int prev_invalidated = *last_invalidated;
  1234. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  1235. return prev_invalidated != *last_invalidated;
  1236. }
  1237. /**
  1238. * amdgpu_ttm_tt_userptr_needs_pages - Have the pages backing this ttm_tt object
  1239. * been invalidated since the last time they've been set?
  1240. */
  1241. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  1242. {
  1243. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1244. if (gtt == NULL || !gtt->userptr)
  1245. return false;
  1246. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  1247. }
  1248. /**
  1249. * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
  1250. */
  1251. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  1252. {
  1253. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1254. if (gtt == NULL)
  1255. return false;
  1256. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  1257. }
  1258. /**
  1259. * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
  1260. *
  1261. * @ttm: The ttm_tt object to compute the flags for
  1262. * @mem: The memory registry backing this ttm_tt object
  1263. *
  1264. * Figure out the flags to use for a VM PDE (Page Directory Entry).
  1265. */
  1266. uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
  1267. {
  1268. uint64_t flags = 0;
  1269. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  1270. flags |= AMDGPU_PTE_VALID;
  1271. if (mem && mem->mem_type == TTM_PL_TT) {
  1272. flags |= AMDGPU_PTE_SYSTEM;
  1273. if (ttm->caching_state == tt_cached)
  1274. flags |= AMDGPU_PTE_SNOOPED;
  1275. }
  1276. return flags;
  1277. }
  1278. /**
  1279. * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
  1280. *
  1281. * @ttm: The ttm_tt object to compute the flags for
  1282. * @mem: The memory registry backing this ttm_tt object
  1283. * Figure out the flags to use for a VM PTE (Page Table Entry).
  1284. */
  1285. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1286. struct ttm_mem_reg *mem)
  1287. {
  1288. uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
  1289. flags |= adev->gart.gart_pte_flags;
  1290. flags |= AMDGPU_PTE_READABLE;
  1291. if (!amdgpu_ttm_tt_is_readonly(ttm))
  1292. flags |= AMDGPU_PTE_WRITEABLE;
  1293. return flags;
  1294. }
  1295. /**
  1296. * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
  1297. * object.
  1298. *
  1299. * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
  1300. * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
  1301. * it can find space for a new object and by ttm_bo_force_list_clean() which is
  1302. * used to clean out a memory space.
  1303. */
  1304. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  1305. const struct ttm_place *place)
  1306. {
  1307. unsigned long num_pages = bo->mem.num_pages;
  1308. struct drm_mm_node *node = bo->mem.mm_node;
  1309. struct reservation_object_list *flist;
  1310. struct dma_fence *f;
  1311. int i;
  1312. /* If bo is a KFD BO, check if the bo belongs to the current process.
  1313. * If true, then return false as any KFD process needs all its BOs to
  1314. * be resident to run successfully
  1315. */
  1316. flist = reservation_object_get_list(bo->resv);
  1317. if (flist) {
  1318. for (i = 0; i < flist->shared_count; ++i) {
  1319. f = rcu_dereference_protected(flist->shared[i],
  1320. reservation_object_held(bo->resv));
  1321. if (amdkfd_fence_check_mm(f, current->mm))
  1322. return false;
  1323. }
  1324. }
  1325. switch (bo->mem.mem_type) {
  1326. case TTM_PL_TT:
  1327. return true;
  1328. case TTM_PL_VRAM:
  1329. /* Check each drm MM node individually */
  1330. while (num_pages) {
  1331. if (place->fpfn < (node->start + node->size) &&
  1332. !(place->lpfn && place->lpfn <= node->start))
  1333. return true;
  1334. num_pages -= node->size;
  1335. ++node;
  1336. }
  1337. return false;
  1338. default:
  1339. break;
  1340. }
  1341. return ttm_bo_eviction_valuable(bo, place);
  1342. }
  1343. /**
  1344. * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
  1345. *
  1346. * @bo: The buffer object to read/write
  1347. * @offset: Offset into buffer object
  1348. * @buf: Secondary buffer to write/read from
  1349. * @len: Length in bytes of access
  1350. * @write: true if writing
  1351. *
  1352. * This is used to access VRAM that backs a buffer object via MMIO
  1353. * access for debugging purposes.
  1354. */
  1355. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1356. unsigned long offset,
  1357. void *buf, int len, int write)
  1358. {
  1359. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1360. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1361. struct drm_mm_node *nodes;
  1362. uint32_t value = 0;
  1363. int ret = 0;
  1364. uint64_t pos;
  1365. unsigned long flags;
  1366. if (bo->mem.mem_type != TTM_PL_VRAM)
  1367. return -EIO;
  1368. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1369. pos = (nodes->start << PAGE_SHIFT) + offset;
  1370. while (len && pos < adev->gmc.mc_vram_size) {
  1371. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1372. uint32_t bytes = 4 - (pos & 3);
  1373. uint32_t shift = (pos & 3) * 8;
  1374. uint32_t mask = 0xffffffff << shift;
  1375. if (len < bytes) {
  1376. mask &= 0xffffffff >> (bytes - len) * 8;
  1377. bytes = len;
  1378. }
  1379. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1380. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1381. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1382. if (!write || mask != 0xffffffff)
  1383. value = RREG32_NO_KIQ(mmMM_DATA);
  1384. if (write) {
  1385. value &= ~mask;
  1386. value |= (*(uint32_t *)buf << shift) & mask;
  1387. WREG32_NO_KIQ(mmMM_DATA, value);
  1388. }
  1389. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1390. if (!write) {
  1391. value = (value & mask) >> shift;
  1392. memcpy(buf, &value, bytes);
  1393. }
  1394. ret += bytes;
  1395. buf = (uint8_t *)buf + bytes;
  1396. pos += bytes;
  1397. len -= bytes;
  1398. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1399. ++nodes;
  1400. pos = (nodes->start << PAGE_SHIFT);
  1401. }
  1402. }
  1403. return ret;
  1404. }
  1405. static struct ttm_bo_driver amdgpu_bo_driver = {
  1406. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1407. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1408. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1409. .invalidate_caches = &amdgpu_invalidate_caches,
  1410. .init_mem_type = &amdgpu_init_mem_type,
  1411. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1412. .evict_flags = &amdgpu_evict_flags,
  1413. .move = &amdgpu_bo_move,
  1414. .verify_access = &amdgpu_verify_access,
  1415. .move_notify = &amdgpu_bo_move_notify,
  1416. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1417. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1418. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1419. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1420. .access_memory = &amdgpu_ttm_access_memory
  1421. };
  1422. /*
  1423. * Firmware Reservation functions
  1424. */
  1425. /**
  1426. * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
  1427. *
  1428. * @adev: amdgpu_device pointer
  1429. *
  1430. * free fw reserved vram if it has been reserved.
  1431. */
  1432. static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
  1433. {
  1434. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  1435. NULL, &adev->fw_vram_usage.va);
  1436. }
  1437. /**
  1438. * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
  1439. *
  1440. * @adev: amdgpu_device pointer
  1441. *
  1442. * create bo vram reservation from fw.
  1443. */
  1444. static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
  1445. {
  1446. struct ttm_operation_ctx ctx = { false, false };
  1447. struct amdgpu_bo_param bp;
  1448. int r = 0;
  1449. int i;
  1450. u64 vram_size = adev->gmc.visible_vram_size;
  1451. u64 offset = adev->fw_vram_usage.start_offset;
  1452. u64 size = adev->fw_vram_usage.size;
  1453. struct amdgpu_bo *bo;
  1454. memset(&bp, 0, sizeof(bp));
  1455. bp.size = adev->fw_vram_usage.size;
  1456. bp.byte_align = PAGE_SIZE;
  1457. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  1458. bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1459. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1460. bp.type = ttm_bo_type_kernel;
  1461. bp.resv = NULL;
  1462. adev->fw_vram_usage.va = NULL;
  1463. adev->fw_vram_usage.reserved_bo = NULL;
  1464. if (adev->fw_vram_usage.size > 0 &&
  1465. adev->fw_vram_usage.size <= vram_size) {
  1466. r = amdgpu_bo_create(adev, &bp,
  1467. &adev->fw_vram_usage.reserved_bo);
  1468. if (r)
  1469. goto error_create;
  1470. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  1471. if (r)
  1472. goto error_reserve;
  1473. /* remove the original mem node and create a new one at the
  1474. * request position
  1475. */
  1476. bo = adev->fw_vram_usage.reserved_bo;
  1477. offset = ALIGN(offset, PAGE_SIZE);
  1478. for (i = 0; i < bo->placement.num_placement; ++i) {
  1479. bo->placements[i].fpfn = offset >> PAGE_SHIFT;
  1480. bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
  1481. }
  1482. ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
  1483. r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
  1484. &bo->tbo.mem, &ctx);
  1485. if (r)
  1486. goto error_pin;
  1487. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  1488. AMDGPU_GEM_DOMAIN_VRAM,
  1489. adev->fw_vram_usage.start_offset,
  1490. (adev->fw_vram_usage.start_offset +
  1491. adev->fw_vram_usage.size));
  1492. if (r)
  1493. goto error_pin;
  1494. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  1495. &adev->fw_vram_usage.va);
  1496. if (r)
  1497. goto error_kmap;
  1498. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1499. }
  1500. return r;
  1501. error_kmap:
  1502. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  1503. error_pin:
  1504. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1505. error_reserve:
  1506. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  1507. error_create:
  1508. adev->fw_vram_usage.va = NULL;
  1509. adev->fw_vram_usage.reserved_bo = NULL;
  1510. return r;
  1511. }
  1512. /**
  1513. * amdgpu_ttm_init - Init the memory management (ttm) as well as various
  1514. * gtt/vram related fields.
  1515. *
  1516. * This initializes all of the memory space pools that the TTM layer
  1517. * will need such as the GTT space (system memory mapped to the device),
  1518. * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
  1519. * can be mapped per VMID.
  1520. */
  1521. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1522. {
  1523. uint64_t gtt_size;
  1524. int r;
  1525. u64 vis_vram_limit;
  1526. /* initialize global references for vram/gtt */
  1527. r = amdgpu_ttm_global_init(adev);
  1528. if (r) {
  1529. return r;
  1530. }
  1531. /* No others user of address space so set it to 0 */
  1532. r = ttm_bo_device_init(&adev->mman.bdev,
  1533. adev->mman.bo_global_ref.ref.object,
  1534. &amdgpu_bo_driver,
  1535. adev->ddev->anon_inode->i_mapping,
  1536. DRM_FILE_PAGE_OFFSET,
  1537. adev->need_dma32);
  1538. if (r) {
  1539. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1540. return r;
  1541. }
  1542. adev->mman.initialized = true;
  1543. /* We opt to avoid OOM on system pages allocations */
  1544. adev->mman.bdev.no_retry = true;
  1545. /* Initialize VRAM pool with all of VRAM divided into pages */
  1546. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1547. adev->gmc.real_vram_size >> PAGE_SHIFT);
  1548. if (r) {
  1549. DRM_ERROR("Failed initializing VRAM heap.\n");
  1550. return r;
  1551. }
  1552. /* Reduce size of CPU-visible VRAM if requested */
  1553. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1554. if (amdgpu_vis_vram_limit > 0 &&
  1555. vis_vram_limit <= adev->gmc.visible_vram_size)
  1556. adev->gmc.visible_vram_size = vis_vram_limit;
  1557. /* Change the size here instead of the init above so only lpfn is affected */
  1558. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  1559. #ifdef CONFIG_64BIT
  1560. adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
  1561. adev->gmc.visible_vram_size);
  1562. #endif
  1563. /*
  1564. *The reserved vram for firmware must be pinned to the specified
  1565. *place on the VRAM, so reserve it early.
  1566. */
  1567. r = amdgpu_ttm_fw_reserve_vram_init(adev);
  1568. if (r) {
  1569. return r;
  1570. }
  1571. /* allocate memory as required for VGA
  1572. * This is used for VGA emulation and pre-OS scanout buffers to
  1573. * avoid display artifacts while transitioning between pre-OS
  1574. * and driver. */
  1575. if (adev->gmc.stolen_size) {
  1576. r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
  1577. AMDGPU_GEM_DOMAIN_VRAM,
  1578. &adev->stolen_vga_memory,
  1579. NULL, NULL);
  1580. if (r)
  1581. return r;
  1582. }
  1583. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1584. (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
  1585. /* Compute GTT size, either bsaed on 3/4th the size of RAM size
  1586. * or whatever the user passed on module init */
  1587. if (amdgpu_gtt_size == -1) {
  1588. struct sysinfo si;
  1589. si_meminfo(&si);
  1590. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1591. adev->gmc.mc_vram_size),
  1592. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1593. }
  1594. else
  1595. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1596. /* Initialize GTT memory pool */
  1597. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1598. if (r) {
  1599. DRM_ERROR("Failed initializing GTT heap.\n");
  1600. return r;
  1601. }
  1602. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1603. (unsigned)(gtt_size / (1024 * 1024)));
  1604. /* Initialize various on-chip memory pools */
  1605. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1606. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1607. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1608. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1609. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1610. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1611. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1612. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1613. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1614. /* GDS Memory */
  1615. if (adev->gds.mem.total_size) {
  1616. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1617. adev->gds.mem.total_size >> PAGE_SHIFT);
  1618. if (r) {
  1619. DRM_ERROR("Failed initializing GDS heap.\n");
  1620. return r;
  1621. }
  1622. }
  1623. /* GWS */
  1624. if (adev->gds.gws.total_size) {
  1625. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1626. adev->gds.gws.total_size >> PAGE_SHIFT);
  1627. if (r) {
  1628. DRM_ERROR("Failed initializing gws heap.\n");
  1629. return r;
  1630. }
  1631. }
  1632. /* OA */
  1633. if (adev->gds.oa.total_size) {
  1634. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1635. adev->gds.oa.total_size >> PAGE_SHIFT);
  1636. if (r) {
  1637. DRM_ERROR("Failed initializing oa heap.\n");
  1638. return r;
  1639. }
  1640. }
  1641. /* Register debugfs entries for amdgpu_ttm */
  1642. r = amdgpu_ttm_debugfs_init(adev);
  1643. if (r) {
  1644. DRM_ERROR("Failed to init debugfs\n");
  1645. return r;
  1646. }
  1647. return 0;
  1648. }
  1649. /**
  1650. * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
  1651. */
  1652. void amdgpu_ttm_late_init(struct amdgpu_device *adev)
  1653. {
  1654. /* return the VGA stolen memory (if any) back to VRAM */
  1655. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1656. }
  1657. /**
  1658. * amdgpu_ttm_fini - De-initialize the TTM memory pools
  1659. */
  1660. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1661. {
  1662. if (!adev->mman.initialized)
  1663. return;
  1664. amdgpu_ttm_debugfs_fini(adev);
  1665. amdgpu_ttm_fw_reserve_vram_fini(adev);
  1666. if (adev->mman.aper_base_kaddr)
  1667. iounmap(adev->mman.aper_base_kaddr);
  1668. adev->mman.aper_base_kaddr = NULL;
  1669. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1670. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1671. if (adev->gds.mem.total_size)
  1672. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1673. if (adev->gds.gws.total_size)
  1674. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1675. if (adev->gds.oa.total_size)
  1676. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1677. ttm_bo_device_release(&adev->mman.bdev);
  1678. amdgpu_ttm_global_fini(adev);
  1679. adev->mman.initialized = false;
  1680. DRM_INFO("amdgpu: ttm finalized\n");
  1681. }
  1682. /**
  1683. * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
  1684. *
  1685. * @adev: amdgpu_device pointer
  1686. * @enable: true when we can use buffer functions.
  1687. *
  1688. * Enable/disable use of buffer functions during suspend/resume. This should
  1689. * only be called at bootup or when userspace isn't running.
  1690. */
  1691. void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
  1692. {
  1693. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1694. uint64_t size;
  1695. int r;
  1696. if (!adev->mman.initialized || adev->in_gpu_reset ||
  1697. adev->mman.buffer_funcs_enabled == enable)
  1698. return;
  1699. if (enable) {
  1700. struct amdgpu_ring *ring;
  1701. struct drm_sched_rq *rq;
  1702. ring = adev->mman.buffer_funcs_ring;
  1703. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  1704. r = drm_sched_entity_init(&adev->mman.entity, &rq, 1, NULL);
  1705. if (r) {
  1706. DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
  1707. r);
  1708. return;
  1709. }
  1710. } else {
  1711. drm_sched_entity_destroy(&adev->mman.entity);
  1712. dma_fence_put(man->move);
  1713. man->move = NULL;
  1714. }
  1715. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1716. if (enable)
  1717. size = adev->gmc.real_vram_size;
  1718. else
  1719. size = adev->gmc.visible_vram_size;
  1720. man->size = size >> PAGE_SHIFT;
  1721. adev->mman.buffer_funcs_enabled = enable;
  1722. }
  1723. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1724. {
  1725. struct drm_file *file_priv;
  1726. struct amdgpu_device *adev;
  1727. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1728. return -EINVAL;
  1729. file_priv = filp->private_data;
  1730. adev = file_priv->minor->dev->dev_private;
  1731. if (adev == NULL)
  1732. return -EINVAL;
  1733. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1734. }
  1735. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1736. struct ttm_mem_reg *mem, unsigned num_pages,
  1737. uint64_t offset, unsigned window,
  1738. struct amdgpu_ring *ring,
  1739. uint64_t *addr)
  1740. {
  1741. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1742. struct amdgpu_device *adev = ring->adev;
  1743. struct ttm_tt *ttm = bo->ttm;
  1744. struct amdgpu_job *job;
  1745. unsigned num_dw, num_bytes;
  1746. dma_addr_t *dma_address;
  1747. struct dma_fence *fence;
  1748. uint64_t src_addr, dst_addr;
  1749. uint64_t flags;
  1750. int r;
  1751. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1752. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1753. *addr = adev->gmc.gart_start;
  1754. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1755. AMDGPU_GPU_PAGE_SIZE;
  1756. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1757. while (num_dw & 0x7)
  1758. num_dw++;
  1759. num_bytes = num_pages * 8;
  1760. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1761. if (r)
  1762. return r;
  1763. src_addr = num_dw * 4;
  1764. src_addr += job->ibs[0].gpu_addr;
  1765. dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
  1766. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1767. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1768. dst_addr, num_bytes);
  1769. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1770. WARN_ON(job->ibs[0].length_dw > num_dw);
  1771. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1772. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1773. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1774. &job->ibs[0].ptr[num_dw]);
  1775. if (r)
  1776. goto error_free;
  1777. r = amdgpu_job_submit(job, &adev->mman.entity,
  1778. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1779. if (r)
  1780. goto error_free;
  1781. dma_fence_put(fence);
  1782. return r;
  1783. error_free:
  1784. amdgpu_job_free(job);
  1785. return r;
  1786. }
  1787. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1788. uint64_t dst_offset, uint32_t byte_count,
  1789. struct reservation_object *resv,
  1790. struct dma_fence **fence, bool direct_submit,
  1791. bool vm_needs_flush)
  1792. {
  1793. struct amdgpu_device *adev = ring->adev;
  1794. struct amdgpu_job *job;
  1795. uint32_t max_bytes;
  1796. unsigned num_loops, num_dw;
  1797. unsigned i;
  1798. int r;
  1799. if (direct_submit && !ring->ready) {
  1800. DRM_ERROR("Trying to move memory with ring turned off.\n");
  1801. return -EINVAL;
  1802. }
  1803. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1804. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1805. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1806. /* for IB padding */
  1807. while (num_dw & 0x7)
  1808. num_dw++;
  1809. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1810. if (r)
  1811. return r;
  1812. if (vm_needs_flush) {
  1813. job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
  1814. job->vm_needs_flush = true;
  1815. }
  1816. if (resv) {
  1817. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1818. AMDGPU_FENCE_OWNER_UNDEFINED,
  1819. false);
  1820. if (r) {
  1821. DRM_ERROR("sync failed (%d).\n", r);
  1822. goto error_free;
  1823. }
  1824. }
  1825. for (i = 0; i < num_loops; i++) {
  1826. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1827. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1828. dst_offset, cur_size_in_bytes);
  1829. src_offset += cur_size_in_bytes;
  1830. dst_offset += cur_size_in_bytes;
  1831. byte_count -= cur_size_in_bytes;
  1832. }
  1833. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1834. WARN_ON(job->ibs[0].length_dw > num_dw);
  1835. if (direct_submit)
  1836. r = amdgpu_job_submit_direct(job, ring, fence);
  1837. else
  1838. r = amdgpu_job_submit(job, &adev->mman.entity,
  1839. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1840. if (r)
  1841. goto error_free;
  1842. return r;
  1843. error_free:
  1844. amdgpu_job_free(job);
  1845. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1846. return r;
  1847. }
  1848. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1849. uint32_t src_data,
  1850. struct reservation_object *resv,
  1851. struct dma_fence **fence)
  1852. {
  1853. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1854. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1855. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1856. struct drm_mm_node *mm_node;
  1857. unsigned long num_pages;
  1858. unsigned int num_loops, num_dw;
  1859. struct amdgpu_job *job;
  1860. int r;
  1861. if (!adev->mman.buffer_funcs_enabled) {
  1862. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1863. return -EINVAL;
  1864. }
  1865. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1866. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1867. if (r)
  1868. return r;
  1869. }
  1870. num_pages = bo->tbo.num_pages;
  1871. mm_node = bo->tbo.mem.mm_node;
  1872. num_loops = 0;
  1873. while (num_pages) {
  1874. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1875. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1876. num_pages -= mm_node->size;
  1877. ++mm_node;
  1878. }
  1879. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1880. /* for IB padding */
  1881. num_dw += 64;
  1882. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1883. if (r)
  1884. return r;
  1885. if (resv) {
  1886. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1887. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1888. if (r) {
  1889. DRM_ERROR("sync failed (%d).\n", r);
  1890. goto error_free;
  1891. }
  1892. }
  1893. num_pages = bo->tbo.num_pages;
  1894. mm_node = bo->tbo.mem.mm_node;
  1895. while (num_pages) {
  1896. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1897. uint64_t dst_addr;
  1898. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1899. while (byte_count) {
  1900. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1901. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1902. dst_addr, cur_size_in_bytes);
  1903. dst_addr += cur_size_in_bytes;
  1904. byte_count -= cur_size_in_bytes;
  1905. }
  1906. num_pages -= mm_node->size;
  1907. ++mm_node;
  1908. }
  1909. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1910. WARN_ON(job->ibs[0].length_dw > num_dw);
  1911. r = amdgpu_job_submit(job, &adev->mman.entity,
  1912. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1913. if (r)
  1914. goto error_free;
  1915. return 0;
  1916. error_free:
  1917. amdgpu_job_free(job);
  1918. return r;
  1919. }
  1920. #if defined(CONFIG_DEBUG_FS)
  1921. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1922. {
  1923. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1924. unsigned ttm_pl = (uintptr_t)node->info_ent->data;
  1925. struct drm_device *dev = node->minor->dev;
  1926. struct amdgpu_device *adev = dev->dev_private;
  1927. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1928. struct drm_printer p = drm_seq_file_printer(m);
  1929. man->func->debug(man, &p);
  1930. return 0;
  1931. }
  1932. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1933. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
  1934. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
  1935. {"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
  1936. {"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
  1937. {"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
  1938. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1939. #ifdef CONFIG_SWIOTLB
  1940. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1941. #endif
  1942. };
  1943. /**
  1944. * amdgpu_ttm_vram_read - Linear read access to VRAM
  1945. *
  1946. * Accesses VRAM via MMIO for debugging purposes.
  1947. */
  1948. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1949. size_t size, loff_t *pos)
  1950. {
  1951. struct amdgpu_device *adev = file_inode(f)->i_private;
  1952. ssize_t result = 0;
  1953. int r;
  1954. if (size & 0x3 || *pos & 0x3)
  1955. return -EINVAL;
  1956. if (*pos >= adev->gmc.mc_vram_size)
  1957. return -ENXIO;
  1958. while (size) {
  1959. unsigned long flags;
  1960. uint32_t value;
  1961. if (*pos >= adev->gmc.mc_vram_size)
  1962. return result;
  1963. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1964. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1965. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1966. value = RREG32_NO_KIQ(mmMM_DATA);
  1967. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1968. r = put_user(value, (uint32_t *)buf);
  1969. if (r)
  1970. return r;
  1971. result += 4;
  1972. buf += 4;
  1973. *pos += 4;
  1974. size -= 4;
  1975. }
  1976. return result;
  1977. }
  1978. /**
  1979. * amdgpu_ttm_vram_write - Linear write access to VRAM
  1980. *
  1981. * Accesses VRAM via MMIO for debugging purposes.
  1982. */
  1983. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1984. size_t size, loff_t *pos)
  1985. {
  1986. struct amdgpu_device *adev = file_inode(f)->i_private;
  1987. ssize_t result = 0;
  1988. int r;
  1989. if (size & 0x3 || *pos & 0x3)
  1990. return -EINVAL;
  1991. if (*pos >= adev->gmc.mc_vram_size)
  1992. return -ENXIO;
  1993. while (size) {
  1994. unsigned long flags;
  1995. uint32_t value;
  1996. if (*pos >= adev->gmc.mc_vram_size)
  1997. return result;
  1998. r = get_user(value, (uint32_t *)buf);
  1999. if (r)
  2000. return r;
  2001. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  2002. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  2003. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  2004. WREG32_NO_KIQ(mmMM_DATA, value);
  2005. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  2006. result += 4;
  2007. buf += 4;
  2008. *pos += 4;
  2009. size -= 4;
  2010. }
  2011. return result;
  2012. }
  2013. static const struct file_operations amdgpu_ttm_vram_fops = {
  2014. .owner = THIS_MODULE,
  2015. .read = amdgpu_ttm_vram_read,
  2016. .write = amdgpu_ttm_vram_write,
  2017. .llseek = default_llseek,
  2018. };
  2019. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  2020. /**
  2021. * amdgpu_ttm_gtt_read - Linear read access to GTT memory
  2022. */
  2023. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  2024. size_t size, loff_t *pos)
  2025. {
  2026. struct amdgpu_device *adev = file_inode(f)->i_private;
  2027. ssize_t result = 0;
  2028. int r;
  2029. while (size) {
  2030. loff_t p = *pos / PAGE_SIZE;
  2031. unsigned off = *pos & ~PAGE_MASK;
  2032. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  2033. struct page *page;
  2034. void *ptr;
  2035. if (p >= adev->gart.num_cpu_pages)
  2036. return result;
  2037. page = adev->gart.pages[p];
  2038. if (page) {
  2039. ptr = kmap(page);
  2040. ptr += off;
  2041. r = copy_to_user(buf, ptr, cur_size);
  2042. kunmap(adev->gart.pages[p]);
  2043. } else
  2044. r = clear_user(buf, cur_size);
  2045. if (r)
  2046. return -EFAULT;
  2047. result += cur_size;
  2048. buf += cur_size;
  2049. *pos += cur_size;
  2050. size -= cur_size;
  2051. }
  2052. return result;
  2053. }
  2054. static const struct file_operations amdgpu_ttm_gtt_fops = {
  2055. .owner = THIS_MODULE,
  2056. .read = amdgpu_ttm_gtt_read,
  2057. .llseek = default_llseek
  2058. };
  2059. #endif
  2060. /**
  2061. * amdgpu_iomem_read - Virtual read access to GPU mapped memory
  2062. *
  2063. * This function is used to read memory that has been mapped to the
  2064. * GPU and the known addresses are not physical addresses but instead
  2065. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2066. */
  2067. static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
  2068. size_t size, loff_t *pos)
  2069. {
  2070. struct amdgpu_device *adev = file_inode(f)->i_private;
  2071. struct iommu_domain *dom;
  2072. ssize_t result = 0;
  2073. int r;
  2074. /* retrieve the IOMMU domain if any for this device */
  2075. dom = iommu_get_domain_for_dev(adev->dev);
  2076. while (size) {
  2077. phys_addr_t addr = *pos & PAGE_MASK;
  2078. loff_t off = *pos & ~PAGE_MASK;
  2079. size_t bytes = PAGE_SIZE - off;
  2080. unsigned long pfn;
  2081. struct page *p;
  2082. void *ptr;
  2083. bytes = bytes < size ? bytes : size;
  2084. /* Translate the bus address to a physical address. If
  2085. * the domain is NULL it means there is no IOMMU active
  2086. * and the address translation is the identity
  2087. */
  2088. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2089. pfn = addr >> PAGE_SHIFT;
  2090. if (!pfn_valid(pfn))
  2091. return -EPERM;
  2092. p = pfn_to_page(pfn);
  2093. if (p->mapping != adev->mman.bdev.dev_mapping)
  2094. return -EPERM;
  2095. ptr = kmap(p);
  2096. r = copy_to_user(buf, ptr + off, bytes);
  2097. kunmap(p);
  2098. if (r)
  2099. return -EFAULT;
  2100. size -= bytes;
  2101. *pos += bytes;
  2102. result += bytes;
  2103. }
  2104. return result;
  2105. }
  2106. /**
  2107. * amdgpu_iomem_write - Virtual write access to GPU mapped memory
  2108. *
  2109. * This function is used to write memory that has been mapped to the
  2110. * GPU and the known addresses are not physical addresses but instead
  2111. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2112. */
  2113. static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
  2114. size_t size, loff_t *pos)
  2115. {
  2116. struct amdgpu_device *adev = file_inode(f)->i_private;
  2117. struct iommu_domain *dom;
  2118. ssize_t result = 0;
  2119. int r;
  2120. dom = iommu_get_domain_for_dev(adev->dev);
  2121. while (size) {
  2122. phys_addr_t addr = *pos & PAGE_MASK;
  2123. loff_t off = *pos & ~PAGE_MASK;
  2124. size_t bytes = PAGE_SIZE - off;
  2125. unsigned long pfn;
  2126. struct page *p;
  2127. void *ptr;
  2128. bytes = bytes < size ? bytes : size;
  2129. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2130. pfn = addr >> PAGE_SHIFT;
  2131. if (!pfn_valid(pfn))
  2132. return -EPERM;
  2133. p = pfn_to_page(pfn);
  2134. if (p->mapping != adev->mman.bdev.dev_mapping)
  2135. return -EPERM;
  2136. ptr = kmap(p);
  2137. r = copy_from_user(ptr + off, buf, bytes);
  2138. kunmap(p);
  2139. if (r)
  2140. return -EFAULT;
  2141. size -= bytes;
  2142. *pos += bytes;
  2143. result += bytes;
  2144. }
  2145. return result;
  2146. }
  2147. static const struct file_operations amdgpu_ttm_iomem_fops = {
  2148. .owner = THIS_MODULE,
  2149. .read = amdgpu_iomem_read,
  2150. .write = amdgpu_iomem_write,
  2151. .llseek = default_llseek
  2152. };
  2153. static const struct {
  2154. char *name;
  2155. const struct file_operations *fops;
  2156. int domain;
  2157. } ttm_debugfs_entries[] = {
  2158. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  2159. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  2160. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  2161. #endif
  2162. { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
  2163. };
  2164. #endif
  2165. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  2166. {
  2167. #if defined(CONFIG_DEBUG_FS)
  2168. unsigned count;
  2169. struct drm_minor *minor = adev->ddev->primary;
  2170. struct dentry *ent, *root = minor->debugfs_root;
  2171. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  2172. ent = debugfs_create_file(
  2173. ttm_debugfs_entries[count].name,
  2174. S_IFREG | S_IRUGO, root,
  2175. adev,
  2176. ttm_debugfs_entries[count].fops);
  2177. if (IS_ERR(ent))
  2178. return PTR_ERR(ent);
  2179. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  2180. i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
  2181. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  2182. i_size_write(ent->d_inode, adev->gmc.gart_size);
  2183. adev->mman.debugfs_entries[count] = ent;
  2184. }
  2185. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  2186. #ifdef CONFIG_SWIOTLB
  2187. if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
  2188. --count;
  2189. #endif
  2190. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  2191. #else
  2192. return 0;
  2193. #endif
  2194. }
  2195. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  2196. {
  2197. #if defined(CONFIG_DEBUG_FS)
  2198. unsigned i;
  2199. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  2200. debugfs_remove(adev->mman.debugfs_entries[i]);
  2201. #endif
  2202. }