intel_ringbuffer.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. int __intel_ring_space(int head, int tail, int size)
  36. {
  37. int space = head - tail;
  38. if (space <= 0)
  39. space += size;
  40. return space - I915_RING_FREE_SPACE;
  41. }
  42. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  43. {
  44. if (ringbuf->last_retired_head != -1) {
  45. ringbuf->head = ringbuf->last_retired_head;
  46. ringbuf->last_retired_head = -1;
  47. }
  48. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  49. ringbuf->tail, ringbuf->size);
  50. }
  51. bool intel_engine_stopped(struct intel_engine_cs *engine)
  52. {
  53. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  54. return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
  55. }
  56. static void __intel_ring_advance(struct intel_engine_cs *engine)
  57. {
  58. struct intel_ringbuffer *ringbuf = engine->buffer;
  59. ringbuf->tail &= ringbuf->size - 1;
  60. if (intel_engine_stopped(engine))
  61. return;
  62. engine->write_tail(engine, ringbuf->tail);
  63. }
  64. static int
  65. gen2_render_ring_flush(struct drm_i915_gem_request *req,
  66. u32 invalidate_domains,
  67. u32 flush_domains)
  68. {
  69. struct intel_engine_cs *engine = req->engine;
  70. u32 cmd;
  71. int ret;
  72. cmd = MI_FLUSH;
  73. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  74. cmd |= MI_NO_WRITE_FLUSH;
  75. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  76. cmd |= MI_READ_FLUSH;
  77. ret = intel_ring_begin(req, 2);
  78. if (ret)
  79. return ret;
  80. intel_ring_emit(engine, cmd);
  81. intel_ring_emit(engine, MI_NOOP);
  82. intel_ring_advance(engine);
  83. return 0;
  84. }
  85. static int
  86. gen4_render_ring_flush(struct drm_i915_gem_request *req,
  87. u32 invalidate_domains,
  88. u32 flush_domains)
  89. {
  90. struct intel_engine_cs *engine = req->engine;
  91. struct drm_device *dev = engine->dev;
  92. u32 cmd;
  93. int ret;
  94. /*
  95. * read/write caches:
  96. *
  97. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  98. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  99. * also flushed at 2d versus 3d pipeline switches.
  100. *
  101. * read-only caches:
  102. *
  103. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  104. * MI_READ_FLUSH is set, and is always flushed on 965.
  105. *
  106. * I915_GEM_DOMAIN_COMMAND may not exist?
  107. *
  108. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  109. * invalidated when MI_EXE_FLUSH is set.
  110. *
  111. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  112. * invalidated with every MI_FLUSH.
  113. *
  114. * TLBs:
  115. *
  116. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  117. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  118. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  119. * are flushed at any MI_FLUSH.
  120. */
  121. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  122. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  123. cmd &= ~MI_NO_WRITE_FLUSH;
  124. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  125. cmd |= MI_EXE_FLUSH;
  126. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  127. (IS_G4X(dev) || IS_GEN5(dev)))
  128. cmd |= MI_INVALIDATE_ISP;
  129. ret = intel_ring_begin(req, 2);
  130. if (ret)
  131. return ret;
  132. intel_ring_emit(engine, cmd);
  133. intel_ring_emit(engine, MI_NOOP);
  134. intel_ring_advance(engine);
  135. return 0;
  136. }
  137. /**
  138. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  139. * implementing two workarounds on gen6. From section 1.4.7.1
  140. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  141. *
  142. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  143. * produced by non-pipelined state commands), software needs to first
  144. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  145. * 0.
  146. *
  147. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  148. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  149. *
  150. * And the workaround for these two requires this workaround first:
  151. *
  152. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  153. * BEFORE the pipe-control with a post-sync op and no write-cache
  154. * flushes.
  155. *
  156. * And this last workaround is tricky because of the requirements on
  157. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  158. * volume 2 part 1:
  159. *
  160. * "1 of the following must also be set:
  161. * - Render Target Cache Flush Enable ([12] of DW1)
  162. * - Depth Cache Flush Enable ([0] of DW1)
  163. * - Stall at Pixel Scoreboard ([1] of DW1)
  164. * - Depth Stall ([13] of DW1)
  165. * - Post-Sync Operation ([13] of DW1)
  166. * - Notify Enable ([8] of DW1)"
  167. *
  168. * The cache flushes require the workaround flush that triggered this
  169. * one, so we can't use it. Depth stall would trigger the same.
  170. * Post-sync nonzero is what triggered this second workaround, so we
  171. * can't use that one either. Notify enable is IRQs, which aren't
  172. * really our business. That leaves only stall at scoreboard.
  173. */
  174. static int
  175. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  176. {
  177. struct intel_engine_cs *engine = req->engine;
  178. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  179. int ret;
  180. ret = intel_ring_begin(req, 6);
  181. if (ret)
  182. return ret;
  183. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
  184. intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
  185. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  186. intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  187. intel_ring_emit(engine, 0); /* low dword */
  188. intel_ring_emit(engine, 0); /* high dword */
  189. intel_ring_emit(engine, MI_NOOP);
  190. intel_ring_advance(engine);
  191. ret = intel_ring_begin(req, 6);
  192. if (ret)
  193. return ret;
  194. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
  195. intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
  196. intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  197. intel_ring_emit(engine, 0);
  198. intel_ring_emit(engine, 0);
  199. intel_ring_emit(engine, MI_NOOP);
  200. intel_ring_advance(engine);
  201. return 0;
  202. }
  203. static int
  204. gen6_render_ring_flush(struct drm_i915_gem_request *req,
  205. u32 invalidate_domains, u32 flush_domains)
  206. {
  207. struct intel_engine_cs *engine = req->engine;
  208. u32 flags = 0;
  209. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  210. int ret;
  211. /* Force SNB workarounds for PIPE_CONTROL flushes */
  212. ret = intel_emit_post_sync_nonzero_flush(req);
  213. if (ret)
  214. return ret;
  215. /* Just flush everything. Experiments have shown that reducing the
  216. * number of bits based on the write domains has little performance
  217. * impact.
  218. */
  219. if (flush_domains) {
  220. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  221. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  222. /*
  223. * Ensure that any following seqno writes only happen
  224. * when the render cache is indeed flushed.
  225. */
  226. flags |= PIPE_CONTROL_CS_STALL;
  227. }
  228. if (invalidate_domains) {
  229. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  230. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  231. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  232. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  233. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  234. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  235. /*
  236. * TLB invalidate requires a post-sync write.
  237. */
  238. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  239. }
  240. ret = intel_ring_begin(req, 4);
  241. if (ret)
  242. return ret;
  243. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
  244. intel_ring_emit(engine, flags);
  245. intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  246. intel_ring_emit(engine, 0);
  247. intel_ring_advance(engine);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  252. {
  253. struct intel_engine_cs *engine = req->engine;
  254. int ret;
  255. ret = intel_ring_begin(req, 4);
  256. if (ret)
  257. return ret;
  258. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
  259. intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
  260. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  261. intel_ring_emit(engine, 0);
  262. intel_ring_emit(engine, 0);
  263. intel_ring_advance(engine);
  264. return 0;
  265. }
  266. static int
  267. gen7_render_ring_flush(struct drm_i915_gem_request *req,
  268. u32 invalidate_domains, u32 flush_domains)
  269. {
  270. struct intel_engine_cs *engine = req->engine;
  271. u32 flags = 0;
  272. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  273. int ret;
  274. /*
  275. * Ensure that any following seqno writes only happen when the render
  276. * cache is indeed flushed.
  277. *
  278. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  279. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  280. * don't try to be clever and just set it unconditionally.
  281. */
  282. flags |= PIPE_CONTROL_CS_STALL;
  283. /* Just flush everything. Experiments have shown that reducing the
  284. * number of bits based on the write domains has little performance
  285. * impact.
  286. */
  287. if (flush_domains) {
  288. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  289. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  290. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  291. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  292. }
  293. if (invalidate_domains) {
  294. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  295. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  296. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  297. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  298. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  299. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  300. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  301. /*
  302. * TLB invalidate requires a post-sync write.
  303. */
  304. flags |= PIPE_CONTROL_QW_WRITE;
  305. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  306. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  307. /* Workaround: we must issue a pipe_control with CS-stall bit
  308. * set before a pipe_control command that has the state cache
  309. * invalidate bit set. */
  310. gen7_render_ring_cs_stall_wa(req);
  311. }
  312. ret = intel_ring_begin(req, 4);
  313. if (ret)
  314. return ret;
  315. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
  316. intel_ring_emit(engine, flags);
  317. intel_ring_emit(engine, scratch_addr);
  318. intel_ring_emit(engine, 0);
  319. intel_ring_advance(engine);
  320. return 0;
  321. }
  322. static int
  323. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  324. u32 flags, u32 scratch_addr)
  325. {
  326. struct intel_engine_cs *engine = req->engine;
  327. int ret;
  328. ret = intel_ring_begin(req, 6);
  329. if (ret)
  330. return ret;
  331. intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
  332. intel_ring_emit(engine, flags);
  333. intel_ring_emit(engine, scratch_addr);
  334. intel_ring_emit(engine, 0);
  335. intel_ring_emit(engine, 0);
  336. intel_ring_emit(engine, 0);
  337. intel_ring_advance(engine);
  338. return 0;
  339. }
  340. static int
  341. gen8_render_ring_flush(struct drm_i915_gem_request *req,
  342. u32 invalidate_domains, u32 flush_domains)
  343. {
  344. u32 flags = 0;
  345. u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  346. int ret;
  347. flags |= PIPE_CONTROL_CS_STALL;
  348. if (flush_domains) {
  349. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  350. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  351. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  352. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  353. }
  354. if (invalidate_domains) {
  355. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  356. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  357. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  358. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  359. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  360. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  361. flags |= PIPE_CONTROL_QW_WRITE;
  362. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  363. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  364. ret = gen8_emit_pipe_control(req,
  365. PIPE_CONTROL_CS_STALL |
  366. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  367. 0);
  368. if (ret)
  369. return ret;
  370. }
  371. return gen8_emit_pipe_control(req, flags, scratch_addr);
  372. }
  373. static void ring_write_tail(struct intel_engine_cs *engine,
  374. u32 value)
  375. {
  376. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  377. I915_WRITE_TAIL(engine, value);
  378. }
  379. u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
  380. {
  381. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  382. u64 acthd;
  383. if (INTEL_INFO(engine->dev)->gen >= 8)
  384. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  385. RING_ACTHD_UDW(engine->mmio_base));
  386. else if (INTEL_INFO(engine->dev)->gen >= 4)
  387. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  388. else
  389. acthd = I915_READ(ACTHD);
  390. return acthd;
  391. }
  392. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  393. {
  394. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  395. u32 addr;
  396. addr = dev_priv->status_page_dmah->busaddr;
  397. if (INTEL_INFO(engine->dev)->gen >= 4)
  398. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  399. I915_WRITE(HWS_PGA, addr);
  400. }
  401. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  402. {
  403. struct drm_device *dev = engine->dev;
  404. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  405. i915_reg_t mmio;
  406. /* The ring status page addresses are no longer next to the rest of
  407. * the ring registers as of gen7.
  408. */
  409. if (IS_GEN7(dev)) {
  410. switch (engine->id) {
  411. case RCS:
  412. mmio = RENDER_HWS_PGA_GEN7;
  413. break;
  414. case BCS:
  415. mmio = BLT_HWS_PGA_GEN7;
  416. break;
  417. /*
  418. * VCS2 actually doesn't exist on Gen7. Only shut up
  419. * gcc switch check warning
  420. */
  421. case VCS2:
  422. case VCS:
  423. mmio = BSD_HWS_PGA_GEN7;
  424. break;
  425. case VECS:
  426. mmio = VEBOX_HWS_PGA_GEN7;
  427. break;
  428. }
  429. } else if (IS_GEN6(engine->dev)) {
  430. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  431. } else {
  432. /* XXX: gen8 returns to sanity */
  433. mmio = RING_HWS_PGA(engine->mmio_base);
  434. }
  435. I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
  436. POSTING_READ(mmio);
  437. /*
  438. * Flush the TLB for this page
  439. *
  440. * FIXME: These two bits have disappeared on gen8, so a question
  441. * arises: do we still need this and if so how should we go about
  442. * invalidating the TLB?
  443. */
  444. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  445. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  446. /* ring should be idle before issuing a sync flush*/
  447. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  448. I915_WRITE(reg,
  449. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  450. INSTPM_SYNC_FLUSH));
  451. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  452. 1000))
  453. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  454. engine->name);
  455. }
  456. }
  457. static bool stop_ring(struct intel_engine_cs *engine)
  458. {
  459. struct drm_i915_private *dev_priv = to_i915(engine->dev);
  460. if (!IS_GEN2(engine->dev)) {
  461. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  462. if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
  463. DRM_ERROR("%s : timed out trying to stop ring\n",
  464. engine->name);
  465. /* Sometimes we observe that the idle flag is not
  466. * set even though the ring is empty. So double
  467. * check before giving up.
  468. */
  469. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  470. return false;
  471. }
  472. }
  473. I915_WRITE_CTL(engine, 0);
  474. I915_WRITE_HEAD(engine, 0);
  475. engine->write_tail(engine, 0);
  476. if (!IS_GEN2(engine->dev)) {
  477. (void)I915_READ_CTL(engine);
  478. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  479. }
  480. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  481. }
  482. void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
  483. {
  484. memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
  485. }
  486. static int init_ring_common(struct intel_engine_cs *engine)
  487. {
  488. struct drm_device *dev = engine->dev;
  489. struct drm_i915_private *dev_priv = dev->dev_private;
  490. struct intel_ringbuffer *ringbuf = engine->buffer;
  491. struct drm_i915_gem_object *obj = ringbuf->obj;
  492. int ret = 0;
  493. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  494. if (!stop_ring(engine)) {
  495. /* G45 ring initialization often fails to reset head to zero */
  496. DRM_DEBUG_KMS("%s head not reset to zero "
  497. "ctl %08x head %08x tail %08x start %08x\n",
  498. engine->name,
  499. I915_READ_CTL(engine),
  500. I915_READ_HEAD(engine),
  501. I915_READ_TAIL(engine),
  502. I915_READ_START(engine));
  503. if (!stop_ring(engine)) {
  504. DRM_ERROR("failed to set %s head to zero "
  505. "ctl %08x head %08x tail %08x start %08x\n",
  506. engine->name,
  507. I915_READ_CTL(engine),
  508. I915_READ_HEAD(engine),
  509. I915_READ_TAIL(engine),
  510. I915_READ_START(engine));
  511. ret = -EIO;
  512. goto out;
  513. }
  514. }
  515. if (I915_NEED_GFX_HWS(dev))
  516. intel_ring_setup_status_page(engine);
  517. else
  518. ring_setup_phys_status_page(engine);
  519. /* Enforce ordering by reading HEAD register back */
  520. I915_READ_HEAD(engine);
  521. /* Initialize the ring. This must happen _after_ we've cleared the ring
  522. * registers with the above sequence (the readback of the HEAD registers
  523. * also enforces ordering), otherwise the hw might lose the new ring
  524. * register values. */
  525. I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
  526. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  527. if (I915_READ_HEAD(engine))
  528. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  529. engine->name, I915_READ_HEAD(engine));
  530. I915_WRITE_HEAD(engine, 0);
  531. (void)I915_READ_HEAD(engine);
  532. I915_WRITE_CTL(engine,
  533. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  534. | RING_VALID);
  535. /* If the head is still not zero, the ring is dead */
  536. if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
  537. I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
  538. (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
  539. DRM_ERROR("%s initialization failed "
  540. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  541. engine->name,
  542. I915_READ_CTL(engine),
  543. I915_READ_CTL(engine) & RING_VALID,
  544. I915_READ_HEAD(engine), I915_READ_TAIL(engine),
  545. I915_READ_START(engine),
  546. (unsigned long)i915_gem_obj_ggtt_offset(obj));
  547. ret = -EIO;
  548. goto out;
  549. }
  550. ringbuf->last_retired_head = -1;
  551. ringbuf->head = I915_READ_HEAD(engine);
  552. ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
  553. intel_ring_update_space(ringbuf);
  554. intel_engine_init_hangcheck(engine);
  555. out:
  556. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  557. return ret;
  558. }
  559. void
  560. intel_fini_pipe_control(struct intel_engine_cs *engine)
  561. {
  562. struct drm_device *dev = engine->dev;
  563. if (engine->scratch.obj == NULL)
  564. return;
  565. if (INTEL_INFO(dev)->gen >= 5) {
  566. kunmap(sg_page(engine->scratch.obj->pages->sgl));
  567. i915_gem_object_ggtt_unpin(engine->scratch.obj);
  568. }
  569. drm_gem_object_unreference(&engine->scratch.obj->base);
  570. engine->scratch.obj = NULL;
  571. }
  572. int
  573. intel_init_pipe_control(struct intel_engine_cs *engine)
  574. {
  575. int ret;
  576. WARN_ON(engine->scratch.obj);
  577. engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
  578. if (engine->scratch.obj == NULL) {
  579. DRM_ERROR("Failed to allocate seqno page\n");
  580. ret = -ENOMEM;
  581. goto err;
  582. }
  583. ret = i915_gem_object_set_cache_level(engine->scratch.obj,
  584. I915_CACHE_LLC);
  585. if (ret)
  586. goto err_unref;
  587. ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
  588. if (ret)
  589. goto err_unref;
  590. engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
  591. engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
  592. if (engine->scratch.cpu_page == NULL) {
  593. ret = -ENOMEM;
  594. goto err_unpin;
  595. }
  596. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  597. engine->name, engine->scratch.gtt_offset);
  598. return 0;
  599. err_unpin:
  600. i915_gem_object_ggtt_unpin(engine->scratch.obj);
  601. err_unref:
  602. drm_gem_object_unreference(&engine->scratch.obj->base);
  603. err:
  604. return ret;
  605. }
  606. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  607. {
  608. int ret, i;
  609. struct intel_engine_cs *engine = req->engine;
  610. struct drm_device *dev = engine->dev;
  611. struct drm_i915_private *dev_priv = dev->dev_private;
  612. struct i915_workarounds *w = &dev_priv->workarounds;
  613. if (w->count == 0)
  614. return 0;
  615. engine->gpu_caches_dirty = true;
  616. ret = intel_ring_flush_all_caches(req);
  617. if (ret)
  618. return ret;
  619. ret = intel_ring_begin(req, (w->count * 2 + 2));
  620. if (ret)
  621. return ret;
  622. intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
  623. for (i = 0; i < w->count; i++) {
  624. intel_ring_emit_reg(engine, w->reg[i].addr);
  625. intel_ring_emit(engine, w->reg[i].value);
  626. }
  627. intel_ring_emit(engine, MI_NOOP);
  628. intel_ring_advance(engine);
  629. engine->gpu_caches_dirty = true;
  630. ret = intel_ring_flush_all_caches(req);
  631. if (ret)
  632. return ret;
  633. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  634. return 0;
  635. }
  636. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  637. {
  638. int ret;
  639. ret = intel_ring_workarounds_emit(req);
  640. if (ret != 0)
  641. return ret;
  642. ret = i915_gem_render_state_init(req);
  643. if (ret)
  644. return ret;
  645. return 0;
  646. }
  647. static int wa_add(struct drm_i915_private *dev_priv,
  648. i915_reg_t addr,
  649. const u32 mask, const u32 val)
  650. {
  651. const u32 idx = dev_priv->workarounds.count;
  652. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  653. return -ENOSPC;
  654. dev_priv->workarounds.reg[idx].addr = addr;
  655. dev_priv->workarounds.reg[idx].value = val;
  656. dev_priv->workarounds.reg[idx].mask = mask;
  657. dev_priv->workarounds.count++;
  658. return 0;
  659. }
  660. #define WA_REG(addr, mask, val) do { \
  661. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  662. if (r) \
  663. return r; \
  664. } while (0)
  665. #define WA_SET_BIT_MASKED(addr, mask) \
  666. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  667. #define WA_CLR_BIT_MASKED(addr, mask) \
  668. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  669. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  670. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  671. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  672. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  673. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  674. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  675. i915_reg_t reg)
  676. {
  677. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  678. struct i915_workarounds *wa = &dev_priv->workarounds;
  679. const uint32_t index = wa->hw_whitelist_count[engine->id];
  680. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  681. return -EINVAL;
  682. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  683. i915_mmio_reg_offset(reg));
  684. wa->hw_whitelist_count[engine->id]++;
  685. return 0;
  686. }
  687. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  688. {
  689. struct drm_device *dev = engine->dev;
  690. struct drm_i915_private *dev_priv = dev->dev_private;
  691. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  692. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  693. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  694. /* WaDisablePartialInstShootdown:bdw,chv */
  695. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  696. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  697. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  698. * workaround for for a possible hang in the unlikely event a TLB
  699. * invalidation occurs during a PSD flush.
  700. */
  701. /* WaForceEnableNonCoherent:bdw,chv */
  702. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  703. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  704. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  705. HDC_FORCE_NON_COHERENT);
  706. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  707. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  708. * polygons in the same 8x4 pixel/sample area to be processed without
  709. * stalling waiting for the earlier ones to write to Hierarchical Z
  710. * buffer."
  711. *
  712. * This optimization is off by default for BDW and CHV; turn it on.
  713. */
  714. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  715. /* Wa4x4STCOptimizationDisable:bdw,chv */
  716. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  717. /*
  718. * BSpec recommends 8x4 when MSAA is used,
  719. * however in practice 16x4 seems fastest.
  720. *
  721. * Note that PS/WM thread counts depend on the WIZ hashing
  722. * disable bit, which we don't touch here, but it's good
  723. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  724. */
  725. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  726. GEN6_WIZ_HASHING_MASK,
  727. GEN6_WIZ_HASHING_16x4);
  728. return 0;
  729. }
  730. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  731. {
  732. int ret;
  733. struct drm_device *dev = engine->dev;
  734. struct drm_i915_private *dev_priv = dev->dev_private;
  735. ret = gen8_init_workarounds(engine);
  736. if (ret)
  737. return ret;
  738. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  739. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  740. /* WaDisableDopClockGating:bdw */
  741. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  742. DOP_CLOCK_GATING_DISABLE);
  743. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  744. GEN8_SAMPLER_POWER_BYPASS_DIS);
  745. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  746. /* WaForceContextSaveRestoreNonCoherent:bdw */
  747. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  748. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  749. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  750. return 0;
  751. }
  752. static int chv_init_workarounds(struct intel_engine_cs *engine)
  753. {
  754. int ret;
  755. struct drm_device *dev = engine->dev;
  756. struct drm_i915_private *dev_priv = dev->dev_private;
  757. ret = gen8_init_workarounds(engine);
  758. if (ret)
  759. return ret;
  760. /* WaDisableThreadStallDopClockGating:chv */
  761. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  762. /* Improve HiZ throughput on CHV. */
  763. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  764. return 0;
  765. }
  766. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  767. {
  768. struct drm_device *dev = engine->dev;
  769. struct drm_i915_private *dev_priv = dev->dev_private;
  770. int ret;
  771. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
  772. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  773. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  774. /* WaDisableKillLogic:bxt,skl,kbl */
  775. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  776. ECOCHK_DIS_TLB);
  777. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
  778. /* WaDisablePartialInstShootdown:skl,bxt,kbl */
  779. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  780. FLOW_CONTROL_ENABLE |
  781. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  782. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  783. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  784. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  785. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  786. if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
  787. IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  788. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  789. GEN9_DG_MIRROR_FIX_ENABLE);
  790. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  791. if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
  792. IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  793. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  794. GEN9_RHWO_OPTIMIZATION_DISABLE);
  795. /*
  796. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  797. * but we do that in per ctx batchbuffer as there is an issue
  798. * with this register not getting restored on ctx restore
  799. */
  800. }
  801. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
  802. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
  803. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  804. GEN9_ENABLE_YV12_BUGFIX |
  805. GEN9_ENABLE_GPGPU_PREEMPTION);
  806. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
  807. /* WaDisablePartialResolveInVc:skl,bxt,kbl */
  808. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  809. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  810. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
  811. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  812. GEN9_CCS_TLB_PREFETCH_ENABLE);
  813. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  814. if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
  815. IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  816. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  817. PIXEL_MASK_CAMMING_DISABLE);
  818. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
  819. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  820. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  821. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  822. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  823. * both tied to WaForceContextSaveRestoreNonCoherent
  824. * in some hsds for skl. We keep the tie for all gen9. The
  825. * documentation is a bit hazy and so we want to get common behaviour,
  826. * even though there is no clear evidence we would need both on kbl/bxt.
  827. * This area has been source of system hangs so we play it safe
  828. * and mimic the skl regardless of what bspec says.
  829. *
  830. * Use Force Non-Coherent whenever executing a 3D context. This
  831. * is a workaround for a possible hang in the unlikely event
  832. * a TLB invalidation occurs during a PSD flush.
  833. */
  834. /* WaForceEnableNonCoherent:skl,bxt,kbl */
  835. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  836. HDC_FORCE_NON_COHERENT);
  837. /* WaDisableHDCInvalidation:skl,bxt,kbl */
  838. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  839. BDW_DISABLE_HDC_INVALIDATION);
  840. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
  841. if (IS_SKYLAKE(dev_priv) ||
  842. IS_KABYLAKE(dev_priv) ||
  843. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  844. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  845. GEN8_SAMPLER_POWER_BYPASS_DIS);
  846. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
  847. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  848. /* WaOCLCoherentLineFlush:skl,bxt,kbl */
  849. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  850. GEN8_LQSC_FLUSH_COHERENT_LINES));
  851. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
  852. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  853. if (ret)
  854. return ret;
  855. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
  856. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  857. if (ret)
  858. return ret;
  859. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
  860. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  861. if (ret)
  862. return ret;
  863. return 0;
  864. }
  865. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  866. {
  867. struct drm_device *dev = engine->dev;
  868. struct drm_i915_private *dev_priv = dev->dev_private;
  869. u8 vals[3] = { 0, 0, 0 };
  870. unsigned int i;
  871. for (i = 0; i < 3; i++) {
  872. u8 ss;
  873. /*
  874. * Only consider slices where one, and only one, subslice has 7
  875. * EUs
  876. */
  877. if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
  878. continue;
  879. /*
  880. * subslice_7eu[i] != 0 (because of the check above) and
  881. * ss_max == 4 (maximum number of subslices possible per slice)
  882. *
  883. * -> 0 <= ss <= 3;
  884. */
  885. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  886. vals[i] = 3 - ss;
  887. }
  888. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  889. return 0;
  890. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  891. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  892. GEN9_IZ_HASHING_MASK(2) |
  893. GEN9_IZ_HASHING_MASK(1) |
  894. GEN9_IZ_HASHING_MASK(0),
  895. GEN9_IZ_HASHING(2, vals[2]) |
  896. GEN9_IZ_HASHING(1, vals[1]) |
  897. GEN9_IZ_HASHING(0, vals[0]));
  898. return 0;
  899. }
  900. static int skl_init_workarounds(struct intel_engine_cs *engine)
  901. {
  902. int ret;
  903. struct drm_device *dev = engine->dev;
  904. struct drm_i915_private *dev_priv = dev->dev_private;
  905. ret = gen9_init_workarounds(engine);
  906. if (ret)
  907. return ret;
  908. /*
  909. * Actual WA is to disable percontext preemption granularity control
  910. * until D0 which is the default case so this is equivalent to
  911. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  912. */
  913. if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
  914. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  915. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  916. }
  917. if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
  918. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  919. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  920. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  921. }
  922. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  923. * involving this register should also be added to WA batch as required.
  924. */
  925. if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
  926. /* WaDisableLSQCROPERFforOCL:skl */
  927. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  928. GEN8_LQSC_RO_PERF_DIS);
  929. /* WaEnableGapsTsvCreditFix:skl */
  930. if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
  931. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  932. GEN9_GAPS_TSV_CREDIT_DISABLE));
  933. }
  934. /* WaDisablePowerCompilerClockGating:skl */
  935. if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
  936. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  937. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  938. /* WaBarrierPerformanceFixDisable:skl */
  939. if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
  940. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  941. HDC_FENCE_DEST_SLM_DISABLE |
  942. HDC_BARRIER_PERFORMANCE_DISABLE);
  943. /* WaDisableSbeCacheDispatchPortSharing:skl */
  944. if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
  945. WA_SET_BIT_MASKED(
  946. GEN7_HALF_SLICE_CHICKEN1,
  947. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  948. /* WaDisableGafsUnitClkGating:skl */
  949. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  950. /* WaDisableLSQCROPERFforOCL:skl */
  951. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  952. if (ret)
  953. return ret;
  954. return skl_tune_iz_hashing(engine);
  955. }
  956. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  957. {
  958. int ret;
  959. struct drm_device *dev = engine->dev;
  960. struct drm_i915_private *dev_priv = dev->dev_private;
  961. ret = gen9_init_workarounds(engine);
  962. if (ret)
  963. return ret;
  964. /* WaStoreMultiplePTEenable:bxt */
  965. /* This is a requirement according to Hardware specification */
  966. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  967. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  968. /* WaSetClckGatingDisableMedia:bxt */
  969. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  970. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  971. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  972. }
  973. /* WaDisableThreadStallDopClockGating:bxt */
  974. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  975. STALL_DOP_GATING_DISABLE);
  976. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  977. if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
  978. WA_SET_BIT_MASKED(
  979. GEN7_HALF_SLICE_CHICKEN1,
  980. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  981. }
  982. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  983. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  984. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  985. /* WaDisableLSQCROPERFforOCL:bxt */
  986. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  987. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  988. if (ret)
  989. return ret;
  990. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  991. if (ret)
  992. return ret;
  993. }
  994. /* WaInsertDummyPushConstPs:bxt */
  995. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  996. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  997. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  998. return 0;
  999. }
  1000. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  1001. {
  1002. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  1003. int ret;
  1004. ret = gen9_init_workarounds(engine);
  1005. if (ret)
  1006. return ret;
  1007. /* WaEnableGapsTsvCreditFix:kbl */
  1008. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1009. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1010. /* WaDisableDynamicCreditSharing:kbl */
  1011. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  1012. WA_SET_BIT(GAMT_CHKN_BIT_REG,
  1013. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
  1014. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  1015. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  1016. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  1017. HDC_FENCE_DEST_SLM_DISABLE);
  1018. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  1019. * involving this register should also be added to WA batch as required.
  1020. */
  1021. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
  1022. /* WaDisableLSQCROPERFforOCL:kbl */
  1023. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  1024. GEN8_LQSC_RO_PERF_DIS);
  1025. /* WaInsertDummyPushConstPs:kbl */
  1026. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  1027. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1028. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1029. /* WaDisableGafsUnitClkGating:kbl */
  1030. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  1031. /* WaDisableLSQCROPERFforOCL:kbl */
  1032. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1033. if (ret)
  1034. return ret;
  1035. return 0;
  1036. }
  1037. int init_workarounds_ring(struct intel_engine_cs *engine)
  1038. {
  1039. struct drm_device *dev = engine->dev;
  1040. struct drm_i915_private *dev_priv = dev->dev_private;
  1041. WARN_ON(engine->id != RCS);
  1042. dev_priv->workarounds.count = 0;
  1043. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  1044. if (IS_BROADWELL(dev))
  1045. return bdw_init_workarounds(engine);
  1046. if (IS_CHERRYVIEW(dev))
  1047. return chv_init_workarounds(engine);
  1048. if (IS_SKYLAKE(dev))
  1049. return skl_init_workarounds(engine);
  1050. if (IS_BROXTON(dev))
  1051. return bxt_init_workarounds(engine);
  1052. if (IS_KABYLAKE(dev_priv))
  1053. return kbl_init_workarounds(engine);
  1054. return 0;
  1055. }
  1056. static int init_render_ring(struct intel_engine_cs *engine)
  1057. {
  1058. struct drm_device *dev = engine->dev;
  1059. struct drm_i915_private *dev_priv = dev->dev_private;
  1060. int ret = init_ring_common(engine);
  1061. if (ret)
  1062. return ret;
  1063. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  1064. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  1065. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  1066. /* We need to disable the AsyncFlip performance optimisations in order
  1067. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  1068. * programmed to '1' on all products.
  1069. *
  1070. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  1071. */
  1072. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  1073. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  1074. /* Required for the hardware to program scanline values for waiting */
  1075. /* WaEnableFlushTlbInvalidationMode:snb */
  1076. if (INTEL_INFO(dev)->gen == 6)
  1077. I915_WRITE(GFX_MODE,
  1078. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  1079. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  1080. if (IS_GEN7(dev))
  1081. I915_WRITE(GFX_MODE_GEN7,
  1082. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  1083. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  1084. if (IS_GEN6(dev)) {
  1085. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  1086. * "If this bit is set, STCunit will have LRA as replacement
  1087. * policy. [...] This bit must be reset. LRA replacement
  1088. * policy is not supported."
  1089. */
  1090. I915_WRITE(CACHE_MODE_0,
  1091. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  1092. }
  1093. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  1094. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  1095. if (HAS_L3_DPF(dev))
  1096. I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
  1097. return init_workarounds_ring(engine);
  1098. }
  1099. static void render_ring_cleanup(struct intel_engine_cs *engine)
  1100. {
  1101. struct drm_device *dev = engine->dev;
  1102. struct drm_i915_private *dev_priv = dev->dev_private;
  1103. if (dev_priv->semaphore_obj) {
  1104. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  1105. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  1106. dev_priv->semaphore_obj = NULL;
  1107. }
  1108. intel_fini_pipe_control(engine);
  1109. }
  1110. static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
  1111. unsigned int num_dwords)
  1112. {
  1113. #define MBOX_UPDATE_DWORDS 8
  1114. struct intel_engine_cs *signaller = signaller_req->engine;
  1115. struct drm_device *dev = signaller->dev;
  1116. struct drm_i915_private *dev_priv = dev->dev_private;
  1117. struct intel_engine_cs *waiter;
  1118. enum intel_engine_id id;
  1119. int ret, num_rings;
  1120. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1121. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1122. #undef MBOX_UPDATE_DWORDS
  1123. ret = intel_ring_begin(signaller_req, num_dwords);
  1124. if (ret)
  1125. return ret;
  1126. for_each_engine_id(waiter, dev_priv, id) {
  1127. u32 seqno;
  1128. u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
  1129. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1130. continue;
  1131. seqno = i915_gem_request_get_seqno(signaller_req);
  1132. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  1133. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  1134. PIPE_CONTROL_QW_WRITE |
  1135. PIPE_CONTROL_FLUSH_ENABLE);
  1136. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  1137. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1138. intel_ring_emit(signaller, seqno);
  1139. intel_ring_emit(signaller, 0);
  1140. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1141. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1142. intel_ring_emit(signaller, 0);
  1143. }
  1144. return 0;
  1145. }
  1146. static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
  1147. unsigned int num_dwords)
  1148. {
  1149. #define MBOX_UPDATE_DWORDS 6
  1150. struct intel_engine_cs *signaller = signaller_req->engine;
  1151. struct drm_device *dev = signaller->dev;
  1152. struct drm_i915_private *dev_priv = dev->dev_private;
  1153. struct intel_engine_cs *waiter;
  1154. enum intel_engine_id id;
  1155. int ret, num_rings;
  1156. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1157. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1158. #undef MBOX_UPDATE_DWORDS
  1159. ret = intel_ring_begin(signaller_req, num_dwords);
  1160. if (ret)
  1161. return ret;
  1162. for_each_engine_id(waiter, dev_priv, id) {
  1163. u32 seqno;
  1164. u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
  1165. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1166. continue;
  1167. seqno = i915_gem_request_get_seqno(signaller_req);
  1168. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1169. MI_FLUSH_DW_OP_STOREDW);
  1170. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1171. MI_FLUSH_DW_USE_GTT);
  1172. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1173. intel_ring_emit(signaller, seqno);
  1174. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1175. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1176. intel_ring_emit(signaller, 0);
  1177. }
  1178. return 0;
  1179. }
  1180. static int gen6_signal(struct drm_i915_gem_request *signaller_req,
  1181. unsigned int num_dwords)
  1182. {
  1183. struct intel_engine_cs *signaller = signaller_req->engine;
  1184. struct drm_device *dev = signaller->dev;
  1185. struct drm_i915_private *dev_priv = dev->dev_private;
  1186. struct intel_engine_cs *useless;
  1187. enum intel_engine_id id;
  1188. int ret, num_rings;
  1189. #define MBOX_UPDATE_DWORDS 3
  1190. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1191. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1192. #undef MBOX_UPDATE_DWORDS
  1193. ret = intel_ring_begin(signaller_req, num_dwords);
  1194. if (ret)
  1195. return ret;
  1196. for_each_engine_id(useless, dev_priv, id) {
  1197. i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
  1198. if (i915_mmio_reg_valid(mbox_reg)) {
  1199. u32 seqno = i915_gem_request_get_seqno(signaller_req);
  1200. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1201. intel_ring_emit_reg(signaller, mbox_reg);
  1202. intel_ring_emit(signaller, seqno);
  1203. }
  1204. }
  1205. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1206. if (num_rings % 2 == 0)
  1207. intel_ring_emit(signaller, MI_NOOP);
  1208. return 0;
  1209. }
  1210. /**
  1211. * gen6_add_request - Update the semaphore mailbox registers
  1212. *
  1213. * @request - request to write to the ring
  1214. *
  1215. * Update the mailbox registers in the *other* rings with the current seqno.
  1216. * This acts like a signal in the canonical semaphore.
  1217. */
  1218. static int
  1219. gen6_add_request(struct drm_i915_gem_request *req)
  1220. {
  1221. struct intel_engine_cs *engine = req->engine;
  1222. int ret;
  1223. if (engine->semaphore.signal)
  1224. ret = engine->semaphore.signal(req, 4);
  1225. else
  1226. ret = intel_ring_begin(req, 4);
  1227. if (ret)
  1228. return ret;
  1229. intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
  1230. intel_ring_emit(engine,
  1231. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1232. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1233. intel_ring_emit(engine, MI_USER_INTERRUPT);
  1234. __intel_ring_advance(engine);
  1235. return 0;
  1236. }
  1237. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1238. u32 seqno)
  1239. {
  1240. struct drm_i915_private *dev_priv = dev->dev_private;
  1241. return dev_priv->last_seqno < seqno;
  1242. }
  1243. /**
  1244. * intel_ring_sync - sync the waiter to the signaller on seqno
  1245. *
  1246. * @waiter - ring that is waiting
  1247. * @signaller - ring which has, or will signal
  1248. * @seqno - seqno which the waiter will block on
  1249. */
  1250. static int
  1251. gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
  1252. struct intel_engine_cs *signaller,
  1253. u32 seqno)
  1254. {
  1255. struct intel_engine_cs *waiter = waiter_req->engine;
  1256. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1257. int ret;
  1258. ret = intel_ring_begin(waiter_req, 4);
  1259. if (ret)
  1260. return ret;
  1261. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1262. MI_SEMAPHORE_GLOBAL_GTT |
  1263. MI_SEMAPHORE_POLL |
  1264. MI_SEMAPHORE_SAD_GTE_SDD);
  1265. intel_ring_emit(waiter, seqno);
  1266. intel_ring_emit(waiter,
  1267. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1268. intel_ring_emit(waiter,
  1269. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1270. intel_ring_advance(waiter);
  1271. return 0;
  1272. }
  1273. static int
  1274. gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
  1275. struct intel_engine_cs *signaller,
  1276. u32 seqno)
  1277. {
  1278. struct intel_engine_cs *waiter = waiter_req->engine;
  1279. u32 dw1 = MI_SEMAPHORE_MBOX |
  1280. MI_SEMAPHORE_COMPARE |
  1281. MI_SEMAPHORE_REGISTER;
  1282. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1283. int ret;
  1284. /* Throughout all of the GEM code, seqno passed implies our current
  1285. * seqno is >= the last seqno executed. However for hardware the
  1286. * comparison is strictly greater than.
  1287. */
  1288. seqno -= 1;
  1289. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1290. ret = intel_ring_begin(waiter_req, 4);
  1291. if (ret)
  1292. return ret;
  1293. /* If seqno wrap happened, omit the wait with no-ops */
  1294. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1295. intel_ring_emit(waiter, dw1 | wait_mbox);
  1296. intel_ring_emit(waiter, seqno);
  1297. intel_ring_emit(waiter, 0);
  1298. intel_ring_emit(waiter, MI_NOOP);
  1299. } else {
  1300. intel_ring_emit(waiter, MI_NOOP);
  1301. intel_ring_emit(waiter, MI_NOOP);
  1302. intel_ring_emit(waiter, MI_NOOP);
  1303. intel_ring_emit(waiter, MI_NOOP);
  1304. }
  1305. intel_ring_advance(waiter);
  1306. return 0;
  1307. }
  1308. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1309. do { \
  1310. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1311. PIPE_CONTROL_DEPTH_STALL); \
  1312. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1313. intel_ring_emit(ring__, 0); \
  1314. intel_ring_emit(ring__, 0); \
  1315. } while (0)
  1316. static int
  1317. pc_render_add_request(struct drm_i915_gem_request *req)
  1318. {
  1319. struct intel_engine_cs *engine = req->engine;
  1320. u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1321. int ret;
  1322. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1323. * incoherent with writes to memory, i.e. completely fubar,
  1324. * so we need to use PIPE_NOTIFY instead.
  1325. *
  1326. * However, we also need to workaround the qword write
  1327. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1328. * memory before requesting an interrupt.
  1329. */
  1330. ret = intel_ring_begin(req, 32);
  1331. if (ret)
  1332. return ret;
  1333. intel_ring_emit(engine,
  1334. GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1335. PIPE_CONTROL_WRITE_FLUSH |
  1336. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1337. intel_ring_emit(engine,
  1338. engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1339. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1340. intel_ring_emit(engine, 0);
  1341. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1342. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1343. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1344. scratch_addr += 2 * CACHELINE_BYTES;
  1345. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1346. scratch_addr += 2 * CACHELINE_BYTES;
  1347. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1348. scratch_addr += 2 * CACHELINE_BYTES;
  1349. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1350. scratch_addr += 2 * CACHELINE_BYTES;
  1351. PIPE_CONTROL_FLUSH(engine, scratch_addr);
  1352. intel_ring_emit(engine,
  1353. GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1354. PIPE_CONTROL_WRITE_FLUSH |
  1355. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1356. PIPE_CONTROL_NOTIFY);
  1357. intel_ring_emit(engine,
  1358. engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1359. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1360. intel_ring_emit(engine, 0);
  1361. __intel_ring_advance(engine);
  1362. return 0;
  1363. }
  1364. static void
  1365. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1366. {
  1367. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  1368. /* Workaround to force correct ordering between irq and seqno writes on
  1369. * ivb (and maybe also on snb) by reading from a CS register (like
  1370. * ACTHD) before reading the status page.
  1371. *
  1372. * Note that this effectively stalls the read by the time it takes to
  1373. * do a memory transaction, which more or less ensures that the write
  1374. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1375. * Alternatively we could delay the interrupt from the CS ring to give
  1376. * the write time to land, but that would incur a delay after every
  1377. * batch i.e. much more frequent than a delay when waiting for the
  1378. * interrupt (with the same net latency).
  1379. *
  1380. * Also note that to prevent whole machine hangs on gen7, we have to
  1381. * take the spinlock to guard against concurrent cacheline access.
  1382. */
  1383. spin_lock_irq(&dev_priv->uncore.lock);
  1384. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1385. spin_unlock_irq(&dev_priv->uncore.lock);
  1386. }
  1387. static u32
  1388. ring_get_seqno(struct intel_engine_cs *engine)
  1389. {
  1390. return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
  1391. }
  1392. static void
  1393. ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
  1394. {
  1395. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  1396. }
  1397. static u32
  1398. pc_render_get_seqno(struct intel_engine_cs *engine)
  1399. {
  1400. return engine->scratch.cpu_page[0];
  1401. }
  1402. static void
  1403. pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
  1404. {
  1405. engine->scratch.cpu_page[0] = seqno;
  1406. }
  1407. static bool
  1408. gen5_ring_get_irq(struct intel_engine_cs *engine)
  1409. {
  1410. struct drm_device *dev = engine->dev;
  1411. struct drm_i915_private *dev_priv = dev->dev_private;
  1412. unsigned long flags;
  1413. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1414. return false;
  1415. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1416. if (engine->irq_refcount++ == 0)
  1417. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1418. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1419. return true;
  1420. }
  1421. static void
  1422. gen5_ring_put_irq(struct intel_engine_cs *engine)
  1423. {
  1424. struct drm_device *dev = engine->dev;
  1425. struct drm_i915_private *dev_priv = dev->dev_private;
  1426. unsigned long flags;
  1427. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1428. if (--engine->irq_refcount == 0)
  1429. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1430. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1431. }
  1432. static bool
  1433. i9xx_ring_get_irq(struct intel_engine_cs *engine)
  1434. {
  1435. struct drm_device *dev = engine->dev;
  1436. struct drm_i915_private *dev_priv = dev->dev_private;
  1437. unsigned long flags;
  1438. if (!intel_irqs_enabled(dev_priv))
  1439. return false;
  1440. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1441. if (engine->irq_refcount++ == 0) {
  1442. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1443. I915_WRITE(IMR, dev_priv->irq_mask);
  1444. POSTING_READ(IMR);
  1445. }
  1446. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1447. return true;
  1448. }
  1449. static void
  1450. i9xx_ring_put_irq(struct intel_engine_cs *engine)
  1451. {
  1452. struct drm_device *dev = engine->dev;
  1453. struct drm_i915_private *dev_priv = dev->dev_private;
  1454. unsigned long flags;
  1455. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1456. if (--engine->irq_refcount == 0) {
  1457. dev_priv->irq_mask |= engine->irq_enable_mask;
  1458. I915_WRITE(IMR, dev_priv->irq_mask);
  1459. POSTING_READ(IMR);
  1460. }
  1461. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1462. }
  1463. static bool
  1464. i8xx_ring_get_irq(struct intel_engine_cs *engine)
  1465. {
  1466. struct drm_device *dev = engine->dev;
  1467. struct drm_i915_private *dev_priv = dev->dev_private;
  1468. unsigned long flags;
  1469. if (!intel_irqs_enabled(dev_priv))
  1470. return false;
  1471. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1472. if (engine->irq_refcount++ == 0) {
  1473. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1474. I915_WRITE16(IMR, dev_priv->irq_mask);
  1475. POSTING_READ16(IMR);
  1476. }
  1477. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1478. return true;
  1479. }
  1480. static void
  1481. i8xx_ring_put_irq(struct intel_engine_cs *engine)
  1482. {
  1483. struct drm_device *dev = engine->dev;
  1484. struct drm_i915_private *dev_priv = dev->dev_private;
  1485. unsigned long flags;
  1486. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1487. if (--engine->irq_refcount == 0) {
  1488. dev_priv->irq_mask |= engine->irq_enable_mask;
  1489. I915_WRITE16(IMR, dev_priv->irq_mask);
  1490. POSTING_READ16(IMR);
  1491. }
  1492. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1493. }
  1494. static int
  1495. bsd_ring_flush(struct drm_i915_gem_request *req,
  1496. u32 invalidate_domains,
  1497. u32 flush_domains)
  1498. {
  1499. struct intel_engine_cs *engine = req->engine;
  1500. int ret;
  1501. ret = intel_ring_begin(req, 2);
  1502. if (ret)
  1503. return ret;
  1504. intel_ring_emit(engine, MI_FLUSH);
  1505. intel_ring_emit(engine, MI_NOOP);
  1506. intel_ring_advance(engine);
  1507. return 0;
  1508. }
  1509. static int
  1510. i9xx_add_request(struct drm_i915_gem_request *req)
  1511. {
  1512. struct intel_engine_cs *engine = req->engine;
  1513. int ret;
  1514. ret = intel_ring_begin(req, 4);
  1515. if (ret)
  1516. return ret;
  1517. intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
  1518. intel_ring_emit(engine,
  1519. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1520. intel_ring_emit(engine, i915_gem_request_get_seqno(req));
  1521. intel_ring_emit(engine, MI_USER_INTERRUPT);
  1522. __intel_ring_advance(engine);
  1523. return 0;
  1524. }
  1525. static bool
  1526. gen6_ring_get_irq(struct intel_engine_cs *engine)
  1527. {
  1528. struct drm_device *dev = engine->dev;
  1529. struct drm_i915_private *dev_priv = dev->dev_private;
  1530. unsigned long flags;
  1531. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1532. return false;
  1533. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1534. if (engine->irq_refcount++ == 0) {
  1535. if (HAS_L3_DPF(dev) && engine->id == RCS)
  1536. I915_WRITE_IMR(engine,
  1537. ~(engine->irq_enable_mask |
  1538. GT_PARITY_ERROR(dev)));
  1539. else
  1540. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1541. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1542. }
  1543. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1544. return true;
  1545. }
  1546. static void
  1547. gen6_ring_put_irq(struct intel_engine_cs *engine)
  1548. {
  1549. struct drm_device *dev = engine->dev;
  1550. struct drm_i915_private *dev_priv = dev->dev_private;
  1551. unsigned long flags;
  1552. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1553. if (--engine->irq_refcount == 0) {
  1554. if (HAS_L3_DPF(dev) && engine->id == RCS)
  1555. I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
  1556. else
  1557. I915_WRITE_IMR(engine, ~0);
  1558. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1559. }
  1560. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1561. }
  1562. static bool
  1563. hsw_vebox_get_irq(struct intel_engine_cs *engine)
  1564. {
  1565. struct drm_device *dev = engine->dev;
  1566. struct drm_i915_private *dev_priv = dev->dev_private;
  1567. unsigned long flags;
  1568. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1569. return false;
  1570. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1571. if (engine->irq_refcount++ == 0) {
  1572. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1573. gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
  1574. }
  1575. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1576. return true;
  1577. }
  1578. static void
  1579. hsw_vebox_put_irq(struct intel_engine_cs *engine)
  1580. {
  1581. struct drm_device *dev = engine->dev;
  1582. struct drm_i915_private *dev_priv = dev->dev_private;
  1583. unsigned long flags;
  1584. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1585. if (--engine->irq_refcount == 0) {
  1586. I915_WRITE_IMR(engine, ~0);
  1587. gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
  1588. }
  1589. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1590. }
  1591. static bool
  1592. gen8_ring_get_irq(struct intel_engine_cs *engine)
  1593. {
  1594. struct drm_device *dev = engine->dev;
  1595. struct drm_i915_private *dev_priv = dev->dev_private;
  1596. unsigned long flags;
  1597. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1598. return false;
  1599. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1600. if (engine->irq_refcount++ == 0) {
  1601. if (HAS_L3_DPF(dev) && engine->id == RCS) {
  1602. I915_WRITE_IMR(engine,
  1603. ~(engine->irq_enable_mask |
  1604. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1605. } else {
  1606. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1607. }
  1608. POSTING_READ(RING_IMR(engine->mmio_base));
  1609. }
  1610. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1611. return true;
  1612. }
  1613. static void
  1614. gen8_ring_put_irq(struct intel_engine_cs *engine)
  1615. {
  1616. struct drm_device *dev = engine->dev;
  1617. struct drm_i915_private *dev_priv = dev->dev_private;
  1618. unsigned long flags;
  1619. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1620. if (--engine->irq_refcount == 0) {
  1621. if (HAS_L3_DPF(dev) && engine->id == RCS) {
  1622. I915_WRITE_IMR(engine,
  1623. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1624. } else {
  1625. I915_WRITE_IMR(engine, ~0);
  1626. }
  1627. POSTING_READ(RING_IMR(engine->mmio_base));
  1628. }
  1629. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1630. }
  1631. static int
  1632. i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1633. u64 offset, u32 length,
  1634. unsigned dispatch_flags)
  1635. {
  1636. struct intel_engine_cs *engine = req->engine;
  1637. int ret;
  1638. ret = intel_ring_begin(req, 2);
  1639. if (ret)
  1640. return ret;
  1641. intel_ring_emit(engine,
  1642. MI_BATCH_BUFFER_START |
  1643. MI_BATCH_GTT |
  1644. (dispatch_flags & I915_DISPATCH_SECURE ?
  1645. 0 : MI_BATCH_NON_SECURE_I965));
  1646. intel_ring_emit(engine, offset);
  1647. intel_ring_advance(engine);
  1648. return 0;
  1649. }
  1650. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1651. #define I830_BATCH_LIMIT (256*1024)
  1652. #define I830_TLB_ENTRIES (2)
  1653. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1654. static int
  1655. i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1656. u64 offset, u32 len,
  1657. unsigned dispatch_flags)
  1658. {
  1659. struct intel_engine_cs *engine = req->engine;
  1660. u32 cs_offset = engine->scratch.gtt_offset;
  1661. int ret;
  1662. ret = intel_ring_begin(req, 6);
  1663. if (ret)
  1664. return ret;
  1665. /* Evict the invalid PTE TLBs */
  1666. intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1667. intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1668. intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1669. intel_ring_emit(engine, cs_offset);
  1670. intel_ring_emit(engine, 0xdeadbeef);
  1671. intel_ring_emit(engine, MI_NOOP);
  1672. intel_ring_advance(engine);
  1673. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1674. if (len > I830_BATCH_LIMIT)
  1675. return -ENOSPC;
  1676. ret = intel_ring_begin(req, 6 + 2);
  1677. if (ret)
  1678. return ret;
  1679. /* Blit the batch (which has now all relocs applied) to the
  1680. * stable batch scratch bo area (so that the CS never
  1681. * stumbles over its tlb invalidation bug) ...
  1682. */
  1683. intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1684. intel_ring_emit(engine,
  1685. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1686. intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1687. intel_ring_emit(engine, cs_offset);
  1688. intel_ring_emit(engine, 4096);
  1689. intel_ring_emit(engine, offset);
  1690. intel_ring_emit(engine, MI_FLUSH);
  1691. intel_ring_emit(engine, MI_NOOP);
  1692. intel_ring_advance(engine);
  1693. /* ... and execute it. */
  1694. offset = cs_offset;
  1695. }
  1696. ret = intel_ring_begin(req, 2);
  1697. if (ret)
  1698. return ret;
  1699. intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1700. intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1701. 0 : MI_BATCH_NON_SECURE));
  1702. intel_ring_advance(engine);
  1703. return 0;
  1704. }
  1705. static int
  1706. i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1707. u64 offset, u32 len,
  1708. unsigned dispatch_flags)
  1709. {
  1710. struct intel_engine_cs *engine = req->engine;
  1711. int ret;
  1712. ret = intel_ring_begin(req, 2);
  1713. if (ret)
  1714. return ret;
  1715. intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1716. intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1717. 0 : MI_BATCH_NON_SECURE));
  1718. intel_ring_advance(engine);
  1719. return 0;
  1720. }
  1721. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1722. {
  1723. struct drm_i915_private *dev_priv = to_i915(engine->dev);
  1724. if (!dev_priv->status_page_dmah)
  1725. return;
  1726. drm_pci_free(engine->dev, dev_priv->status_page_dmah);
  1727. engine->status_page.page_addr = NULL;
  1728. }
  1729. static void cleanup_status_page(struct intel_engine_cs *engine)
  1730. {
  1731. struct drm_i915_gem_object *obj;
  1732. obj = engine->status_page.obj;
  1733. if (obj == NULL)
  1734. return;
  1735. kunmap(sg_page(obj->pages->sgl));
  1736. i915_gem_object_ggtt_unpin(obj);
  1737. drm_gem_object_unreference(&obj->base);
  1738. engine->status_page.obj = NULL;
  1739. }
  1740. static int init_status_page(struct intel_engine_cs *engine)
  1741. {
  1742. struct drm_i915_gem_object *obj = engine->status_page.obj;
  1743. if (obj == NULL) {
  1744. unsigned flags;
  1745. int ret;
  1746. obj = i915_gem_alloc_object(engine->dev, 4096);
  1747. if (obj == NULL) {
  1748. DRM_ERROR("Failed to allocate status page\n");
  1749. return -ENOMEM;
  1750. }
  1751. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1752. if (ret)
  1753. goto err_unref;
  1754. flags = 0;
  1755. if (!HAS_LLC(engine->dev))
  1756. /* On g33, we cannot place HWS above 256MiB, so
  1757. * restrict its pinning to the low mappable arena.
  1758. * Though this restriction is not documented for
  1759. * gen4, gen5, or byt, they also behave similarly
  1760. * and hang if the HWS is placed at the top of the
  1761. * GTT. To generalise, it appears that all !llc
  1762. * platforms have issues with us placing the HWS
  1763. * above the mappable region (even though we never
  1764. * actualy map it).
  1765. */
  1766. flags |= PIN_MAPPABLE;
  1767. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1768. if (ret) {
  1769. err_unref:
  1770. drm_gem_object_unreference(&obj->base);
  1771. return ret;
  1772. }
  1773. engine->status_page.obj = obj;
  1774. }
  1775. engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1776. engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1777. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1778. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1779. engine->name, engine->status_page.gfx_addr);
  1780. return 0;
  1781. }
  1782. static int init_phys_status_page(struct intel_engine_cs *engine)
  1783. {
  1784. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  1785. if (!dev_priv->status_page_dmah) {
  1786. dev_priv->status_page_dmah =
  1787. drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
  1788. if (!dev_priv->status_page_dmah)
  1789. return -ENOMEM;
  1790. }
  1791. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1792. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1793. return 0;
  1794. }
  1795. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1796. {
  1797. if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
  1798. i915_gem_object_unpin_map(ringbuf->obj);
  1799. else
  1800. iounmap(ringbuf->virtual_start);
  1801. ringbuf->virtual_start = NULL;
  1802. ringbuf->vma = NULL;
  1803. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1804. }
  1805. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1806. struct intel_ringbuffer *ringbuf)
  1807. {
  1808. struct drm_i915_private *dev_priv = to_i915(dev);
  1809. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  1810. struct drm_i915_gem_object *obj = ringbuf->obj;
  1811. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1812. unsigned flags = PIN_OFFSET_BIAS | 4096;
  1813. void *addr;
  1814. int ret;
  1815. if (HAS_LLC(dev_priv) && !obj->stolen) {
  1816. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
  1817. if (ret)
  1818. return ret;
  1819. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1820. if (ret)
  1821. goto err_unpin;
  1822. addr = i915_gem_object_pin_map(obj);
  1823. if (IS_ERR(addr)) {
  1824. ret = PTR_ERR(addr);
  1825. goto err_unpin;
  1826. }
  1827. } else {
  1828. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
  1829. flags | PIN_MAPPABLE);
  1830. if (ret)
  1831. return ret;
  1832. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1833. if (ret)
  1834. goto err_unpin;
  1835. /* Access through the GTT requires the device to be awake. */
  1836. assert_rpm_wakelock_held(dev_priv);
  1837. addr = ioremap_wc(ggtt->mappable_base +
  1838. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1839. if (addr == NULL) {
  1840. ret = -ENOMEM;
  1841. goto err_unpin;
  1842. }
  1843. }
  1844. ringbuf->virtual_start = addr;
  1845. ringbuf->vma = i915_gem_obj_to_ggtt(obj);
  1846. return 0;
  1847. err_unpin:
  1848. i915_gem_object_ggtt_unpin(obj);
  1849. return ret;
  1850. }
  1851. static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1852. {
  1853. drm_gem_object_unreference(&ringbuf->obj->base);
  1854. ringbuf->obj = NULL;
  1855. }
  1856. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1857. struct intel_ringbuffer *ringbuf)
  1858. {
  1859. struct drm_i915_gem_object *obj;
  1860. obj = NULL;
  1861. if (!HAS_LLC(dev))
  1862. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1863. if (obj == NULL)
  1864. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1865. if (obj == NULL)
  1866. return -ENOMEM;
  1867. /* mark ring buffers as read-only from GPU side by default */
  1868. obj->gt_ro = 1;
  1869. ringbuf->obj = obj;
  1870. return 0;
  1871. }
  1872. struct intel_ringbuffer *
  1873. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
  1874. {
  1875. struct intel_ringbuffer *ring;
  1876. int ret;
  1877. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1878. if (ring == NULL) {
  1879. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
  1880. engine->name);
  1881. return ERR_PTR(-ENOMEM);
  1882. }
  1883. ring->engine = engine;
  1884. list_add(&ring->link, &engine->buffers);
  1885. ring->size = size;
  1886. /* Workaround an erratum on the i830 which causes a hang if
  1887. * the TAIL pointer points to within the last 2 cachelines
  1888. * of the buffer.
  1889. */
  1890. ring->effective_size = size;
  1891. if (IS_I830(engine->dev) || IS_845G(engine->dev))
  1892. ring->effective_size -= 2 * CACHELINE_BYTES;
  1893. ring->last_retired_head = -1;
  1894. intel_ring_update_space(ring);
  1895. ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
  1896. if (ret) {
  1897. DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
  1898. engine->name, ret);
  1899. list_del(&ring->link);
  1900. kfree(ring);
  1901. return ERR_PTR(ret);
  1902. }
  1903. return ring;
  1904. }
  1905. void
  1906. intel_ringbuffer_free(struct intel_ringbuffer *ring)
  1907. {
  1908. intel_destroy_ringbuffer_obj(ring);
  1909. list_del(&ring->link);
  1910. kfree(ring);
  1911. }
  1912. static int intel_init_ring_buffer(struct drm_device *dev,
  1913. struct intel_engine_cs *engine)
  1914. {
  1915. struct intel_ringbuffer *ringbuf;
  1916. int ret;
  1917. WARN_ON(engine->buffer);
  1918. engine->dev = dev;
  1919. INIT_LIST_HEAD(&engine->active_list);
  1920. INIT_LIST_HEAD(&engine->request_list);
  1921. INIT_LIST_HEAD(&engine->execlist_queue);
  1922. INIT_LIST_HEAD(&engine->buffers);
  1923. i915_gem_batch_pool_init(dev, &engine->batch_pool);
  1924. memset(engine->semaphore.sync_seqno, 0,
  1925. sizeof(engine->semaphore.sync_seqno));
  1926. init_waitqueue_head(&engine->irq_queue);
  1927. ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
  1928. if (IS_ERR(ringbuf)) {
  1929. ret = PTR_ERR(ringbuf);
  1930. goto error;
  1931. }
  1932. engine->buffer = ringbuf;
  1933. if (I915_NEED_GFX_HWS(dev)) {
  1934. ret = init_status_page(engine);
  1935. if (ret)
  1936. goto error;
  1937. } else {
  1938. WARN_ON(engine->id != RCS);
  1939. ret = init_phys_status_page(engine);
  1940. if (ret)
  1941. goto error;
  1942. }
  1943. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1944. if (ret) {
  1945. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1946. engine->name, ret);
  1947. intel_destroy_ringbuffer_obj(ringbuf);
  1948. goto error;
  1949. }
  1950. ret = i915_cmd_parser_init_ring(engine);
  1951. if (ret)
  1952. goto error;
  1953. return 0;
  1954. error:
  1955. intel_cleanup_engine(engine);
  1956. return ret;
  1957. }
  1958. void intel_cleanup_engine(struct intel_engine_cs *engine)
  1959. {
  1960. struct drm_i915_private *dev_priv;
  1961. if (!intel_engine_initialized(engine))
  1962. return;
  1963. dev_priv = to_i915(engine->dev);
  1964. if (engine->buffer) {
  1965. intel_stop_engine(engine);
  1966. WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1967. intel_unpin_ringbuffer_obj(engine->buffer);
  1968. intel_ringbuffer_free(engine->buffer);
  1969. engine->buffer = NULL;
  1970. }
  1971. if (engine->cleanup)
  1972. engine->cleanup(engine);
  1973. if (I915_NEED_GFX_HWS(engine->dev)) {
  1974. cleanup_status_page(engine);
  1975. } else {
  1976. WARN_ON(engine->id != RCS);
  1977. cleanup_phys_status_page(engine);
  1978. }
  1979. i915_cmd_parser_fini_ring(engine);
  1980. i915_gem_batch_pool_fini(&engine->batch_pool);
  1981. engine->dev = NULL;
  1982. }
  1983. int intel_engine_idle(struct intel_engine_cs *engine)
  1984. {
  1985. struct drm_i915_gem_request *req;
  1986. /* Wait upon the last request to be completed */
  1987. if (list_empty(&engine->request_list))
  1988. return 0;
  1989. req = list_entry(engine->request_list.prev,
  1990. struct drm_i915_gem_request,
  1991. list);
  1992. /* Make sure we do not trigger any retires */
  1993. return __i915_wait_request(req,
  1994. req->i915->mm.interruptible,
  1995. NULL, NULL);
  1996. }
  1997. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1998. {
  1999. request->ringbuf = request->engine->buffer;
  2000. return 0;
  2001. }
  2002. int intel_ring_reserve_space(struct drm_i915_gem_request *request)
  2003. {
  2004. /*
  2005. * The first call merely notes the reserve request and is common for
  2006. * all back ends. The subsequent localised _begin() call actually
  2007. * ensures that the reservation is available. Without the begin, if
  2008. * the request creator immediately submitted the request without
  2009. * adding any commands to it then there might not actually be
  2010. * sufficient room for the submission commands.
  2011. */
  2012. intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
  2013. return intel_ring_begin(request, 0);
  2014. }
  2015. void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
  2016. {
  2017. GEM_BUG_ON(ringbuf->reserved_size);
  2018. ringbuf->reserved_size = size;
  2019. }
  2020. void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
  2021. {
  2022. GEM_BUG_ON(!ringbuf->reserved_size);
  2023. ringbuf->reserved_size = 0;
  2024. }
  2025. void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
  2026. {
  2027. GEM_BUG_ON(!ringbuf->reserved_size);
  2028. ringbuf->reserved_size = 0;
  2029. }
  2030. void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
  2031. {
  2032. GEM_BUG_ON(ringbuf->reserved_size);
  2033. }
  2034. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  2035. {
  2036. struct intel_ringbuffer *ringbuf = req->ringbuf;
  2037. struct intel_engine_cs *engine = req->engine;
  2038. struct drm_i915_gem_request *target;
  2039. intel_ring_update_space(ringbuf);
  2040. if (ringbuf->space >= bytes)
  2041. return 0;
  2042. /*
  2043. * Space is reserved in the ringbuffer for finalising the request,
  2044. * as that cannot be allowed to fail. During request finalisation,
  2045. * reserved_space is set to 0 to stop the overallocation and the
  2046. * assumption is that then we never need to wait (which has the
  2047. * risk of failing with EINTR).
  2048. *
  2049. * See also i915_gem_request_alloc() and i915_add_request().
  2050. */
  2051. GEM_BUG_ON(!ringbuf->reserved_size);
  2052. list_for_each_entry(target, &engine->request_list, list) {
  2053. unsigned space;
  2054. /*
  2055. * The request queue is per-engine, so can contain requests
  2056. * from multiple ringbuffers. Here, we must ignore any that
  2057. * aren't from the ringbuffer we're considering.
  2058. */
  2059. if (target->ringbuf != ringbuf)
  2060. continue;
  2061. /* Would completion of this request free enough space? */
  2062. space = __intel_ring_space(target->postfix, ringbuf->tail,
  2063. ringbuf->size);
  2064. if (space >= bytes)
  2065. break;
  2066. }
  2067. if (WARN_ON(&target->list == &engine->request_list))
  2068. return -ENOSPC;
  2069. return i915_wait_request(target);
  2070. }
  2071. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  2072. {
  2073. struct intel_ringbuffer *ringbuf = req->ringbuf;
  2074. int remain_actual = ringbuf->size - ringbuf->tail;
  2075. int remain_usable = ringbuf->effective_size - ringbuf->tail;
  2076. int bytes = num_dwords * sizeof(u32);
  2077. int total_bytes, wait_bytes;
  2078. bool need_wrap = false;
  2079. total_bytes = bytes + ringbuf->reserved_size;
  2080. if (unlikely(bytes > remain_usable)) {
  2081. /*
  2082. * Not enough space for the basic request. So need to flush
  2083. * out the remainder and then wait for base + reserved.
  2084. */
  2085. wait_bytes = remain_actual + total_bytes;
  2086. need_wrap = true;
  2087. } else if (unlikely(total_bytes > remain_usable)) {
  2088. /*
  2089. * The base request will fit but the reserved space
  2090. * falls off the end. So we don't need an immediate wrap
  2091. * and only need to effectively wait for the reserved
  2092. * size space from the start of ringbuffer.
  2093. */
  2094. wait_bytes = remain_actual + ringbuf->reserved_size;
  2095. } else {
  2096. /* No wrapping required, just waiting. */
  2097. wait_bytes = total_bytes;
  2098. }
  2099. if (wait_bytes > ringbuf->space) {
  2100. int ret = wait_for_space(req, wait_bytes);
  2101. if (unlikely(ret))
  2102. return ret;
  2103. intel_ring_update_space(ringbuf);
  2104. if (unlikely(ringbuf->space < wait_bytes))
  2105. return -EAGAIN;
  2106. }
  2107. if (unlikely(need_wrap)) {
  2108. GEM_BUG_ON(remain_actual > ringbuf->space);
  2109. GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
  2110. /* Fill the tail with MI_NOOP */
  2111. memset(ringbuf->virtual_start + ringbuf->tail,
  2112. 0, remain_actual);
  2113. ringbuf->tail = 0;
  2114. ringbuf->space -= remain_actual;
  2115. }
  2116. ringbuf->space -= bytes;
  2117. GEM_BUG_ON(ringbuf->space < 0);
  2118. return 0;
  2119. }
  2120. /* Align the ring tail to a cacheline boundary */
  2121. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  2122. {
  2123. struct intel_engine_cs *engine = req->engine;
  2124. int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  2125. int ret;
  2126. if (num_dwords == 0)
  2127. return 0;
  2128. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  2129. ret = intel_ring_begin(req, num_dwords);
  2130. if (ret)
  2131. return ret;
  2132. while (num_dwords--)
  2133. intel_ring_emit(engine, MI_NOOP);
  2134. intel_ring_advance(engine);
  2135. return 0;
  2136. }
  2137. void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
  2138. {
  2139. struct drm_i915_private *dev_priv = to_i915(engine->dev);
  2140. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  2141. * so long as the semaphore value in the register/page is greater
  2142. * than the sync value), so whenever we reset the seqno,
  2143. * so long as we reset the tracking semaphore value to 0, it will
  2144. * always be before the next request's seqno. If we don't reset
  2145. * the semaphore value, then when the seqno moves backwards all
  2146. * future waits will complete instantly (causing rendering corruption).
  2147. */
  2148. if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
  2149. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  2150. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  2151. if (HAS_VEBOX(dev_priv))
  2152. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  2153. }
  2154. if (dev_priv->semaphore_obj) {
  2155. struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
  2156. struct page *page = i915_gem_object_get_dirty_page(obj, 0);
  2157. void *semaphores = kmap(page);
  2158. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  2159. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  2160. kunmap(page);
  2161. }
  2162. memset(engine->semaphore.sync_seqno, 0,
  2163. sizeof(engine->semaphore.sync_seqno));
  2164. engine->set_seqno(engine, seqno);
  2165. engine->last_submitted_seqno = seqno;
  2166. engine->hangcheck.seqno = seqno;
  2167. }
  2168. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
  2169. u32 value)
  2170. {
  2171. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  2172. /* Every tail move must follow the sequence below */
  2173. /* Disable notification that the ring is IDLE. The GT
  2174. * will then assume that it is busy and bring it out of rc6.
  2175. */
  2176. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2177. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2178. /* Clear the context id. Here be magic! */
  2179. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  2180. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  2181. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  2182. GEN6_BSD_SLEEP_INDICATOR) == 0,
  2183. 50))
  2184. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  2185. /* Now that the ring is fully powered up, update the tail */
  2186. I915_WRITE_TAIL(engine, value);
  2187. POSTING_READ(RING_TAIL(engine->mmio_base));
  2188. /* Let the ring send IDLE messages to the GT again,
  2189. * and so let it sleep to conserve power when idle.
  2190. */
  2191. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2192. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2193. }
  2194. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
  2195. u32 invalidate, u32 flush)
  2196. {
  2197. struct intel_engine_cs *engine = req->engine;
  2198. uint32_t cmd;
  2199. int ret;
  2200. ret = intel_ring_begin(req, 4);
  2201. if (ret)
  2202. return ret;
  2203. cmd = MI_FLUSH_DW;
  2204. if (INTEL_INFO(engine->dev)->gen >= 8)
  2205. cmd += 1;
  2206. /* We always require a command barrier so that subsequent
  2207. * commands, such as breadcrumb interrupts, are strictly ordered
  2208. * wrt the contents of the write cache being flushed to memory
  2209. * (and thus being coherent from the CPU).
  2210. */
  2211. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2212. /*
  2213. * Bspec vol 1c.5 - video engine command streamer:
  2214. * "If ENABLED, all TLBs will be invalidated once the flush
  2215. * operation is complete. This bit is only valid when the
  2216. * Post-Sync Operation field is a value of 1h or 3h."
  2217. */
  2218. if (invalidate & I915_GEM_GPU_DOMAINS)
  2219. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  2220. intel_ring_emit(engine, cmd);
  2221. intel_ring_emit(engine,
  2222. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2223. if (INTEL_INFO(engine->dev)->gen >= 8) {
  2224. intel_ring_emit(engine, 0); /* upper addr */
  2225. intel_ring_emit(engine, 0); /* value */
  2226. } else {
  2227. intel_ring_emit(engine, 0);
  2228. intel_ring_emit(engine, MI_NOOP);
  2229. }
  2230. intel_ring_advance(engine);
  2231. return 0;
  2232. }
  2233. static int
  2234. gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2235. u64 offset, u32 len,
  2236. unsigned dispatch_flags)
  2237. {
  2238. struct intel_engine_cs *engine = req->engine;
  2239. bool ppgtt = USES_PPGTT(engine->dev) &&
  2240. !(dispatch_flags & I915_DISPATCH_SECURE);
  2241. int ret;
  2242. ret = intel_ring_begin(req, 4);
  2243. if (ret)
  2244. return ret;
  2245. /* FIXME(BDW): Address space and security selectors. */
  2246. intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2247. (dispatch_flags & I915_DISPATCH_RS ?
  2248. MI_BATCH_RESOURCE_STREAMER : 0));
  2249. intel_ring_emit(engine, lower_32_bits(offset));
  2250. intel_ring_emit(engine, upper_32_bits(offset));
  2251. intel_ring_emit(engine, MI_NOOP);
  2252. intel_ring_advance(engine);
  2253. return 0;
  2254. }
  2255. static int
  2256. hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2257. u64 offset, u32 len,
  2258. unsigned dispatch_flags)
  2259. {
  2260. struct intel_engine_cs *engine = req->engine;
  2261. int ret;
  2262. ret = intel_ring_begin(req, 2);
  2263. if (ret)
  2264. return ret;
  2265. intel_ring_emit(engine,
  2266. MI_BATCH_BUFFER_START |
  2267. (dispatch_flags & I915_DISPATCH_SECURE ?
  2268. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2269. (dispatch_flags & I915_DISPATCH_RS ?
  2270. MI_BATCH_RESOURCE_STREAMER : 0));
  2271. /* bit0-7 is the length on GEN6+ */
  2272. intel_ring_emit(engine, offset);
  2273. intel_ring_advance(engine);
  2274. return 0;
  2275. }
  2276. static int
  2277. gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2278. u64 offset, u32 len,
  2279. unsigned dispatch_flags)
  2280. {
  2281. struct intel_engine_cs *engine = req->engine;
  2282. int ret;
  2283. ret = intel_ring_begin(req, 2);
  2284. if (ret)
  2285. return ret;
  2286. intel_ring_emit(engine,
  2287. MI_BATCH_BUFFER_START |
  2288. (dispatch_flags & I915_DISPATCH_SECURE ?
  2289. 0 : MI_BATCH_NON_SECURE_I965));
  2290. /* bit0-7 is the length on GEN6+ */
  2291. intel_ring_emit(engine, offset);
  2292. intel_ring_advance(engine);
  2293. return 0;
  2294. }
  2295. /* Blitter support (SandyBridge+) */
  2296. static int gen6_ring_flush(struct drm_i915_gem_request *req,
  2297. u32 invalidate, u32 flush)
  2298. {
  2299. struct intel_engine_cs *engine = req->engine;
  2300. struct drm_device *dev = engine->dev;
  2301. uint32_t cmd;
  2302. int ret;
  2303. ret = intel_ring_begin(req, 4);
  2304. if (ret)
  2305. return ret;
  2306. cmd = MI_FLUSH_DW;
  2307. if (INTEL_INFO(dev)->gen >= 8)
  2308. cmd += 1;
  2309. /* We always require a command barrier so that subsequent
  2310. * commands, such as breadcrumb interrupts, are strictly ordered
  2311. * wrt the contents of the write cache being flushed to memory
  2312. * (and thus being coherent from the CPU).
  2313. */
  2314. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2315. /*
  2316. * Bspec vol 1c.3 - blitter engine command streamer:
  2317. * "If ENABLED, all TLBs will be invalidated once the flush
  2318. * operation is complete. This bit is only valid when the
  2319. * Post-Sync Operation field is a value of 1h or 3h."
  2320. */
  2321. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2322. cmd |= MI_INVALIDATE_TLB;
  2323. intel_ring_emit(engine, cmd);
  2324. intel_ring_emit(engine,
  2325. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2326. if (INTEL_INFO(dev)->gen >= 8) {
  2327. intel_ring_emit(engine, 0); /* upper addr */
  2328. intel_ring_emit(engine, 0); /* value */
  2329. } else {
  2330. intel_ring_emit(engine, 0);
  2331. intel_ring_emit(engine, MI_NOOP);
  2332. }
  2333. intel_ring_advance(engine);
  2334. return 0;
  2335. }
  2336. int intel_init_render_ring_buffer(struct drm_device *dev)
  2337. {
  2338. struct drm_i915_private *dev_priv = dev->dev_private;
  2339. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  2340. struct drm_i915_gem_object *obj;
  2341. int ret;
  2342. engine->name = "render ring";
  2343. engine->id = RCS;
  2344. engine->exec_id = I915_EXEC_RENDER;
  2345. engine->hw_id = 0;
  2346. engine->mmio_base = RENDER_RING_BASE;
  2347. if (INTEL_INFO(dev)->gen >= 8) {
  2348. if (i915_semaphore_is_enabled(dev)) {
  2349. obj = i915_gem_alloc_object(dev, 4096);
  2350. if (obj == NULL) {
  2351. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2352. i915.semaphores = 0;
  2353. } else {
  2354. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2355. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2356. if (ret != 0) {
  2357. drm_gem_object_unreference(&obj->base);
  2358. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2359. i915.semaphores = 0;
  2360. } else
  2361. dev_priv->semaphore_obj = obj;
  2362. }
  2363. }
  2364. engine->init_context = intel_rcs_ctx_init;
  2365. engine->add_request = gen6_add_request;
  2366. engine->flush = gen8_render_ring_flush;
  2367. engine->irq_get = gen8_ring_get_irq;
  2368. engine->irq_put = gen8_ring_put_irq;
  2369. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2370. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2371. engine->get_seqno = ring_get_seqno;
  2372. engine->set_seqno = ring_set_seqno;
  2373. if (i915_semaphore_is_enabled(dev)) {
  2374. WARN_ON(!dev_priv->semaphore_obj);
  2375. engine->semaphore.sync_to = gen8_ring_sync;
  2376. engine->semaphore.signal = gen8_rcs_signal;
  2377. GEN8_RING_SEMAPHORE_INIT(engine);
  2378. }
  2379. } else if (INTEL_INFO(dev)->gen >= 6) {
  2380. engine->init_context = intel_rcs_ctx_init;
  2381. engine->add_request = gen6_add_request;
  2382. engine->flush = gen7_render_ring_flush;
  2383. if (INTEL_INFO(dev)->gen == 6)
  2384. engine->flush = gen6_render_ring_flush;
  2385. engine->irq_get = gen6_ring_get_irq;
  2386. engine->irq_put = gen6_ring_put_irq;
  2387. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2388. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2389. engine->get_seqno = ring_get_seqno;
  2390. engine->set_seqno = ring_set_seqno;
  2391. if (i915_semaphore_is_enabled(dev)) {
  2392. engine->semaphore.sync_to = gen6_ring_sync;
  2393. engine->semaphore.signal = gen6_signal;
  2394. /*
  2395. * The current semaphore is only applied on pre-gen8
  2396. * platform. And there is no VCS2 ring on the pre-gen8
  2397. * platform. So the semaphore between RCS and VCS2 is
  2398. * initialized as INVALID. Gen8 will initialize the
  2399. * sema between VCS2 and RCS later.
  2400. */
  2401. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2402. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2403. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2404. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2405. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2406. engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2407. engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2408. engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2409. engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2410. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2411. }
  2412. } else if (IS_GEN5(dev)) {
  2413. engine->add_request = pc_render_add_request;
  2414. engine->flush = gen4_render_ring_flush;
  2415. engine->get_seqno = pc_render_get_seqno;
  2416. engine->set_seqno = pc_render_set_seqno;
  2417. engine->irq_get = gen5_ring_get_irq;
  2418. engine->irq_put = gen5_ring_put_irq;
  2419. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2420. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2421. } else {
  2422. engine->add_request = i9xx_add_request;
  2423. if (INTEL_INFO(dev)->gen < 4)
  2424. engine->flush = gen2_render_ring_flush;
  2425. else
  2426. engine->flush = gen4_render_ring_flush;
  2427. engine->get_seqno = ring_get_seqno;
  2428. engine->set_seqno = ring_set_seqno;
  2429. if (IS_GEN2(dev)) {
  2430. engine->irq_get = i8xx_ring_get_irq;
  2431. engine->irq_put = i8xx_ring_put_irq;
  2432. } else {
  2433. engine->irq_get = i9xx_ring_get_irq;
  2434. engine->irq_put = i9xx_ring_put_irq;
  2435. }
  2436. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2437. }
  2438. engine->write_tail = ring_write_tail;
  2439. if (IS_HASWELL(dev))
  2440. engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2441. else if (IS_GEN8(dev))
  2442. engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2443. else if (INTEL_INFO(dev)->gen >= 6)
  2444. engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2445. else if (INTEL_INFO(dev)->gen >= 4)
  2446. engine->dispatch_execbuffer = i965_dispatch_execbuffer;
  2447. else if (IS_I830(dev) || IS_845G(dev))
  2448. engine->dispatch_execbuffer = i830_dispatch_execbuffer;
  2449. else
  2450. engine->dispatch_execbuffer = i915_dispatch_execbuffer;
  2451. engine->init_hw = init_render_ring;
  2452. engine->cleanup = render_ring_cleanup;
  2453. /* Workaround batchbuffer to combat CS tlb bug. */
  2454. if (HAS_BROKEN_CS_TLB(dev)) {
  2455. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2456. if (obj == NULL) {
  2457. DRM_ERROR("Failed to allocate batch bo\n");
  2458. return -ENOMEM;
  2459. }
  2460. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2461. if (ret != 0) {
  2462. drm_gem_object_unreference(&obj->base);
  2463. DRM_ERROR("Failed to ping batch bo\n");
  2464. return ret;
  2465. }
  2466. engine->scratch.obj = obj;
  2467. engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2468. }
  2469. ret = intel_init_ring_buffer(dev, engine);
  2470. if (ret)
  2471. return ret;
  2472. if (INTEL_INFO(dev)->gen >= 5) {
  2473. ret = intel_init_pipe_control(engine);
  2474. if (ret)
  2475. return ret;
  2476. }
  2477. return 0;
  2478. }
  2479. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2480. {
  2481. struct drm_i915_private *dev_priv = dev->dev_private;
  2482. struct intel_engine_cs *engine = &dev_priv->engine[VCS];
  2483. engine->name = "bsd ring";
  2484. engine->id = VCS;
  2485. engine->exec_id = I915_EXEC_BSD;
  2486. engine->hw_id = 1;
  2487. engine->write_tail = ring_write_tail;
  2488. if (INTEL_INFO(dev)->gen >= 6) {
  2489. engine->mmio_base = GEN6_BSD_RING_BASE;
  2490. /* gen6 bsd needs a special wa for tail updates */
  2491. if (IS_GEN6(dev))
  2492. engine->write_tail = gen6_bsd_ring_write_tail;
  2493. engine->flush = gen6_bsd_ring_flush;
  2494. engine->add_request = gen6_add_request;
  2495. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2496. engine->get_seqno = ring_get_seqno;
  2497. engine->set_seqno = ring_set_seqno;
  2498. if (INTEL_INFO(dev)->gen >= 8) {
  2499. engine->irq_enable_mask =
  2500. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2501. engine->irq_get = gen8_ring_get_irq;
  2502. engine->irq_put = gen8_ring_put_irq;
  2503. engine->dispatch_execbuffer =
  2504. gen8_ring_dispatch_execbuffer;
  2505. if (i915_semaphore_is_enabled(dev)) {
  2506. engine->semaphore.sync_to = gen8_ring_sync;
  2507. engine->semaphore.signal = gen8_xcs_signal;
  2508. GEN8_RING_SEMAPHORE_INIT(engine);
  2509. }
  2510. } else {
  2511. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2512. engine->irq_get = gen6_ring_get_irq;
  2513. engine->irq_put = gen6_ring_put_irq;
  2514. engine->dispatch_execbuffer =
  2515. gen6_ring_dispatch_execbuffer;
  2516. if (i915_semaphore_is_enabled(dev)) {
  2517. engine->semaphore.sync_to = gen6_ring_sync;
  2518. engine->semaphore.signal = gen6_signal;
  2519. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2520. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2521. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2522. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2523. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2524. engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2525. engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2526. engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2527. engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2528. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2529. }
  2530. }
  2531. } else {
  2532. engine->mmio_base = BSD_RING_BASE;
  2533. engine->flush = bsd_ring_flush;
  2534. engine->add_request = i9xx_add_request;
  2535. engine->get_seqno = ring_get_seqno;
  2536. engine->set_seqno = ring_set_seqno;
  2537. if (IS_GEN5(dev)) {
  2538. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2539. engine->irq_get = gen5_ring_get_irq;
  2540. engine->irq_put = gen5_ring_put_irq;
  2541. } else {
  2542. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2543. engine->irq_get = i9xx_ring_get_irq;
  2544. engine->irq_put = i9xx_ring_put_irq;
  2545. }
  2546. engine->dispatch_execbuffer = i965_dispatch_execbuffer;
  2547. }
  2548. engine->init_hw = init_ring_common;
  2549. return intel_init_ring_buffer(dev, engine);
  2550. }
  2551. /**
  2552. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2553. */
  2554. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2555. {
  2556. struct drm_i915_private *dev_priv = dev->dev_private;
  2557. struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
  2558. engine->name = "bsd2 ring";
  2559. engine->id = VCS2;
  2560. engine->exec_id = I915_EXEC_BSD;
  2561. engine->hw_id = 4;
  2562. engine->write_tail = ring_write_tail;
  2563. engine->mmio_base = GEN8_BSD2_RING_BASE;
  2564. engine->flush = gen6_bsd_ring_flush;
  2565. engine->add_request = gen6_add_request;
  2566. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2567. engine->get_seqno = ring_get_seqno;
  2568. engine->set_seqno = ring_set_seqno;
  2569. engine->irq_enable_mask =
  2570. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2571. engine->irq_get = gen8_ring_get_irq;
  2572. engine->irq_put = gen8_ring_put_irq;
  2573. engine->dispatch_execbuffer =
  2574. gen8_ring_dispatch_execbuffer;
  2575. if (i915_semaphore_is_enabled(dev)) {
  2576. engine->semaphore.sync_to = gen8_ring_sync;
  2577. engine->semaphore.signal = gen8_xcs_signal;
  2578. GEN8_RING_SEMAPHORE_INIT(engine);
  2579. }
  2580. engine->init_hw = init_ring_common;
  2581. return intel_init_ring_buffer(dev, engine);
  2582. }
  2583. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2584. {
  2585. struct drm_i915_private *dev_priv = dev->dev_private;
  2586. struct intel_engine_cs *engine = &dev_priv->engine[BCS];
  2587. engine->name = "blitter ring";
  2588. engine->id = BCS;
  2589. engine->exec_id = I915_EXEC_BLT;
  2590. engine->hw_id = 2;
  2591. engine->mmio_base = BLT_RING_BASE;
  2592. engine->write_tail = ring_write_tail;
  2593. engine->flush = gen6_ring_flush;
  2594. engine->add_request = gen6_add_request;
  2595. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2596. engine->get_seqno = ring_get_seqno;
  2597. engine->set_seqno = ring_set_seqno;
  2598. if (INTEL_INFO(dev)->gen >= 8) {
  2599. engine->irq_enable_mask =
  2600. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2601. engine->irq_get = gen8_ring_get_irq;
  2602. engine->irq_put = gen8_ring_put_irq;
  2603. engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2604. if (i915_semaphore_is_enabled(dev)) {
  2605. engine->semaphore.sync_to = gen8_ring_sync;
  2606. engine->semaphore.signal = gen8_xcs_signal;
  2607. GEN8_RING_SEMAPHORE_INIT(engine);
  2608. }
  2609. } else {
  2610. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2611. engine->irq_get = gen6_ring_get_irq;
  2612. engine->irq_put = gen6_ring_put_irq;
  2613. engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2614. if (i915_semaphore_is_enabled(dev)) {
  2615. engine->semaphore.signal = gen6_signal;
  2616. engine->semaphore.sync_to = gen6_ring_sync;
  2617. /*
  2618. * The current semaphore is only applied on pre-gen8
  2619. * platform. And there is no VCS2 ring on the pre-gen8
  2620. * platform. So the semaphore between BCS and VCS2 is
  2621. * initialized as INVALID. Gen8 will initialize the
  2622. * sema between BCS and VCS2 later.
  2623. */
  2624. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2625. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2626. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2627. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2628. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2629. engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2630. engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2631. engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2632. engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2633. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2634. }
  2635. }
  2636. engine->init_hw = init_ring_common;
  2637. return intel_init_ring_buffer(dev, engine);
  2638. }
  2639. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2640. {
  2641. struct drm_i915_private *dev_priv = dev->dev_private;
  2642. struct intel_engine_cs *engine = &dev_priv->engine[VECS];
  2643. engine->name = "video enhancement ring";
  2644. engine->id = VECS;
  2645. engine->exec_id = I915_EXEC_VEBOX;
  2646. engine->hw_id = 3;
  2647. engine->mmio_base = VEBOX_RING_BASE;
  2648. engine->write_tail = ring_write_tail;
  2649. engine->flush = gen6_ring_flush;
  2650. engine->add_request = gen6_add_request;
  2651. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2652. engine->get_seqno = ring_get_seqno;
  2653. engine->set_seqno = ring_set_seqno;
  2654. if (INTEL_INFO(dev)->gen >= 8) {
  2655. engine->irq_enable_mask =
  2656. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2657. engine->irq_get = gen8_ring_get_irq;
  2658. engine->irq_put = gen8_ring_put_irq;
  2659. engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2660. if (i915_semaphore_is_enabled(dev)) {
  2661. engine->semaphore.sync_to = gen8_ring_sync;
  2662. engine->semaphore.signal = gen8_xcs_signal;
  2663. GEN8_RING_SEMAPHORE_INIT(engine);
  2664. }
  2665. } else {
  2666. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2667. engine->irq_get = hsw_vebox_get_irq;
  2668. engine->irq_put = hsw_vebox_put_irq;
  2669. engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2670. if (i915_semaphore_is_enabled(dev)) {
  2671. engine->semaphore.sync_to = gen6_ring_sync;
  2672. engine->semaphore.signal = gen6_signal;
  2673. engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2674. engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2675. engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2676. engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2677. engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2678. engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2679. engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2680. engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2681. engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2682. engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2683. }
  2684. }
  2685. engine->init_hw = init_ring_common;
  2686. return intel_init_ring_buffer(dev, engine);
  2687. }
  2688. int
  2689. intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
  2690. {
  2691. struct intel_engine_cs *engine = req->engine;
  2692. int ret;
  2693. if (!engine->gpu_caches_dirty)
  2694. return 0;
  2695. ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
  2696. if (ret)
  2697. return ret;
  2698. trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
  2699. engine->gpu_caches_dirty = false;
  2700. return 0;
  2701. }
  2702. int
  2703. intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
  2704. {
  2705. struct intel_engine_cs *engine = req->engine;
  2706. uint32_t flush_domains;
  2707. int ret;
  2708. flush_domains = 0;
  2709. if (engine->gpu_caches_dirty)
  2710. flush_domains = I915_GEM_GPU_DOMAINS;
  2711. ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2712. if (ret)
  2713. return ret;
  2714. trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2715. engine->gpu_caches_dirty = false;
  2716. return 0;
  2717. }
  2718. void
  2719. intel_stop_engine(struct intel_engine_cs *engine)
  2720. {
  2721. int ret;
  2722. if (!intel_engine_initialized(engine))
  2723. return;
  2724. ret = intel_engine_idle(engine);
  2725. if (ret)
  2726. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2727. engine->name, ret);
  2728. stop_ring(engine);
  2729. }