processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. #ifdef CONFIG_X86_VSMP
  47. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  48. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. #else
  50. # define ARCH_MIN_TASKALIGN 16
  51. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  52. #endif
  53. enum tlb_infos {
  54. ENTRIES,
  55. NR_INFO
  56. };
  57. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  58. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  60. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  64. extern s8 __read_mostly tlb_flushall_shift;
  65. /*
  66. * CPU type and hardware bug flags. Kept separately for each CPU.
  67. * Members of this structure are referenced in head.S, so think twice
  68. * before touching them. [mj]
  69. */
  70. struct cpuinfo_x86 {
  71. __u8 x86; /* CPU family */
  72. __u8 x86_vendor; /* CPU vendor */
  73. __u8 x86_model;
  74. __u8 x86_mask;
  75. #ifdef CONFIG_X86_32
  76. char wp_works_ok; /* It doesn't on 386's */
  77. /* Problems on some 486Dx4's and old 386's: */
  78. char rfu;
  79. char pad0;
  80. char pad1;
  81. #else
  82. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  83. int x86_tlbsize;
  84. #endif
  85. __u8 x86_virt_bits;
  86. __u8 x86_phys_bits;
  87. /* CPUID returned core id bits: */
  88. __u8 x86_coreid_bits;
  89. /* Max extended CPUID function supported: */
  90. __u32 extended_cpuid_level;
  91. /* Maximum supported CPUID level, -1=no CPUID: */
  92. int cpuid_level;
  93. __u32 x86_capability[NCAPINTS + NBUGINTS];
  94. char x86_vendor_id[16];
  95. char x86_model_id[64];
  96. /* in KB - valid for CPUS which support this call: */
  97. int x86_cache_size;
  98. int x86_cache_alignment; /* In bytes */
  99. int x86_power;
  100. unsigned long loops_per_jiffy;
  101. /* cpuid returned max cores value: */
  102. u16 x86_max_cores;
  103. u16 apicid;
  104. u16 initial_apicid;
  105. u16 x86_clflush_size;
  106. /* number of cores as seen by the OS: */
  107. u16 booted_cores;
  108. /* Physical processor id: */
  109. u16 phys_proc_id;
  110. /* Core id: */
  111. u16 cpu_core_id;
  112. /* Compute unit id */
  113. u8 compute_unit_id;
  114. /* Index into per_cpu list: */
  115. u16 cpu_index;
  116. u32 microcode;
  117. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  118. #define X86_VENDOR_INTEL 0
  119. #define X86_VENDOR_CYRIX 1
  120. #define X86_VENDOR_AMD 2
  121. #define X86_VENDOR_UMC 3
  122. #define X86_VENDOR_CENTAUR 5
  123. #define X86_VENDOR_TRANSMETA 7
  124. #define X86_VENDOR_NSC 8
  125. #define X86_VENDOR_NUM 9
  126. #define X86_VENDOR_UNKNOWN 0xff
  127. /*
  128. * capabilities of CPUs
  129. */
  130. extern struct cpuinfo_x86 boot_cpu_data;
  131. extern struct cpuinfo_x86 new_cpu_data;
  132. extern struct tss_struct doublefault_tss;
  133. extern __u32 cpu_caps_cleared[NCAPINTS];
  134. extern __u32 cpu_caps_set[NCAPINTS];
  135. #ifdef CONFIG_SMP
  136. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  137. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  138. #else
  139. #define cpu_info boot_cpu_data
  140. #define cpu_data(cpu) boot_cpu_data
  141. #endif
  142. extern const struct seq_operations cpuinfo_op;
  143. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  144. extern void cpu_detect(struct cpuinfo_x86 *c);
  145. extern void fpu_detect(struct cpuinfo_x86 *c);
  146. extern void early_cpu_init(void);
  147. extern void identify_boot_cpu(void);
  148. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  149. extern void print_cpu_info(struct cpuinfo_x86 *);
  150. void print_cpu_msr(struct cpuinfo_x86 *);
  151. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  152. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  153. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  154. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  155. extern void detect_ht(struct cpuinfo_x86 *c);
  156. #ifdef CONFIG_X86_32
  157. extern int have_cpuid_p(void);
  158. #else
  159. static inline int have_cpuid_p(void)
  160. {
  161. return 1;
  162. }
  163. #endif
  164. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  165. unsigned int *ecx, unsigned int *edx)
  166. {
  167. /* ecx is often an input as well as an output. */
  168. asm volatile("cpuid"
  169. : "=a" (*eax),
  170. "=b" (*ebx),
  171. "=c" (*ecx),
  172. "=d" (*edx)
  173. : "0" (*eax), "2" (*ecx)
  174. : "memory");
  175. }
  176. static inline void load_cr3(pgd_t *pgdir)
  177. {
  178. write_cr3(__pa(pgdir));
  179. }
  180. #ifdef CONFIG_X86_32
  181. /* This is the TSS defined by the hardware. */
  182. struct x86_hw_tss {
  183. unsigned short back_link, __blh;
  184. unsigned long sp0;
  185. unsigned short ss0, __ss0h;
  186. unsigned long sp1;
  187. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  188. unsigned short ss1, __ss1h;
  189. unsigned long sp2;
  190. unsigned short ss2, __ss2h;
  191. unsigned long __cr3;
  192. unsigned long ip;
  193. unsigned long flags;
  194. unsigned long ax;
  195. unsigned long cx;
  196. unsigned long dx;
  197. unsigned long bx;
  198. unsigned long sp;
  199. unsigned long bp;
  200. unsigned long si;
  201. unsigned long di;
  202. unsigned short es, __esh;
  203. unsigned short cs, __csh;
  204. unsigned short ss, __ssh;
  205. unsigned short ds, __dsh;
  206. unsigned short fs, __fsh;
  207. unsigned short gs, __gsh;
  208. unsigned short ldt, __ldth;
  209. unsigned short trace;
  210. unsigned short io_bitmap_base;
  211. } __attribute__((packed));
  212. #else
  213. struct x86_hw_tss {
  214. u32 reserved1;
  215. u64 sp0;
  216. u64 sp1;
  217. u64 sp2;
  218. u64 reserved2;
  219. u64 ist[7];
  220. u32 reserved3;
  221. u32 reserved4;
  222. u16 reserved5;
  223. u16 io_bitmap_base;
  224. } __attribute__((packed)) ____cacheline_aligned;
  225. #endif
  226. /*
  227. * IO-bitmap sizes:
  228. */
  229. #define IO_BITMAP_BITS 65536
  230. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  231. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  232. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  233. #define INVALID_IO_BITMAP_OFFSET 0x8000
  234. struct tss_struct {
  235. /*
  236. * The hardware state:
  237. */
  238. struct x86_hw_tss x86_tss;
  239. /*
  240. * The extra 1 is there because the CPU will access an
  241. * additional byte beyond the end of the IO permission
  242. * bitmap. The extra byte must be all 1 bits, and must
  243. * be within the limit.
  244. */
  245. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  246. /*
  247. * .. and then another 0x100 bytes for the emergency kernel stack:
  248. */
  249. unsigned long stack[64];
  250. } ____cacheline_aligned;
  251. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  252. /*
  253. * Save the original ist values for checking stack pointers during debugging
  254. */
  255. struct orig_ist {
  256. unsigned long ist[7];
  257. };
  258. #define MXCSR_DEFAULT 0x1f80
  259. struct i387_fsave_struct {
  260. u32 cwd; /* FPU Control Word */
  261. u32 swd; /* FPU Status Word */
  262. u32 twd; /* FPU Tag Word */
  263. u32 fip; /* FPU IP Offset */
  264. u32 fcs; /* FPU IP Selector */
  265. u32 foo; /* FPU Operand Pointer Offset */
  266. u32 fos; /* FPU Operand Pointer Selector */
  267. /* 8*10 bytes for each FP-reg = 80 bytes: */
  268. u32 st_space[20];
  269. /* Software status information [not touched by FSAVE ]: */
  270. u32 status;
  271. };
  272. struct i387_fxsave_struct {
  273. u16 cwd; /* Control Word */
  274. u16 swd; /* Status Word */
  275. u16 twd; /* Tag Word */
  276. u16 fop; /* Last Instruction Opcode */
  277. union {
  278. struct {
  279. u64 rip; /* Instruction Pointer */
  280. u64 rdp; /* Data Pointer */
  281. };
  282. struct {
  283. u32 fip; /* FPU IP Offset */
  284. u32 fcs; /* FPU IP Selector */
  285. u32 foo; /* FPU Operand Offset */
  286. u32 fos; /* FPU Operand Selector */
  287. };
  288. };
  289. u32 mxcsr; /* MXCSR Register State */
  290. u32 mxcsr_mask; /* MXCSR Mask */
  291. /* 8*16 bytes for each FP-reg = 128 bytes: */
  292. u32 st_space[32];
  293. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  294. u32 xmm_space[64];
  295. u32 padding[12];
  296. union {
  297. u32 padding1[12];
  298. u32 sw_reserved[12];
  299. };
  300. } __attribute__((aligned(16)));
  301. struct i387_soft_struct {
  302. u32 cwd;
  303. u32 swd;
  304. u32 twd;
  305. u32 fip;
  306. u32 fcs;
  307. u32 foo;
  308. u32 fos;
  309. /* 8*10 bytes for each FP-reg = 80 bytes: */
  310. u32 st_space[20];
  311. u8 ftop;
  312. u8 changed;
  313. u8 lookahead;
  314. u8 no_update;
  315. u8 rm;
  316. u8 alimit;
  317. struct math_emu_info *info;
  318. u32 entry_eip;
  319. };
  320. struct ymmh_struct {
  321. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  322. u32 ymmh_space[64];
  323. };
  324. /* We don't support LWP yet: */
  325. struct lwp_struct {
  326. u8 reserved[128];
  327. };
  328. struct bndregs_struct {
  329. u64 bndregs[8];
  330. } __packed;
  331. struct bndcsr_struct {
  332. u64 cfg_reg_u;
  333. u64 status_reg;
  334. } __packed;
  335. struct xsave_hdr_struct {
  336. u64 xstate_bv;
  337. u64 reserved1[2];
  338. u64 reserved2[5];
  339. } __attribute__((packed));
  340. struct xsave_struct {
  341. struct i387_fxsave_struct i387;
  342. struct xsave_hdr_struct xsave_hdr;
  343. struct ymmh_struct ymmh;
  344. struct lwp_struct lwp;
  345. struct bndregs_struct bndregs;
  346. struct bndcsr_struct bndcsr;
  347. /* new processor state extensions will go here */
  348. } __attribute__ ((packed, aligned (64)));
  349. union thread_xstate {
  350. struct i387_fsave_struct fsave;
  351. struct i387_fxsave_struct fxsave;
  352. struct i387_soft_struct soft;
  353. struct xsave_struct xsave;
  354. };
  355. struct fpu {
  356. unsigned int last_cpu;
  357. unsigned int has_fpu;
  358. union thread_xstate *state;
  359. };
  360. #ifdef CONFIG_X86_64
  361. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  362. union irq_stack_union {
  363. char irq_stack[IRQ_STACK_SIZE];
  364. /*
  365. * GCC hardcodes the stack canary as %gs:40. Since the
  366. * irq_stack is the object at %gs:0, we reserve the bottom
  367. * 48 bytes of the irq stack for the canary.
  368. */
  369. struct {
  370. char gs_base[40];
  371. unsigned long stack_canary;
  372. };
  373. };
  374. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  375. DECLARE_INIT_PER_CPU(irq_stack_union);
  376. DECLARE_PER_CPU(char *, irq_stack_ptr);
  377. DECLARE_PER_CPU(unsigned int, irq_count);
  378. extern asmlinkage void ignore_sysret(void);
  379. #else /* X86_64 */
  380. #ifdef CONFIG_CC_STACKPROTECTOR
  381. /*
  382. * Make sure stack canary segment base is cached-aligned:
  383. * "For Intel Atom processors, avoid non zero segment base address
  384. * that is not aligned to cache line boundary at all cost."
  385. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  386. */
  387. struct stack_canary {
  388. char __pad[20]; /* canary at %gs:20 */
  389. unsigned long canary;
  390. };
  391. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  392. #endif
  393. /*
  394. * per-CPU IRQ handling stacks
  395. */
  396. struct irq_stack {
  397. u32 stack[THREAD_SIZE/sizeof(u32)];
  398. } __aligned(THREAD_SIZE);
  399. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  400. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  401. #endif /* X86_64 */
  402. extern unsigned int xstate_size;
  403. extern void free_thread_xstate(struct task_struct *);
  404. extern struct kmem_cache *task_xstate_cachep;
  405. struct perf_event;
  406. struct thread_struct {
  407. /* Cached TLS descriptors: */
  408. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  409. unsigned long sp0;
  410. unsigned long sp;
  411. #ifdef CONFIG_X86_32
  412. unsigned long sysenter_cs;
  413. #else
  414. unsigned long usersp; /* Copy from PDA */
  415. unsigned short es;
  416. unsigned short ds;
  417. unsigned short fsindex;
  418. unsigned short gsindex;
  419. #endif
  420. #ifdef CONFIG_X86_32
  421. unsigned long ip;
  422. #endif
  423. #ifdef CONFIG_X86_64
  424. unsigned long fs;
  425. #endif
  426. unsigned long gs;
  427. /* Save middle states of ptrace breakpoints */
  428. struct perf_event *ptrace_bps[HBP_NUM];
  429. /* Debug status used for traps, single steps, etc... */
  430. unsigned long debugreg6;
  431. /* Keep track of the exact dr7 value set by the user */
  432. unsigned long ptrace_dr7;
  433. /* Fault info: */
  434. unsigned long cr2;
  435. unsigned long trap_nr;
  436. unsigned long error_code;
  437. /* floating point and extended processor state */
  438. struct fpu fpu;
  439. #ifdef CONFIG_X86_32
  440. /* Virtual 86 mode info */
  441. struct vm86_struct __user *vm86_info;
  442. unsigned long screen_bitmap;
  443. unsigned long v86flags;
  444. unsigned long v86mask;
  445. unsigned long saved_sp0;
  446. unsigned int saved_fs;
  447. unsigned int saved_gs;
  448. #endif
  449. /* IO permissions: */
  450. unsigned long *io_bitmap_ptr;
  451. unsigned long iopl;
  452. /* Max allowed port in the bitmap, in bytes: */
  453. unsigned io_bitmap_max;
  454. /*
  455. * fpu_counter contains the number of consecutive context switches
  456. * that the FPU is used. If this is over a threshold, the lazy fpu
  457. * saving becomes unlazy to save the trap. This is an unsigned char
  458. * so that after 256 times the counter wraps and the behavior turns
  459. * lazy again; this to deal with bursty apps that only use FPU for
  460. * a short time
  461. */
  462. unsigned char fpu_counter;
  463. };
  464. /*
  465. * Set IOPL bits in EFLAGS from given mask
  466. */
  467. static inline void native_set_iopl_mask(unsigned mask)
  468. {
  469. #ifdef CONFIG_X86_32
  470. unsigned int reg;
  471. asm volatile ("pushfl;"
  472. "popl %0;"
  473. "andl %1, %0;"
  474. "orl %2, %0;"
  475. "pushl %0;"
  476. "popfl"
  477. : "=&r" (reg)
  478. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  479. #endif
  480. }
  481. static inline void
  482. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  483. {
  484. tss->x86_tss.sp0 = thread->sp0;
  485. #ifdef CONFIG_X86_32
  486. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  487. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  488. tss->x86_tss.ss1 = thread->sysenter_cs;
  489. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  490. }
  491. #endif
  492. }
  493. static inline void native_swapgs(void)
  494. {
  495. #ifdef CONFIG_X86_64
  496. asm volatile("swapgs" ::: "memory");
  497. #endif
  498. }
  499. #ifdef CONFIG_PARAVIRT
  500. #include <asm/paravirt.h>
  501. #else
  502. #define __cpuid native_cpuid
  503. #define paravirt_enabled() 0
  504. static inline void load_sp0(struct tss_struct *tss,
  505. struct thread_struct *thread)
  506. {
  507. native_load_sp0(tss, thread);
  508. }
  509. #define set_iopl_mask native_set_iopl_mask
  510. #endif /* CONFIG_PARAVIRT */
  511. /*
  512. * Save the cr4 feature set we're using (ie
  513. * Pentium 4MB enable and PPro Global page
  514. * enable), so that any CPU's that boot up
  515. * after us can get the correct flags.
  516. */
  517. extern unsigned long mmu_cr4_features;
  518. extern u32 *trampoline_cr4_features;
  519. static inline void set_in_cr4(unsigned long mask)
  520. {
  521. unsigned long cr4;
  522. mmu_cr4_features |= mask;
  523. if (trampoline_cr4_features)
  524. *trampoline_cr4_features = mmu_cr4_features;
  525. cr4 = read_cr4();
  526. cr4 |= mask;
  527. write_cr4(cr4);
  528. }
  529. static inline void clear_in_cr4(unsigned long mask)
  530. {
  531. unsigned long cr4;
  532. mmu_cr4_features &= ~mask;
  533. if (trampoline_cr4_features)
  534. *trampoline_cr4_features = mmu_cr4_features;
  535. cr4 = read_cr4();
  536. cr4 &= ~mask;
  537. write_cr4(cr4);
  538. }
  539. typedef struct {
  540. unsigned long seg;
  541. } mm_segment_t;
  542. /* Free all resources held by a thread. */
  543. extern void release_thread(struct task_struct *);
  544. unsigned long get_wchan(struct task_struct *p);
  545. /*
  546. * Generic CPUID function
  547. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  548. * resulting in stale register contents being returned.
  549. */
  550. static inline void cpuid(unsigned int op,
  551. unsigned int *eax, unsigned int *ebx,
  552. unsigned int *ecx, unsigned int *edx)
  553. {
  554. *eax = op;
  555. *ecx = 0;
  556. __cpuid(eax, ebx, ecx, edx);
  557. }
  558. /* Some CPUID calls want 'count' to be placed in ecx */
  559. static inline void cpuid_count(unsigned int op, int count,
  560. unsigned int *eax, unsigned int *ebx,
  561. unsigned int *ecx, unsigned int *edx)
  562. {
  563. *eax = op;
  564. *ecx = count;
  565. __cpuid(eax, ebx, ecx, edx);
  566. }
  567. /*
  568. * CPUID functions returning a single datum
  569. */
  570. static inline unsigned int cpuid_eax(unsigned int op)
  571. {
  572. unsigned int eax, ebx, ecx, edx;
  573. cpuid(op, &eax, &ebx, &ecx, &edx);
  574. return eax;
  575. }
  576. static inline unsigned int cpuid_ebx(unsigned int op)
  577. {
  578. unsigned int eax, ebx, ecx, edx;
  579. cpuid(op, &eax, &ebx, &ecx, &edx);
  580. return ebx;
  581. }
  582. static inline unsigned int cpuid_ecx(unsigned int op)
  583. {
  584. unsigned int eax, ebx, ecx, edx;
  585. cpuid(op, &eax, &ebx, &ecx, &edx);
  586. return ecx;
  587. }
  588. static inline unsigned int cpuid_edx(unsigned int op)
  589. {
  590. unsigned int eax, ebx, ecx, edx;
  591. cpuid(op, &eax, &ebx, &ecx, &edx);
  592. return edx;
  593. }
  594. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  595. static inline void rep_nop(void)
  596. {
  597. asm volatile("rep; nop" ::: "memory");
  598. }
  599. static inline void cpu_relax(void)
  600. {
  601. rep_nop();
  602. }
  603. #define cpu_relax_lowlatency() cpu_relax()
  604. /* Stop speculative execution and prefetching of modified code. */
  605. static inline void sync_core(void)
  606. {
  607. int tmp;
  608. #ifdef CONFIG_M486
  609. /*
  610. * Do a CPUID if available, otherwise do a jump. The jump
  611. * can conveniently enough be the jump around CPUID.
  612. */
  613. asm volatile("cmpl %2,%1\n\t"
  614. "jl 1f\n\t"
  615. "cpuid\n"
  616. "1:"
  617. : "=a" (tmp)
  618. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  619. : "ebx", "ecx", "edx", "memory");
  620. #else
  621. /*
  622. * CPUID is a barrier to speculative execution.
  623. * Prefetched instructions are automatically
  624. * invalidated when modified.
  625. */
  626. asm volatile("cpuid"
  627. : "=a" (tmp)
  628. : "0" (1)
  629. : "ebx", "ecx", "edx", "memory");
  630. #endif
  631. }
  632. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  633. extern void init_amd_e400_c1e_mask(void);
  634. extern unsigned long boot_option_idle_override;
  635. extern bool amd_e400_c1e_detected;
  636. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  637. IDLE_POLL};
  638. extern void enable_sep_cpu(void);
  639. extern int sysenter_setup(void);
  640. extern void early_trap_init(void);
  641. void early_trap_pf_init(void);
  642. /* Defined in head.S */
  643. extern struct desc_ptr early_gdt_descr;
  644. extern void cpu_set_gdt(int);
  645. extern void switch_to_new_gdt(int);
  646. extern void load_percpu_segment(int);
  647. extern void cpu_init(void);
  648. static inline unsigned long get_debugctlmsr(void)
  649. {
  650. unsigned long debugctlmsr = 0;
  651. #ifndef CONFIG_X86_DEBUGCTLMSR
  652. if (boot_cpu_data.x86 < 6)
  653. return 0;
  654. #endif
  655. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  656. return debugctlmsr;
  657. }
  658. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  659. {
  660. #ifndef CONFIG_X86_DEBUGCTLMSR
  661. if (boot_cpu_data.x86 < 6)
  662. return;
  663. #endif
  664. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  665. }
  666. extern void set_task_blockstep(struct task_struct *task, bool on);
  667. /*
  668. * from system description table in BIOS. Mostly for MCA use, but
  669. * others may find it useful:
  670. */
  671. extern unsigned int machine_id;
  672. extern unsigned int machine_submodel_id;
  673. extern unsigned int BIOS_revision;
  674. /* Boot loader type from the setup header: */
  675. extern int bootloader_type;
  676. extern int bootloader_version;
  677. extern char ignore_fpu_irq;
  678. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  679. #define ARCH_HAS_PREFETCHW
  680. #define ARCH_HAS_SPINLOCK_PREFETCH
  681. #ifdef CONFIG_X86_32
  682. # define BASE_PREFETCH ASM_NOP4
  683. # define ARCH_HAS_PREFETCH
  684. #else
  685. # define BASE_PREFETCH "prefetcht0 (%1)"
  686. #endif
  687. /*
  688. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  689. *
  690. * It's not worth to care about 3dnow prefetches for the K6
  691. * because they are microcoded there and very slow.
  692. */
  693. static inline void prefetch(const void *x)
  694. {
  695. alternative_input(BASE_PREFETCH,
  696. "prefetchnta (%1)",
  697. X86_FEATURE_XMM,
  698. "r" (x));
  699. }
  700. /*
  701. * 3dnow prefetch to get an exclusive cache line.
  702. * Useful for spinlocks to avoid one state transition in the
  703. * cache coherency protocol:
  704. */
  705. static inline void prefetchw(const void *x)
  706. {
  707. alternative_input(BASE_PREFETCH,
  708. "prefetchw (%1)",
  709. X86_FEATURE_3DNOW,
  710. "r" (x));
  711. }
  712. static inline void spin_lock_prefetch(const void *x)
  713. {
  714. prefetchw(x);
  715. }
  716. #ifdef CONFIG_X86_32
  717. /*
  718. * User space process size: 3GB (default).
  719. */
  720. #define TASK_SIZE PAGE_OFFSET
  721. #define TASK_SIZE_MAX TASK_SIZE
  722. #define STACK_TOP TASK_SIZE
  723. #define STACK_TOP_MAX STACK_TOP
  724. #define INIT_THREAD { \
  725. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  726. .vm86_info = NULL, \
  727. .sysenter_cs = __KERNEL_CS, \
  728. .io_bitmap_ptr = NULL, \
  729. }
  730. /*
  731. * Note that the .io_bitmap member must be extra-big. This is because
  732. * the CPU will access an additional byte beyond the end of the IO
  733. * permission bitmap. The extra byte must be all 1 bits, and must
  734. * be within the limit.
  735. */
  736. #define INIT_TSS { \
  737. .x86_tss = { \
  738. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  739. .ss0 = __KERNEL_DS, \
  740. .ss1 = __KERNEL_CS, \
  741. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  742. }, \
  743. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  744. }
  745. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  746. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  747. #define KSTK_TOP(info) \
  748. ({ \
  749. unsigned long *__ptr = (unsigned long *)(info); \
  750. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  751. })
  752. /*
  753. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  754. * This is necessary to guarantee that the entire "struct pt_regs"
  755. * is accessible even if the CPU haven't stored the SS/ESP registers
  756. * on the stack (interrupt gate does not save these registers
  757. * when switching to the same priv ring).
  758. * Therefore beware: accessing the ss/esp fields of the
  759. * "struct pt_regs" is possible, but they may contain the
  760. * completely wrong values.
  761. */
  762. #define task_pt_regs(task) \
  763. ({ \
  764. struct pt_regs *__regs__; \
  765. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  766. __regs__ - 1; \
  767. })
  768. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  769. #else
  770. /*
  771. * User space process size. 47bits minus one guard page.
  772. */
  773. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  774. /* This decides where the kernel will search for a free chunk of vm
  775. * space during mmap's.
  776. */
  777. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  778. 0xc0000000 : 0xFFFFe000)
  779. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  780. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  781. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  782. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  783. #define STACK_TOP TASK_SIZE
  784. #define STACK_TOP_MAX TASK_SIZE_MAX
  785. #define INIT_THREAD { \
  786. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  787. }
  788. #define INIT_TSS { \
  789. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  790. }
  791. /*
  792. * Return saved PC of a blocked thread.
  793. * What is this good for? it will be always the scheduler or ret_from_fork.
  794. */
  795. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  796. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  797. extern unsigned long KSTK_ESP(struct task_struct *task);
  798. /*
  799. * User space RSP while inside the SYSCALL fast path
  800. */
  801. DECLARE_PER_CPU(unsigned long, old_rsp);
  802. #endif /* CONFIG_X86_64 */
  803. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  804. unsigned long new_sp);
  805. /*
  806. * This decides where the kernel will search for a free chunk of vm
  807. * space during mmap's.
  808. */
  809. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  810. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  811. /* Get/set a process' ability to use the timestamp counter instruction */
  812. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  813. #define SET_TSC_CTL(val) set_tsc_mode((val))
  814. extern int get_tsc_mode(unsigned long adr);
  815. extern int set_tsc_mode(unsigned int val);
  816. extern u16 amd_get_nb_id(int cpu);
  817. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  818. {
  819. uint32_t base, eax, signature[3];
  820. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  821. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  822. if (!memcmp(sig, signature, 12) &&
  823. (leaves == 0 || ((eax - base) >= leaves)))
  824. return base;
  825. }
  826. return 0;
  827. }
  828. extern unsigned long arch_align_stack(unsigned long sp);
  829. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  830. void default_idle(void);
  831. #ifdef CONFIG_XEN
  832. bool xen_set_default_idle(void);
  833. #else
  834. #define xen_set_default_idle 0
  835. #endif
  836. void stop_this_cpu(void *dummy);
  837. void df_debug(struct pt_regs *regs, long error_code);
  838. #endif /* _ASM_X86_PROCESSOR_H */