vi.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "vi_dpm.h"
  53. #include "gmc_v8_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. /*
  66. * Indirect registers accessor
  67. */
  68. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  69. {
  70. unsigned long flags;
  71. u32 r;
  72. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  73. WREG32(mmPCIE_INDEX, reg);
  74. (void)RREG32(mmPCIE_INDEX);
  75. r = RREG32(mmPCIE_DATA);
  76. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  77. return r;
  78. }
  79. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  80. {
  81. unsigned long flags;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. WREG32(mmPCIE_DATA, v);
  86. (void)RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. }
  89. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  90. {
  91. unsigned long flags;
  92. u32 r;
  93. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  94. WREG32(mmSMC_IND_INDEX_0, (reg));
  95. r = RREG32(mmSMC_IND_DATA_0);
  96. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  97. return r;
  98. }
  99. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  100. {
  101. unsigned long flags;
  102. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  103. WREG32(mmSMC_IND_INDEX_0, (reg));
  104. WREG32(mmSMC_IND_DATA_0, (v));
  105. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  106. }
  107. /* smu_8_0_d.h */
  108. #define mmMP0PUB_IND_INDEX 0x180
  109. #define mmMP0PUB_IND_DATA 0x181
  110. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  111. {
  112. unsigned long flags;
  113. u32 r;
  114. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  115. WREG32(mmMP0PUB_IND_INDEX, (reg));
  116. r = RREG32(mmMP0PUB_IND_DATA);
  117. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  118. return r;
  119. }
  120. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  121. {
  122. unsigned long flags;
  123. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  124. WREG32(mmMP0PUB_IND_INDEX, (reg));
  125. WREG32(mmMP0PUB_IND_DATA, (v));
  126. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  127. }
  128. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  129. {
  130. unsigned long flags;
  131. u32 r;
  132. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  133. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  134. r = RREG32(mmUVD_CTX_DATA);
  135. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  136. return r;
  137. }
  138. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  139. {
  140. unsigned long flags;
  141. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  142. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  143. WREG32(mmUVD_CTX_DATA, (v));
  144. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  145. }
  146. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  147. {
  148. unsigned long flags;
  149. u32 r;
  150. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  151. WREG32(mmDIDT_IND_INDEX, (reg));
  152. r = RREG32(mmDIDT_IND_DATA);
  153. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  154. return r;
  155. }
  156. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  160. WREG32(mmDIDT_IND_INDEX, (reg));
  161. WREG32(mmDIDT_IND_DATA, (v));
  162. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  163. }
  164. static const u32 tonga_mgcg_cgcg_init[] =
  165. {
  166. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  167. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  168. mmPCIE_DATA, 0x000f0000, 0x00000000,
  169. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  170. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  171. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  172. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  173. };
  174. static const u32 fiji_mgcg_cgcg_init[] =
  175. {
  176. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  177. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  178. mmPCIE_DATA, 0x000f0000, 0x00000000,
  179. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  180. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  181. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  182. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  183. };
  184. static const u32 iceland_mgcg_cgcg_init[] =
  185. {
  186. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  187. mmPCIE_DATA, 0x000f0000, 0x00000000,
  188. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  189. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  190. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  191. };
  192. static const u32 cz_mgcg_cgcg_init[] =
  193. {
  194. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  195. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  196. mmPCIE_DATA, 0x000f0000, 0x00000000,
  197. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  198. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  199. };
  200. static const u32 stoney_mgcg_cgcg_init[] =
  201. {
  202. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  203. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  204. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  205. };
  206. static void vi_init_golden_registers(struct amdgpu_device *adev)
  207. {
  208. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  209. mutex_lock(&adev->grbm_idx_mutex);
  210. switch (adev->asic_type) {
  211. case CHIP_TOPAZ:
  212. amdgpu_program_register_sequence(adev,
  213. iceland_mgcg_cgcg_init,
  214. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  215. break;
  216. case CHIP_FIJI:
  217. amdgpu_program_register_sequence(adev,
  218. fiji_mgcg_cgcg_init,
  219. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  220. break;
  221. case CHIP_TONGA:
  222. amdgpu_program_register_sequence(adev,
  223. tonga_mgcg_cgcg_init,
  224. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  225. break;
  226. case CHIP_CARRIZO:
  227. amdgpu_program_register_sequence(adev,
  228. cz_mgcg_cgcg_init,
  229. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  230. break;
  231. case CHIP_STONEY:
  232. amdgpu_program_register_sequence(adev,
  233. stoney_mgcg_cgcg_init,
  234. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  235. break;
  236. default:
  237. break;
  238. }
  239. mutex_unlock(&adev->grbm_idx_mutex);
  240. }
  241. /**
  242. * vi_get_xclk - get the xclk
  243. *
  244. * @adev: amdgpu_device pointer
  245. *
  246. * Returns the reference clock used by the gfx engine
  247. * (VI).
  248. */
  249. static u32 vi_get_xclk(struct amdgpu_device *adev)
  250. {
  251. u32 reference_clock = adev->clock.spll.reference_freq;
  252. u32 tmp;
  253. if (adev->flags & AMD_IS_APU)
  254. return reference_clock;
  255. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  256. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  257. return 1000;
  258. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  259. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  260. return reference_clock / 4;
  261. return reference_clock;
  262. }
  263. /**
  264. * vi_srbm_select - select specific register instances
  265. *
  266. * @adev: amdgpu_device pointer
  267. * @me: selected ME (micro engine)
  268. * @pipe: pipe
  269. * @queue: queue
  270. * @vmid: VMID
  271. *
  272. * Switches the currently active registers instances. Some
  273. * registers are instanced per VMID, others are instanced per
  274. * me/pipe/queue combination.
  275. */
  276. void vi_srbm_select(struct amdgpu_device *adev,
  277. u32 me, u32 pipe, u32 queue, u32 vmid)
  278. {
  279. u32 srbm_gfx_cntl = 0;
  280. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  281. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  282. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  283. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  284. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  285. }
  286. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  287. {
  288. /* todo */
  289. }
  290. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  291. {
  292. u32 bus_cntl;
  293. u32 d1vga_control = 0;
  294. u32 d2vga_control = 0;
  295. u32 vga_render_control = 0;
  296. u32 rom_cntl;
  297. bool r;
  298. bus_cntl = RREG32(mmBUS_CNTL);
  299. if (adev->mode_info.num_crtc) {
  300. d1vga_control = RREG32(mmD1VGA_CONTROL);
  301. d2vga_control = RREG32(mmD2VGA_CONTROL);
  302. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  303. }
  304. rom_cntl = RREG32_SMC(ixROM_CNTL);
  305. /* enable the rom */
  306. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  307. if (adev->mode_info.num_crtc) {
  308. /* Disable VGA mode */
  309. WREG32(mmD1VGA_CONTROL,
  310. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  311. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  312. WREG32(mmD2VGA_CONTROL,
  313. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  314. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  315. WREG32(mmVGA_RENDER_CONTROL,
  316. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  317. }
  318. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  319. r = amdgpu_read_bios(adev);
  320. /* restore regs */
  321. WREG32(mmBUS_CNTL, bus_cntl);
  322. if (adev->mode_info.num_crtc) {
  323. WREG32(mmD1VGA_CONTROL, d1vga_control);
  324. WREG32(mmD2VGA_CONTROL, d2vga_control);
  325. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  326. }
  327. WREG32_SMC(ixROM_CNTL, rom_cntl);
  328. return r;
  329. }
  330. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  331. {mmGB_MACROTILE_MODE7, true},
  332. };
  333. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  334. {mmGB_TILE_MODE7, true},
  335. {mmGB_TILE_MODE12, true},
  336. {mmGB_TILE_MODE17, true},
  337. {mmGB_TILE_MODE23, true},
  338. {mmGB_MACROTILE_MODE7, true},
  339. };
  340. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  341. {mmGRBM_STATUS, false},
  342. {mmGRBM_STATUS2, false},
  343. {mmGRBM_STATUS_SE0, false},
  344. {mmGRBM_STATUS_SE1, false},
  345. {mmGRBM_STATUS_SE2, false},
  346. {mmGRBM_STATUS_SE3, false},
  347. {mmSRBM_STATUS, false},
  348. {mmSRBM_STATUS2, false},
  349. {mmSRBM_STATUS3, false},
  350. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  351. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  352. {mmCP_STAT, false},
  353. {mmCP_STALLED_STAT1, false},
  354. {mmCP_STALLED_STAT2, false},
  355. {mmCP_STALLED_STAT3, false},
  356. {mmCP_CPF_BUSY_STAT, false},
  357. {mmCP_CPF_STALLED_STAT1, false},
  358. {mmCP_CPF_STATUS, false},
  359. {mmCP_CPC_BUSY_STAT, false},
  360. {mmCP_CPC_STALLED_STAT1, false},
  361. {mmCP_CPC_STATUS, false},
  362. {mmGB_ADDR_CONFIG, false},
  363. {mmMC_ARB_RAMCFG, false},
  364. {mmGB_TILE_MODE0, false},
  365. {mmGB_TILE_MODE1, false},
  366. {mmGB_TILE_MODE2, false},
  367. {mmGB_TILE_MODE3, false},
  368. {mmGB_TILE_MODE4, false},
  369. {mmGB_TILE_MODE5, false},
  370. {mmGB_TILE_MODE6, false},
  371. {mmGB_TILE_MODE7, false},
  372. {mmGB_TILE_MODE8, false},
  373. {mmGB_TILE_MODE9, false},
  374. {mmGB_TILE_MODE10, false},
  375. {mmGB_TILE_MODE11, false},
  376. {mmGB_TILE_MODE12, false},
  377. {mmGB_TILE_MODE13, false},
  378. {mmGB_TILE_MODE14, false},
  379. {mmGB_TILE_MODE15, false},
  380. {mmGB_TILE_MODE16, false},
  381. {mmGB_TILE_MODE17, false},
  382. {mmGB_TILE_MODE18, false},
  383. {mmGB_TILE_MODE19, false},
  384. {mmGB_TILE_MODE20, false},
  385. {mmGB_TILE_MODE21, false},
  386. {mmGB_TILE_MODE22, false},
  387. {mmGB_TILE_MODE23, false},
  388. {mmGB_TILE_MODE24, false},
  389. {mmGB_TILE_MODE25, false},
  390. {mmGB_TILE_MODE26, false},
  391. {mmGB_TILE_MODE27, false},
  392. {mmGB_TILE_MODE28, false},
  393. {mmGB_TILE_MODE29, false},
  394. {mmGB_TILE_MODE30, false},
  395. {mmGB_TILE_MODE31, false},
  396. {mmGB_MACROTILE_MODE0, false},
  397. {mmGB_MACROTILE_MODE1, false},
  398. {mmGB_MACROTILE_MODE2, false},
  399. {mmGB_MACROTILE_MODE3, false},
  400. {mmGB_MACROTILE_MODE4, false},
  401. {mmGB_MACROTILE_MODE5, false},
  402. {mmGB_MACROTILE_MODE6, false},
  403. {mmGB_MACROTILE_MODE7, false},
  404. {mmGB_MACROTILE_MODE8, false},
  405. {mmGB_MACROTILE_MODE9, false},
  406. {mmGB_MACROTILE_MODE10, false},
  407. {mmGB_MACROTILE_MODE11, false},
  408. {mmGB_MACROTILE_MODE12, false},
  409. {mmGB_MACROTILE_MODE13, false},
  410. {mmGB_MACROTILE_MODE14, false},
  411. {mmGB_MACROTILE_MODE15, false},
  412. {mmCC_RB_BACKEND_DISABLE, false, true},
  413. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  414. {mmGB_BACKEND_MAP, false, false},
  415. {mmPA_SC_RASTER_CONFIG, false, true},
  416. {mmPA_SC_RASTER_CONFIG_1, false, true},
  417. };
  418. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  419. u32 sh_num, u32 reg_offset)
  420. {
  421. uint32_t val;
  422. mutex_lock(&adev->grbm_idx_mutex);
  423. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  424. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  425. val = RREG32(reg_offset);
  426. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  427. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  428. mutex_unlock(&adev->grbm_idx_mutex);
  429. return val;
  430. }
  431. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  432. u32 sh_num, u32 reg_offset, u32 *value)
  433. {
  434. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  435. struct amdgpu_allowed_register_entry *asic_register_entry;
  436. uint32_t size, i;
  437. *value = 0;
  438. switch (adev->asic_type) {
  439. case CHIP_TOPAZ:
  440. asic_register_table = tonga_allowed_read_registers;
  441. size = ARRAY_SIZE(tonga_allowed_read_registers);
  442. break;
  443. case CHIP_FIJI:
  444. case CHIP_TONGA:
  445. case CHIP_CARRIZO:
  446. case CHIP_STONEY:
  447. asic_register_table = cz_allowed_read_registers;
  448. size = ARRAY_SIZE(cz_allowed_read_registers);
  449. break;
  450. default:
  451. return -EINVAL;
  452. }
  453. if (asic_register_table) {
  454. for (i = 0; i < size; i++) {
  455. asic_register_entry = asic_register_table + i;
  456. if (reg_offset != asic_register_entry->reg_offset)
  457. continue;
  458. if (!asic_register_entry->untouched)
  459. *value = asic_register_entry->grbm_indexed ?
  460. vi_read_indexed_register(adev, se_num,
  461. sh_num, reg_offset) :
  462. RREG32(reg_offset);
  463. return 0;
  464. }
  465. }
  466. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  467. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  468. continue;
  469. if (!vi_allowed_read_registers[i].untouched)
  470. *value = vi_allowed_read_registers[i].grbm_indexed ?
  471. vi_read_indexed_register(adev, se_num,
  472. sh_num, reg_offset) :
  473. RREG32(reg_offset);
  474. return 0;
  475. }
  476. return -EINVAL;
  477. }
  478. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  479. {
  480. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  481. RREG32(mmGRBM_STATUS));
  482. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  483. RREG32(mmGRBM_STATUS2));
  484. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  485. RREG32(mmGRBM_STATUS_SE0));
  486. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  487. RREG32(mmGRBM_STATUS_SE1));
  488. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  489. RREG32(mmGRBM_STATUS_SE2));
  490. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  491. RREG32(mmGRBM_STATUS_SE3));
  492. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  493. RREG32(mmSRBM_STATUS));
  494. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  495. RREG32(mmSRBM_STATUS2));
  496. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  497. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  498. if (adev->sdma.num_instances > 1) {
  499. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  500. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  501. }
  502. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  503. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  504. RREG32(mmCP_STALLED_STAT1));
  505. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  506. RREG32(mmCP_STALLED_STAT2));
  507. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  508. RREG32(mmCP_STALLED_STAT3));
  509. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  510. RREG32(mmCP_CPF_BUSY_STAT));
  511. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  512. RREG32(mmCP_CPF_STALLED_STAT1));
  513. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  514. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  515. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  516. RREG32(mmCP_CPC_STALLED_STAT1));
  517. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  518. }
  519. /**
  520. * vi_gpu_check_soft_reset - check which blocks are busy
  521. *
  522. * @adev: amdgpu_device pointer
  523. *
  524. * Check which blocks are busy and return the relevant reset
  525. * mask to be used by vi_gpu_soft_reset().
  526. * Returns a mask of the blocks to be reset.
  527. */
  528. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  529. {
  530. u32 reset_mask = 0;
  531. u32 tmp;
  532. /* GRBM_STATUS */
  533. tmp = RREG32(mmGRBM_STATUS);
  534. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  535. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  536. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  537. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  538. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  539. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  540. reset_mask |= AMDGPU_RESET_GFX;
  541. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  542. reset_mask |= AMDGPU_RESET_CP;
  543. /* GRBM_STATUS2 */
  544. tmp = RREG32(mmGRBM_STATUS2);
  545. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  546. reset_mask |= AMDGPU_RESET_RLC;
  547. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  548. GRBM_STATUS2__CPC_BUSY_MASK |
  549. GRBM_STATUS2__CPG_BUSY_MASK))
  550. reset_mask |= AMDGPU_RESET_CP;
  551. /* SRBM_STATUS2 */
  552. tmp = RREG32(mmSRBM_STATUS2);
  553. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  554. reset_mask |= AMDGPU_RESET_DMA;
  555. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  556. reset_mask |= AMDGPU_RESET_DMA1;
  557. /* SRBM_STATUS */
  558. tmp = RREG32(mmSRBM_STATUS);
  559. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  560. reset_mask |= AMDGPU_RESET_IH;
  561. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  562. reset_mask |= AMDGPU_RESET_SEM;
  563. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  564. reset_mask |= AMDGPU_RESET_GRBM;
  565. if (adev->asic_type != CHIP_TOPAZ) {
  566. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  567. SRBM_STATUS__UVD_BUSY_MASK))
  568. reset_mask |= AMDGPU_RESET_UVD;
  569. }
  570. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  571. reset_mask |= AMDGPU_RESET_VMC;
  572. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  573. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  574. reset_mask |= AMDGPU_RESET_MC;
  575. /* SDMA0_STATUS_REG */
  576. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  577. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  578. reset_mask |= AMDGPU_RESET_DMA;
  579. /* SDMA1_STATUS_REG */
  580. if (adev->sdma.num_instances > 1) {
  581. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  582. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  583. reset_mask |= AMDGPU_RESET_DMA1;
  584. }
  585. #if 0
  586. /* VCE_STATUS */
  587. if (adev->asic_type != CHIP_TOPAZ) {
  588. tmp = RREG32(mmVCE_STATUS);
  589. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  590. reset_mask |= AMDGPU_RESET_VCE;
  591. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  592. reset_mask |= AMDGPU_RESET_VCE1;
  593. }
  594. if (adev->asic_type != CHIP_TOPAZ) {
  595. if (amdgpu_display_is_display_hung(adev))
  596. reset_mask |= AMDGPU_RESET_DISPLAY;
  597. }
  598. #endif
  599. /* Skip MC reset as it's mostly likely not hung, just busy */
  600. if (reset_mask & AMDGPU_RESET_MC) {
  601. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  602. reset_mask &= ~AMDGPU_RESET_MC;
  603. }
  604. return reset_mask;
  605. }
  606. /**
  607. * vi_gpu_soft_reset - soft reset GPU
  608. *
  609. * @adev: amdgpu_device pointer
  610. * @reset_mask: mask of which blocks to reset
  611. *
  612. * Soft reset the blocks specified in @reset_mask.
  613. */
  614. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  615. {
  616. struct amdgpu_mode_mc_save save;
  617. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  618. u32 tmp;
  619. if (reset_mask == 0)
  620. return;
  621. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  622. vi_print_gpu_status_regs(adev);
  623. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  624. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  625. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  626. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  627. /* disable CG/PG */
  628. /* stop the rlc */
  629. //XXX
  630. //gfx_v8_0_rlc_stop(adev);
  631. /* Disable GFX parsing/prefetching */
  632. tmp = RREG32(mmCP_ME_CNTL);
  633. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  634. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  635. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  636. WREG32(mmCP_ME_CNTL, tmp);
  637. /* Disable MEC parsing/prefetching */
  638. tmp = RREG32(mmCP_MEC_CNTL);
  639. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  640. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  641. WREG32(mmCP_MEC_CNTL, tmp);
  642. if (reset_mask & AMDGPU_RESET_DMA) {
  643. /* sdma0 */
  644. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  645. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  646. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  647. }
  648. if (reset_mask & AMDGPU_RESET_DMA1) {
  649. /* sdma1 */
  650. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  651. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  652. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  653. }
  654. gmc_v8_0_mc_stop(adev, &save);
  655. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  656. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  657. }
  658. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  659. grbm_soft_reset =
  660. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  661. grbm_soft_reset =
  662. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  663. }
  664. if (reset_mask & AMDGPU_RESET_CP) {
  665. grbm_soft_reset =
  666. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  667. srbm_soft_reset =
  668. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  669. }
  670. if (reset_mask & AMDGPU_RESET_DMA)
  671. srbm_soft_reset =
  672. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  673. if (reset_mask & AMDGPU_RESET_DMA1)
  674. srbm_soft_reset =
  675. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  676. if (reset_mask & AMDGPU_RESET_DISPLAY)
  677. srbm_soft_reset =
  678. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  679. if (reset_mask & AMDGPU_RESET_RLC)
  680. grbm_soft_reset =
  681. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  682. if (reset_mask & AMDGPU_RESET_SEM)
  683. srbm_soft_reset =
  684. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  685. if (reset_mask & AMDGPU_RESET_IH)
  686. srbm_soft_reset =
  687. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  688. if (reset_mask & AMDGPU_RESET_GRBM)
  689. srbm_soft_reset =
  690. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  691. if (reset_mask & AMDGPU_RESET_VMC)
  692. srbm_soft_reset =
  693. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  694. if (reset_mask & AMDGPU_RESET_UVD)
  695. srbm_soft_reset =
  696. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  697. if (reset_mask & AMDGPU_RESET_VCE)
  698. srbm_soft_reset =
  699. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  700. if (reset_mask & AMDGPU_RESET_VCE)
  701. srbm_soft_reset =
  702. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  703. if (!(adev->flags & AMD_IS_APU)) {
  704. if (reset_mask & AMDGPU_RESET_MC)
  705. srbm_soft_reset =
  706. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  707. }
  708. if (grbm_soft_reset) {
  709. tmp = RREG32(mmGRBM_SOFT_RESET);
  710. tmp |= grbm_soft_reset;
  711. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  712. WREG32(mmGRBM_SOFT_RESET, tmp);
  713. tmp = RREG32(mmGRBM_SOFT_RESET);
  714. udelay(50);
  715. tmp &= ~grbm_soft_reset;
  716. WREG32(mmGRBM_SOFT_RESET, tmp);
  717. tmp = RREG32(mmGRBM_SOFT_RESET);
  718. }
  719. if (srbm_soft_reset) {
  720. tmp = RREG32(mmSRBM_SOFT_RESET);
  721. tmp |= srbm_soft_reset;
  722. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  723. WREG32(mmSRBM_SOFT_RESET, tmp);
  724. tmp = RREG32(mmSRBM_SOFT_RESET);
  725. udelay(50);
  726. tmp &= ~srbm_soft_reset;
  727. WREG32(mmSRBM_SOFT_RESET, tmp);
  728. tmp = RREG32(mmSRBM_SOFT_RESET);
  729. }
  730. /* Wait a little for things to settle down */
  731. udelay(50);
  732. gmc_v8_0_mc_resume(adev, &save);
  733. udelay(50);
  734. vi_print_gpu_status_regs(adev);
  735. }
  736. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  737. {
  738. struct amdgpu_mode_mc_save save;
  739. u32 tmp, i;
  740. dev_info(adev->dev, "GPU pci config reset\n");
  741. /* disable dpm? */
  742. /* disable cg/pg */
  743. /* Disable GFX parsing/prefetching */
  744. tmp = RREG32(mmCP_ME_CNTL);
  745. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  746. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  747. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  748. WREG32(mmCP_ME_CNTL, tmp);
  749. /* Disable MEC parsing/prefetching */
  750. tmp = RREG32(mmCP_MEC_CNTL);
  751. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  752. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  753. WREG32(mmCP_MEC_CNTL, tmp);
  754. /* Disable GFX parsing/prefetching */
  755. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  756. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  757. /* Disable MEC parsing/prefetching */
  758. WREG32(mmCP_MEC_CNTL,
  759. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  760. /* sdma0 */
  761. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  762. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  763. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  764. /* sdma1 */
  765. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  766. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  767. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  768. /* XXX other engines? */
  769. /* halt the rlc, disable cp internal ints */
  770. //XXX
  771. //gfx_v8_0_rlc_stop(adev);
  772. udelay(50);
  773. /* disable mem access */
  774. gmc_v8_0_mc_stop(adev, &save);
  775. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  776. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  777. }
  778. /* disable BM */
  779. pci_clear_master(adev->pdev);
  780. /* reset */
  781. amdgpu_pci_config_reset(adev);
  782. udelay(100);
  783. /* wait for asic to come out of reset */
  784. for (i = 0; i < adev->usec_timeout; i++) {
  785. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  786. break;
  787. udelay(1);
  788. }
  789. }
  790. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  791. {
  792. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  793. if (hung)
  794. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  795. else
  796. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  797. WREG32(mmBIOS_SCRATCH_3, tmp);
  798. }
  799. /**
  800. * vi_asic_reset - soft reset GPU
  801. *
  802. * @adev: amdgpu_device pointer
  803. *
  804. * Look up which blocks are hung and attempt
  805. * to reset them.
  806. * Returns 0 for success.
  807. */
  808. static int vi_asic_reset(struct amdgpu_device *adev)
  809. {
  810. u32 reset_mask;
  811. reset_mask = vi_gpu_check_soft_reset(adev);
  812. if (reset_mask)
  813. vi_set_bios_scratch_engine_hung(adev, true);
  814. /* try soft reset */
  815. vi_gpu_soft_reset(adev, reset_mask);
  816. reset_mask = vi_gpu_check_soft_reset(adev);
  817. /* try pci config reset */
  818. if (reset_mask && amdgpu_hard_reset)
  819. vi_gpu_pci_config_reset(adev);
  820. reset_mask = vi_gpu_check_soft_reset(adev);
  821. if (!reset_mask)
  822. vi_set_bios_scratch_engine_hung(adev, false);
  823. return 0;
  824. }
  825. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  826. u32 cntl_reg, u32 status_reg)
  827. {
  828. int r, i;
  829. struct atom_clock_dividers dividers;
  830. uint32_t tmp;
  831. r = amdgpu_atombios_get_clock_dividers(adev,
  832. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  833. clock, false, &dividers);
  834. if (r)
  835. return r;
  836. tmp = RREG32_SMC(cntl_reg);
  837. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  838. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  839. tmp |= dividers.post_divider;
  840. WREG32_SMC(cntl_reg, tmp);
  841. for (i = 0; i < 100; i++) {
  842. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  843. break;
  844. mdelay(10);
  845. }
  846. if (i == 100)
  847. return -ETIMEDOUT;
  848. return 0;
  849. }
  850. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  851. {
  852. int r;
  853. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  854. if (r)
  855. return r;
  856. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  857. return 0;
  858. }
  859. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  860. {
  861. /* todo */
  862. return 0;
  863. }
  864. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  865. {
  866. u32 mask;
  867. int ret;
  868. if (amdgpu_pcie_gen2 == 0)
  869. return;
  870. if (adev->flags & AMD_IS_APU)
  871. return;
  872. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  873. if (ret != 0)
  874. return;
  875. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  876. return;
  877. /* todo */
  878. }
  879. static void vi_program_aspm(struct amdgpu_device *adev)
  880. {
  881. if (amdgpu_aspm == 0)
  882. return;
  883. /* todo */
  884. }
  885. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  886. bool enable)
  887. {
  888. u32 tmp;
  889. /* not necessary on CZ */
  890. if (adev->flags & AMD_IS_APU)
  891. return;
  892. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  893. if (enable)
  894. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  895. else
  896. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  897. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  898. }
  899. /* topaz has no DCE, UVD, VCE */
  900. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  901. {
  902. /* ORDER MATTERS! */
  903. {
  904. .type = AMD_IP_BLOCK_TYPE_COMMON,
  905. .major = 2,
  906. .minor = 0,
  907. .rev = 0,
  908. .funcs = &vi_common_ip_funcs,
  909. },
  910. {
  911. .type = AMD_IP_BLOCK_TYPE_GMC,
  912. .major = 8,
  913. .minor = 0,
  914. .rev = 0,
  915. .funcs = &gmc_v8_0_ip_funcs,
  916. },
  917. {
  918. .type = AMD_IP_BLOCK_TYPE_IH,
  919. .major = 2,
  920. .minor = 4,
  921. .rev = 0,
  922. .funcs = &iceland_ih_ip_funcs,
  923. },
  924. {
  925. .type = AMD_IP_BLOCK_TYPE_SMC,
  926. .major = 7,
  927. .minor = 1,
  928. .rev = 0,
  929. .funcs = &iceland_dpm_ip_funcs,
  930. },
  931. {
  932. .type = AMD_IP_BLOCK_TYPE_GFX,
  933. .major = 8,
  934. .minor = 0,
  935. .rev = 0,
  936. .funcs = &gfx_v8_0_ip_funcs,
  937. },
  938. {
  939. .type = AMD_IP_BLOCK_TYPE_SDMA,
  940. .major = 2,
  941. .minor = 4,
  942. .rev = 0,
  943. .funcs = &sdma_v2_4_ip_funcs,
  944. },
  945. };
  946. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  947. {
  948. /* ORDER MATTERS! */
  949. {
  950. .type = AMD_IP_BLOCK_TYPE_COMMON,
  951. .major = 2,
  952. .minor = 0,
  953. .rev = 0,
  954. .funcs = &vi_common_ip_funcs,
  955. },
  956. {
  957. .type = AMD_IP_BLOCK_TYPE_GMC,
  958. .major = 8,
  959. .minor = 0,
  960. .rev = 0,
  961. .funcs = &gmc_v8_0_ip_funcs,
  962. },
  963. {
  964. .type = AMD_IP_BLOCK_TYPE_IH,
  965. .major = 3,
  966. .minor = 0,
  967. .rev = 0,
  968. .funcs = &tonga_ih_ip_funcs,
  969. },
  970. {
  971. .type = AMD_IP_BLOCK_TYPE_SMC,
  972. .major = 7,
  973. .minor = 1,
  974. .rev = 0,
  975. .funcs = &tonga_dpm_ip_funcs,
  976. },
  977. {
  978. .type = AMD_IP_BLOCK_TYPE_DCE,
  979. .major = 10,
  980. .minor = 0,
  981. .rev = 0,
  982. .funcs = &dce_v10_0_ip_funcs,
  983. },
  984. {
  985. .type = AMD_IP_BLOCK_TYPE_GFX,
  986. .major = 8,
  987. .minor = 0,
  988. .rev = 0,
  989. .funcs = &gfx_v8_0_ip_funcs,
  990. },
  991. {
  992. .type = AMD_IP_BLOCK_TYPE_SDMA,
  993. .major = 3,
  994. .minor = 0,
  995. .rev = 0,
  996. .funcs = &sdma_v3_0_ip_funcs,
  997. },
  998. {
  999. .type = AMD_IP_BLOCK_TYPE_UVD,
  1000. .major = 5,
  1001. .minor = 0,
  1002. .rev = 0,
  1003. .funcs = &uvd_v5_0_ip_funcs,
  1004. },
  1005. {
  1006. .type = AMD_IP_BLOCK_TYPE_VCE,
  1007. .major = 3,
  1008. .minor = 0,
  1009. .rev = 0,
  1010. .funcs = &vce_v3_0_ip_funcs,
  1011. },
  1012. };
  1013. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  1014. {
  1015. /* ORDER MATTERS! */
  1016. {
  1017. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1018. .major = 2,
  1019. .minor = 0,
  1020. .rev = 0,
  1021. .funcs = &vi_common_ip_funcs,
  1022. },
  1023. {
  1024. .type = AMD_IP_BLOCK_TYPE_GMC,
  1025. .major = 8,
  1026. .minor = 5,
  1027. .rev = 0,
  1028. .funcs = &gmc_v8_0_ip_funcs,
  1029. },
  1030. {
  1031. .type = AMD_IP_BLOCK_TYPE_IH,
  1032. .major = 3,
  1033. .minor = 0,
  1034. .rev = 0,
  1035. .funcs = &tonga_ih_ip_funcs,
  1036. },
  1037. {
  1038. .type = AMD_IP_BLOCK_TYPE_SMC,
  1039. .major = 7,
  1040. .minor = 1,
  1041. .rev = 0,
  1042. .funcs = &fiji_dpm_ip_funcs,
  1043. },
  1044. {
  1045. .type = AMD_IP_BLOCK_TYPE_DCE,
  1046. .major = 10,
  1047. .minor = 1,
  1048. .rev = 0,
  1049. .funcs = &dce_v10_0_ip_funcs,
  1050. },
  1051. {
  1052. .type = AMD_IP_BLOCK_TYPE_GFX,
  1053. .major = 8,
  1054. .minor = 0,
  1055. .rev = 0,
  1056. .funcs = &gfx_v8_0_ip_funcs,
  1057. },
  1058. {
  1059. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1060. .major = 3,
  1061. .minor = 0,
  1062. .rev = 0,
  1063. .funcs = &sdma_v3_0_ip_funcs,
  1064. },
  1065. {
  1066. .type = AMD_IP_BLOCK_TYPE_UVD,
  1067. .major = 6,
  1068. .minor = 0,
  1069. .rev = 0,
  1070. .funcs = &uvd_v6_0_ip_funcs,
  1071. },
  1072. {
  1073. .type = AMD_IP_BLOCK_TYPE_VCE,
  1074. .major = 3,
  1075. .minor = 0,
  1076. .rev = 0,
  1077. .funcs = &vce_v3_0_ip_funcs,
  1078. },
  1079. };
  1080. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1081. {
  1082. /* ORDER MATTERS! */
  1083. {
  1084. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1085. .major = 2,
  1086. .minor = 0,
  1087. .rev = 0,
  1088. .funcs = &vi_common_ip_funcs,
  1089. },
  1090. {
  1091. .type = AMD_IP_BLOCK_TYPE_GMC,
  1092. .major = 8,
  1093. .minor = 0,
  1094. .rev = 0,
  1095. .funcs = &gmc_v8_0_ip_funcs,
  1096. },
  1097. {
  1098. .type = AMD_IP_BLOCK_TYPE_IH,
  1099. .major = 3,
  1100. .minor = 0,
  1101. .rev = 0,
  1102. .funcs = &cz_ih_ip_funcs,
  1103. },
  1104. {
  1105. .type = AMD_IP_BLOCK_TYPE_SMC,
  1106. .major = 8,
  1107. .minor = 0,
  1108. .rev = 0,
  1109. .funcs = &cz_dpm_ip_funcs,
  1110. },
  1111. {
  1112. .type = AMD_IP_BLOCK_TYPE_DCE,
  1113. .major = 11,
  1114. .minor = 0,
  1115. .rev = 0,
  1116. .funcs = &dce_v11_0_ip_funcs,
  1117. },
  1118. {
  1119. .type = AMD_IP_BLOCK_TYPE_GFX,
  1120. .major = 8,
  1121. .minor = 0,
  1122. .rev = 0,
  1123. .funcs = &gfx_v8_0_ip_funcs,
  1124. },
  1125. {
  1126. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1127. .major = 3,
  1128. .minor = 0,
  1129. .rev = 0,
  1130. .funcs = &sdma_v3_0_ip_funcs,
  1131. },
  1132. {
  1133. .type = AMD_IP_BLOCK_TYPE_UVD,
  1134. .major = 6,
  1135. .minor = 0,
  1136. .rev = 0,
  1137. .funcs = &uvd_v6_0_ip_funcs,
  1138. },
  1139. {
  1140. .type = AMD_IP_BLOCK_TYPE_VCE,
  1141. .major = 3,
  1142. .minor = 0,
  1143. .rev = 0,
  1144. .funcs = &vce_v3_0_ip_funcs,
  1145. },
  1146. };
  1147. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1148. {
  1149. switch (adev->asic_type) {
  1150. case CHIP_TOPAZ:
  1151. adev->ip_blocks = topaz_ip_blocks;
  1152. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1153. break;
  1154. case CHIP_FIJI:
  1155. adev->ip_blocks = fiji_ip_blocks;
  1156. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1157. break;
  1158. case CHIP_TONGA:
  1159. adev->ip_blocks = tonga_ip_blocks;
  1160. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1161. break;
  1162. case CHIP_CARRIZO:
  1163. case CHIP_STONEY:
  1164. adev->ip_blocks = cz_ip_blocks;
  1165. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1166. break;
  1167. default:
  1168. /* FIXME: not supported yet */
  1169. return -EINVAL;
  1170. }
  1171. return 0;
  1172. }
  1173. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1174. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1175. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1176. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1177. {
  1178. if (adev->asic_type == CHIP_TOPAZ)
  1179. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1180. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1181. else if (adev->flags & AMD_IS_APU)
  1182. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1183. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1184. else
  1185. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1186. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1187. }
  1188. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1189. {
  1190. .read_disabled_bios = &vi_read_disabled_bios,
  1191. .read_register = &vi_read_register,
  1192. .reset = &vi_asic_reset,
  1193. .set_vga_state = &vi_vga_set_state,
  1194. .get_xclk = &vi_get_xclk,
  1195. .set_uvd_clocks = &vi_set_uvd_clocks,
  1196. .set_vce_clocks = &vi_set_vce_clocks,
  1197. .get_cu_info = &gfx_v8_0_get_cu_info,
  1198. /* these should be moved to their own ip modules */
  1199. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1200. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1201. };
  1202. static int vi_common_early_init(void *handle)
  1203. {
  1204. bool smc_enabled = false;
  1205. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1206. if (adev->flags & AMD_IS_APU) {
  1207. adev->smc_rreg = &cz_smc_rreg;
  1208. adev->smc_wreg = &cz_smc_wreg;
  1209. } else {
  1210. adev->smc_rreg = &vi_smc_rreg;
  1211. adev->smc_wreg = &vi_smc_wreg;
  1212. }
  1213. adev->pcie_rreg = &vi_pcie_rreg;
  1214. adev->pcie_wreg = &vi_pcie_wreg;
  1215. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1216. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1217. adev->didt_rreg = &vi_didt_rreg;
  1218. adev->didt_wreg = &vi_didt_wreg;
  1219. adev->asic_funcs = &vi_asic_funcs;
  1220. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1221. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1222. smc_enabled = true;
  1223. adev->rev_id = vi_get_rev_id(adev);
  1224. adev->external_rev_id = 0xFF;
  1225. switch (adev->asic_type) {
  1226. case CHIP_TOPAZ:
  1227. adev->has_uvd = false;
  1228. adev->cg_flags = 0;
  1229. adev->pg_flags = 0;
  1230. adev->external_rev_id = 0x1;
  1231. if (amdgpu_smc_load_fw && smc_enabled)
  1232. adev->firmware.smu_load = true;
  1233. break;
  1234. case CHIP_FIJI:
  1235. case CHIP_TONGA:
  1236. adev->has_uvd = true;
  1237. adev->cg_flags = 0;
  1238. adev->pg_flags = 0;
  1239. adev->external_rev_id = adev->rev_id + 0x14;
  1240. if (amdgpu_smc_load_fw && smc_enabled)
  1241. adev->firmware.smu_load = true;
  1242. break;
  1243. case CHIP_CARRIZO:
  1244. case CHIP_STONEY:
  1245. adev->has_uvd = true;
  1246. adev->cg_flags = 0;
  1247. /* Disable UVD pg */
  1248. adev->pg_flags = /* AMDGPU_PG_SUPPORT_UVD | */AMDGPU_PG_SUPPORT_VCE;
  1249. adev->external_rev_id = adev->rev_id + 0x1;
  1250. if (amdgpu_smc_load_fw && smc_enabled)
  1251. adev->firmware.smu_load = true;
  1252. break;
  1253. default:
  1254. /* FIXME: not supported yet */
  1255. return -EINVAL;
  1256. }
  1257. return 0;
  1258. }
  1259. static int vi_common_sw_init(void *handle)
  1260. {
  1261. return 0;
  1262. }
  1263. static int vi_common_sw_fini(void *handle)
  1264. {
  1265. return 0;
  1266. }
  1267. static int vi_common_hw_init(void *handle)
  1268. {
  1269. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1270. /* move the golden regs per IP block */
  1271. vi_init_golden_registers(adev);
  1272. /* enable pcie gen2/3 link */
  1273. vi_pcie_gen3_enable(adev);
  1274. /* enable aspm */
  1275. vi_program_aspm(adev);
  1276. /* enable the doorbell aperture */
  1277. vi_enable_doorbell_aperture(adev, true);
  1278. return 0;
  1279. }
  1280. static int vi_common_hw_fini(void *handle)
  1281. {
  1282. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1283. /* enable the doorbell aperture */
  1284. vi_enable_doorbell_aperture(adev, false);
  1285. return 0;
  1286. }
  1287. static int vi_common_suspend(void *handle)
  1288. {
  1289. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1290. return vi_common_hw_fini(adev);
  1291. }
  1292. static int vi_common_resume(void *handle)
  1293. {
  1294. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1295. return vi_common_hw_init(adev);
  1296. }
  1297. static bool vi_common_is_idle(void *handle)
  1298. {
  1299. return true;
  1300. }
  1301. static int vi_common_wait_for_idle(void *handle)
  1302. {
  1303. return 0;
  1304. }
  1305. static void vi_common_print_status(void *handle)
  1306. {
  1307. return;
  1308. }
  1309. static int vi_common_soft_reset(void *handle)
  1310. {
  1311. return 0;
  1312. }
  1313. static int vi_common_set_clockgating_state(void *handle,
  1314. enum amd_clockgating_state state)
  1315. {
  1316. return 0;
  1317. }
  1318. static int vi_common_set_powergating_state(void *handle,
  1319. enum amd_powergating_state state)
  1320. {
  1321. return 0;
  1322. }
  1323. const struct amd_ip_funcs vi_common_ip_funcs = {
  1324. .early_init = vi_common_early_init,
  1325. .late_init = NULL,
  1326. .sw_init = vi_common_sw_init,
  1327. .sw_fini = vi_common_sw_fini,
  1328. .hw_init = vi_common_hw_init,
  1329. .hw_fini = vi_common_hw_fini,
  1330. .suspend = vi_common_suspend,
  1331. .resume = vi_common_resume,
  1332. .is_idle = vi_common_is_idle,
  1333. .wait_for_idle = vi_common_wait_for_idle,
  1334. .soft_reset = vi_common_soft_reset,
  1335. .print_status = vi_common_print_status,
  1336. .set_clockgating_state = vi_common_set_clockgating_state,
  1337. .set_powergating_state = vi_common_set_powergating_state,
  1338. };