amdgpu.h 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_gds.h"
  52. #include "amdgpu_sync.h"
  53. #include "amdgpu_ring.h"
  54. #include "amdgpu_vm.h"
  55. #include "amd_powerplay.h"
  56. #include "amdgpu_dpm.h"
  57. #include "amdgpu_acp.h"
  58. #include "amdgpu_uvd.h"
  59. #include "amdgpu_vce.h"
  60. #include "gpu_scheduler.h"
  61. #include "amdgpu_virt.h"
  62. /*
  63. * Modules parameters.
  64. */
  65. extern int amdgpu_modeset;
  66. extern int amdgpu_vram_limit;
  67. extern int amdgpu_gart_size;
  68. extern int amdgpu_moverate;
  69. extern int amdgpu_benchmarking;
  70. extern int amdgpu_testing;
  71. extern int amdgpu_audio;
  72. extern int amdgpu_disp_priority;
  73. extern int amdgpu_hw_i2c;
  74. extern int amdgpu_pcie_gen2;
  75. extern int amdgpu_msi;
  76. extern int amdgpu_lockup_timeout;
  77. extern int amdgpu_dpm;
  78. extern int amdgpu_fw_load_type;
  79. extern int amdgpu_aspm;
  80. extern int amdgpu_runtime_pm;
  81. extern unsigned amdgpu_ip_block_mask;
  82. extern int amdgpu_bapm;
  83. extern int amdgpu_deep_color;
  84. extern int amdgpu_vm_size;
  85. extern int amdgpu_vm_block_size;
  86. extern int amdgpu_vm_fault_stop;
  87. extern int amdgpu_vm_debug;
  88. extern int amdgpu_sched_jobs;
  89. extern int amdgpu_sched_hw_submission;
  90. extern int amdgpu_no_evict;
  91. extern int amdgpu_direct_gma_size;
  92. extern unsigned amdgpu_pcie_gen_cap;
  93. extern unsigned amdgpu_pcie_lane_cap;
  94. extern unsigned amdgpu_cg_mask;
  95. extern unsigned amdgpu_pg_mask;
  96. extern char *amdgpu_disable_cu;
  97. extern char *amdgpu_virtual_display;
  98. extern unsigned amdgpu_pp_feature_mask;
  99. extern int amdgpu_vram_page_split;
  100. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  101. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  102. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  103. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  104. #define AMDGPU_IB_POOL_SIZE 16
  105. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  106. #define AMDGPUFB_CONN_LIMIT 4
  107. #define AMDGPU_BIOS_NUM_SCRATCH 16
  108. /* max number of IP instances */
  109. #define AMDGPU_MAX_SDMA_INSTANCES 2
  110. /* hardcode that limit for now */
  111. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  112. /* hard reset data */
  113. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  114. /* reset flags */
  115. #define AMDGPU_RESET_GFX (1 << 0)
  116. #define AMDGPU_RESET_COMPUTE (1 << 1)
  117. #define AMDGPU_RESET_DMA (1 << 2)
  118. #define AMDGPU_RESET_CP (1 << 3)
  119. #define AMDGPU_RESET_GRBM (1 << 4)
  120. #define AMDGPU_RESET_DMA1 (1 << 5)
  121. #define AMDGPU_RESET_RLC (1 << 6)
  122. #define AMDGPU_RESET_SEM (1 << 7)
  123. #define AMDGPU_RESET_IH (1 << 8)
  124. #define AMDGPU_RESET_VMC (1 << 9)
  125. #define AMDGPU_RESET_MC (1 << 10)
  126. #define AMDGPU_RESET_DISPLAY (1 << 11)
  127. #define AMDGPU_RESET_UVD (1 << 12)
  128. #define AMDGPU_RESET_VCE (1 << 13)
  129. #define AMDGPU_RESET_VCE1 (1 << 14)
  130. /* GFX current status */
  131. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  132. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  133. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  134. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  135. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  136. /* max cursor sizes (in pixels) */
  137. #define CIK_CURSOR_WIDTH 128
  138. #define CIK_CURSOR_HEIGHT 128
  139. struct amdgpu_device;
  140. struct amdgpu_ib;
  141. struct amdgpu_cs_parser;
  142. struct amdgpu_job;
  143. struct amdgpu_irq_src;
  144. struct amdgpu_fpriv;
  145. enum amdgpu_cp_irq {
  146. AMDGPU_CP_IRQ_GFX_EOP = 0,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  150. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  151. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  152. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  153. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  154. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  155. AMDGPU_CP_IRQ_LAST
  156. };
  157. enum amdgpu_sdma_irq {
  158. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  159. AMDGPU_SDMA_IRQ_TRAP1,
  160. AMDGPU_SDMA_IRQ_LAST
  161. };
  162. enum amdgpu_thermal_irq {
  163. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  164. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  165. AMDGPU_THERMAL_IRQ_LAST
  166. };
  167. enum amdgpu_kiq_irq {
  168. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  169. AMDGPU_CP_KIQ_IRQ_LAST
  170. };
  171. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  172. enum amd_ip_block_type block_type,
  173. enum amd_clockgating_state state);
  174. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  175. enum amd_ip_block_type block_type,
  176. enum amd_powergating_state state);
  177. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  178. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  179. enum amd_ip_block_type block_type);
  180. bool amdgpu_is_idle(struct amdgpu_device *adev,
  181. enum amd_ip_block_type block_type);
  182. #define AMDGPU_MAX_IP_NUM 16
  183. struct amdgpu_ip_block_status {
  184. bool valid;
  185. bool sw;
  186. bool hw;
  187. bool late_initialized;
  188. bool hang;
  189. };
  190. struct amdgpu_ip_block_version {
  191. const enum amd_ip_block_type type;
  192. const u32 major;
  193. const u32 minor;
  194. const u32 rev;
  195. const struct amd_ip_funcs *funcs;
  196. };
  197. struct amdgpu_ip_block {
  198. struct amdgpu_ip_block_status status;
  199. const struct amdgpu_ip_block_version *version;
  200. };
  201. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  202. enum amd_ip_block_type type,
  203. u32 major, u32 minor);
  204. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  205. enum amd_ip_block_type type);
  206. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  207. const struct amdgpu_ip_block_version *ip_block_version);
  208. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  209. struct amdgpu_buffer_funcs {
  210. /* maximum bytes in a single operation */
  211. uint32_t copy_max_bytes;
  212. /* number of dw to reserve per operation */
  213. unsigned copy_num_dw;
  214. /* used for buffer migration */
  215. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  216. /* src addr in bytes */
  217. uint64_t src_offset,
  218. /* dst addr in bytes */
  219. uint64_t dst_offset,
  220. /* number of byte to transfer */
  221. uint32_t byte_count);
  222. /* maximum bytes in a single operation */
  223. uint32_t fill_max_bytes;
  224. /* number of dw to reserve per operation */
  225. unsigned fill_num_dw;
  226. /* used for buffer clearing */
  227. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  228. /* value to write to memory */
  229. uint32_t src_data,
  230. /* dst addr in bytes */
  231. uint64_t dst_offset,
  232. /* number of byte to fill */
  233. uint32_t byte_count);
  234. };
  235. /* provided by hw blocks that can write ptes, e.g., sdma */
  236. struct amdgpu_vm_pte_funcs {
  237. /* copy pte entries from GART */
  238. void (*copy_pte)(struct amdgpu_ib *ib,
  239. uint64_t pe, uint64_t src,
  240. unsigned count);
  241. /* write pte one entry at a time with addr mapping */
  242. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  243. uint64_t value, unsigned count,
  244. uint32_t incr);
  245. /* for linear pte/pde updates without addr mapping */
  246. void (*set_pte_pde)(struct amdgpu_ib *ib,
  247. uint64_t pe,
  248. uint64_t addr, unsigned count,
  249. uint32_t incr, uint64_t flags);
  250. };
  251. /* provided by the gmc block */
  252. struct amdgpu_gart_funcs {
  253. /* flush the vm tlb via mmio */
  254. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  255. uint32_t vmid);
  256. /* write pte/pde updates using the cpu */
  257. int (*set_pte_pde)(struct amdgpu_device *adev,
  258. void *cpu_pt_addr, /* cpu addr of page table */
  259. uint32_t gpu_page_idx, /* pte/pde to update */
  260. uint64_t addr, /* addr to write into pte/pde */
  261. uint64_t flags); /* access flags */
  262. /* enable/disable PRT support */
  263. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  264. /* set pte flags based per asic */
  265. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  266. uint32_t flags);
  267. };
  268. /* provided by the ih block */
  269. struct amdgpu_ih_funcs {
  270. /* ring read/write ptr handling, called from interrupt context */
  271. u32 (*get_wptr)(struct amdgpu_device *adev);
  272. void (*decode_iv)(struct amdgpu_device *adev,
  273. struct amdgpu_iv_entry *entry);
  274. void (*set_rptr)(struct amdgpu_device *adev);
  275. };
  276. /*
  277. * BIOS.
  278. */
  279. bool amdgpu_get_bios(struct amdgpu_device *adev);
  280. bool amdgpu_read_bios(struct amdgpu_device *adev);
  281. /*
  282. * Dummy page
  283. */
  284. struct amdgpu_dummy_page {
  285. struct page *page;
  286. dma_addr_t addr;
  287. };
  288. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  289. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  290. /*
  291. * Clocks
  292. */
  293. #define AMDGPU_MAX_PPLL 3
  294. struct amdgpu_clock {
  295. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  296. struct amdgpu_pll spll;
  297. struct amdgpu_pll mpll;
  298. /* 10 Khz units */
  299. uint32_t default_mclk;
  300. uint32_t default_sclk;
  301. uint32_t default_dispclk;
  302. uint32_t current_dispclk;
  303. uint32_t dp_extclk;
  304. uint32_t max_pixel_clock;
  305. };
  306. /*
  307. * BO.
  308. */
  309. struct amdgpu_bo_list_entry {
  310. struct amdgpu_bo *robj;
  311. struct ttm_validate_buffer tv;
  312. struct amdgpu_bo_va *bo_va;
  313. uint32_t priority;
  314. struct page **user_pages;
  315. int user_invalidated;
  316. };
  317. struct amdgpu_bo_va_mapping {
  318. struct list_head list;
  319. struct interval_tree_node it;
  320. uint64_t offset;
  321. uint64_t flags;
  322. };
  323. /* bo virtual addresses in a specific vm */
  324. struct amdgpu_bo_va {
  325. /* protected by bo being reserved */
  326. struct list_head bo_list;
  327. struct dma_fence *last_pt_update;
  328. unsigned ref_count;
  329. /* protected by vm mutex and spinlock */
  330. struct list_head vm_status;
  331. /* mappings for this bo_va */
  332. struct list_head invalids;
  333. struct list_head valids;
  334. /* constant after initialization */
  335. struct amdgpu_vm *vm;
  336. struct amdgpu_bo *bo;
  337. };
  338. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  339. struct amdgpu_bo {
  340. /* Protected by tbo.reserved */
  341. u32 prefered_domains;
  342. u32 allowed_domains;
  343. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  344. struct ttm_placement placement;
  345. struct ttm_buffer_object tbo;
  346. struct ttm_bo_kmap_obj kmap;
  347. u64 flags;
  348. unsigned pin_count;
  349. void *kptr;
  350. u64 tiling_flags;
  351. u64 metadata_flags;
  352. void *metadata;
  353. u32 metadata_size;
  354. unsigned prime_shared_count;
  355. /* list of all virtual address to which this bo
  356. * is associated to
  357. */
  358. struct list_head va;
  359. /* Constant after initialization */
  360. struct drm_gem_object gem_base;
  361. struct amdgpu_bo *parent;
  362. struct amdgpu_bo *shadow;
  363. struct ttm_bo_kmap_obj dma_buf_vmap;
  364. struct amdgpu_mn *mn;
  365. struct list_head mn_list;
  366. struct list_head shadow_list;
  367. };
  368. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  369. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  370. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  371. struct drm_file *file_priv);
  372. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  373. struct drm_file *file_priv);
  374. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  375. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  376. struct drm_gem_object *
  377. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  378. struct dma_buf_attachment *attach,
  379. struct sg_table *sg);
  380. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  381. struct drm_gem_object *gobj,
  382. int flags);
  383. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  384. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  385. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  386. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  387. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  388. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  389. /* sub-allocation manager, it has to be protected by another lock.
  390. * By conception this is an helper for other part of the driver
  391. * like the indirect buffer or semaphore, which both have their
  392. * locking.
  393. *
  394. * Principe is simple, we keep a list of sub allocation in offset
  395. * order (first entry has offset == 0, last entry has the highest
  396. * offset).
  397. *
  398. * When allocating new object we first check if there is room at
  399. * the end total_size - (last_object_offset + last_object_size) >=
  400. * alloc_size. If so we allocate new object there.
  401. *
  402. * When there is not enough room at the end, we start waiting for
  403. * each sub object until we reach object_offset+object_size >=
  404. * alloc_size, this object then become the sub object we return.
  405. *
  406. * Alignment can't be bigger than page size.
  407. *
  408. * Hole are not considered for allocation to keep things simple.
  409. * Assumption is that there won't be hole (all object on same
  410. * alignment).
  411. */
  412. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  413. struct amdgpu_sa_manager {
  414. wait_queue_head_t wq;
  415. struct amdgpu_bo *bo;
  416. struct list_head *hole;
  417. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  418. struct list_head olist;
  419. unsigned size;
  420. uint64_t gpu_addr;
  421. void *cpu_ptr;
  422. uint32_t domain;
  423. uint32_t align;
  424. };
  425. /* sub-allocation buffer */
  426. struct amdgpu_sa_bo {
  427. struct list_head olist;
  428. struct list_head flist;
  429. struct amdgpu_sa_manager *manager;
  430. unsigned soffset;
  431. unsigned eoffset;
  432. struct dma_fence *fence;
  433. };
  434. /*
  435. * GEM objects.
  436. */
  437. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  438. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  439. int alignment, u32 initial_domain,
  440. u64 flags, bool kernel,
  441. struct drm_gem_object **obj);
  442. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  443. struct drm_device *dev,
  444. struct drm_mode_create_dumb *args);
  445. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  446. struct drm_device *dev,
  447. uint32_t handle, uint64_t *offset_p);
  448. int amdgpu_fence_slab_init(void);
  449. void amdgpu_fence_slab_fini(void);
  450. /*
  451. * GART structures, functions & helpers
  452. */
  453. struct amdgpu_mc;
  454. #define AMDGPU_GPU_PAGE_SIZE 4096
  455. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  456. #define AMDGPU_GPU_PAGE_SHIFT 12
  457. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  458. struct amdgpu_gart {
  459. dma_addr_t table_addr;
  460. struct amdgpu_bo *robj;
  461. void *ptr;
  462. unsigned num_gpu_pages;
  463. unsigned num_cpu_pages;
  464. unsigned table_size;
  465. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  466. struct page **pages;
  467. #endif
  468. bool ready;
  469. /* Asic default pte flags */
  470. uint64_t gart_pte_flags;
  471. const struct amdgpu_gart_funcs *gart_funcs;
  472. };
  473. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  474. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  475. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  476. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  477. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  478. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  479. int amdgpu_gart_init(struct amdgpu_device *adev);
  480. void amdgpu_gart_fini(struct amdgpu_device *adev);
  481. void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  482. int pages);
  483. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  484. int pages, struct page **pagelist,
  485. dma_addr_t *dma_addr, uint64_t flags);
  486. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  487. /*
  488. * GPU MC structures, functions & helpers
  489. */
  490. struct amdgpu_mc {
  491. resource_size_t aper_size;
  492. resource_size_t aper_base;
  493. resource_size_t agp_base;
  494. /* for some chips with <= 32MB we need to lie
  495. * about vram size near mc fb location */
  496. u64 mc_vram_size;
  497. u64 visible_vram_size;
  498. u64 gtt_size;
  499. u64 gtt_start;
  500. u64 gtt_end;
  501. u64 vram_start;
  502. u64 vram_end;
  503. unsigned vram_width;
  504. u64 real_vram_size;
  505. int vram_mtrr;
  506. u64 gtt_base_align;
  507. u64 mc_mask;
  508. const struct firmware *fw; /* MC firmware */
  509. uint32_t fw_version;
  510. struct amdgpu_irq_src vm_fault;
  511. uint32_t vram_type;
  512. uint32_t srbm_soft_reset;
  513. struct amdgpu_mode_mc_save save;
  514. bool prt_warning;
  515. /* apertures */
  516. u64 shared_aperture_start;
  517. u64 shared_aperture_end;
  518. u64 private_aperture_start;
  519. u64 private_aperture_end;
  520. };
  521. /*
  522. * GPU doorbell structures, functions & helpers
  523. */
  524. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  525. {
  526. AMDGPU_DOORBELL_KIQ = 0x000,
  527. AMDGPU_DOORBELL_HIQ = 0x001,
  528. AMDGPU_DOORBELL_DIQ = 0x002,
  529. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  530. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  531. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  532. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  533. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  534. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  535. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  536. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  537. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  538. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  539. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  540. AMDGPU_DOORBELL_IH = 0x1E8,
  541. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  542. AMDGPU_DOORBELL_INVALID = 0xFFFF
  543. } AMDGPU_DOORBELL_ASSIGNMENT;
  544. struct amdgpu_doorbell {
  545. /* doorbell mmio */
  546. resource_size_t base;
  547. resource_size_t size;
  548. u32 __iomem *ptr;
  549. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  550. };
  551. /*
  552. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  553. */
  554. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  555. {
  556. /*
  557. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  558. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  559. * Compute related doorbells are allocated from 0x00 to 0x8a
  560. */
  561. /* kernel scheduling */
  562. AMDGPU_DOORBELL64_KIQ = 0x00,
  563. /* HSA interface queue and debug queue */
  564. AMDGPU_DOORBELL64_HIQ = 0x01,
  565. AMDGPU_DOORBELL64_DIQ = 0x02,
  566. /* Compute engines */
  567. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  568. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  569. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  570. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  571. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  572. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  573. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  574. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  575. /* User queue doorbell range (128 doorbells) */
  576. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  577. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  578. /* Graphics engine */
  579. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  580. /*
  581. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  582. * Graphics voltage island aperture 1
  583. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  584. */
  585. /* sDMA engines */
  586. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  587. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  588. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  589. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  590. /* Interrupt handler */
  591. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  592. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  593. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  594. /* VCN engine */
  595. AMDGPU_DOORBELL64_VCN0 = 0xF8,
  596. AMDGPU_DOORBELL64_VCN1 = 0xF9,
  597. AMDGPU_DOORBELL64_VCN2 = 0xFA,
  598. AMDGPU_DOORBELL64_VCN3 = 0xFB,
  599. AMDGPU_DOORBELL64_VCN4 = 0xFC,
  600. AMDGPU_DOORBELL64_VCN5 = 0xFD,
  601. AMDGPU_DOORBELL64_VCN6 = 0xFE,
  602. AMDGPU_DOORBELL64_VCN7 = 0xFF,
  603. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  604. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  605. } AMDGPU_DOORBELL64_ASSIGNMENT;
  606. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  607. phys_addr_t *aperture_base,
  608. size_t *aperture_size,
  609. size_t *start_offset);
  610. /*
  611. * IRQS.
  612. */
  613. struct amdgpu_flip_work {
  614. struct delayed_work flip_work;
  615. struct work_struct unpin_work;
  616. struct amdgpu_device *adev;
  617. int crtc_id;
  618. u32 target_vblank;
  619. uint64_t base;
  620. struct drm_pending_vblank_event *event;
  621. struct amdgpu_bo *old_abo;
  622. struct dma_fence *excl;
  623. unsigned shared_count;
  624. struct dma_fence **shared;
  625. struct dma_fence_cb cb;
  626. bool async;
  627. };
  628. /*
  629. * CP & rings.
  630. */
  631. struct amdgpu_ib {
  632. struct amdgpu_sa_bo *sa_bo;
  633. uint32_t length_dw;
  634. uint64_t gpu_addr;
  635. uint32_t *ptr;
  636. uint32_t flags;
  637. };
  638. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  639. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  640. struct amdgpu_job **job, struct amdgpu_vm *vm);
  641. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  642. struct amdgpu_job **job);
  643. void amdgpu_job_free_resources(struct amdgpu_job *job);
  644. void amdgpu_job_free(struct amdgpu_job *job);
  645. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  646. struct amd_sched_entity *entity, void *owner,
  647. struct dma_fence **f);
  648. /*
  649. * context related structures
  650. */
  651. struct amdgpu_ctx_ring {
  652. uint64_t sequence;
  653. struct dma_fence **fences;
  654. struct amd_sched_entity entity;
  655. };
  656. struct amdgpu_ctx {
  657. struct kref refcount;
  658. struct amdgpu_device *adev;
  659. unsigned reset_counter;
  660. spinlock_t ring_lock;
  661. struct dma_fence **fences;
  662. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  663. bool preamble_presented;
  664. };
  665. struct amdgpu_ctx_mgr {
  666. struct amdgpu_device *adev;
  667. struct mutex lock;
  668. /* protected by lock */
  669. struct idr ctx_handles;
  670. };
  671. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  672. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  673. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  674. struct dma_fence *fence);
  675. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  676. struct amdgpu_ring *ring, uint64_t seq);
  677. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  678. struct drm_file *filp);
  679. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  680. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  681. /*
  682. * file private structure
  683. */
  684. struct amdgpu_fpriv {
  685. struct amdgpu_vm vm;
  686. struct amdgpu_bo_va *prt_va;
  687. struct mutex bo_list_lock;
  688. struct idr bo_list_handles;
  689. struct amdgpu_ctx_mgr ctx_mgr;
  690. };
  691. /*
  692. * residency list
  693. */
  694. struct amdgpu_bo_list {
  695. struct mutex lock;
  696. struct amdgpu_bo *gds_obj;
  697. struct amdgpu_bo *gws_obj;
  698. struct amdgpu_bo *oa_obj;
  699. unsigned first_userptr;
  700. unsigned num_entries;
  701. struct amdgpu_bo_list_entry *array;
  702. };
  703. struct amdgpu_bo_list *
  704. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  705. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  706. struct list_head *validated);
  707. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  708. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  709. /*
  710. * GFX stuff
  711. */
  712. #include "clearstate_defs.h"
  713. struct amdgpu_rlc_funcs {
  714. void (*enter_safe_mode)(struct amdgpu_device *adev);
  715. void (*exit_safe_mode)(struct amdgpu_device *adev);
  716. };
  717. struct amdgpu_rlc {
  718. /* for power gating */
  719. struct amdgpu_bo *save_restore_obj;
  720. uint64_t save_restore_gpu_addr;
  721. volatile uint32_t *sr_ptr;
  722. const u32 *reg_list;
  723. u32 reg_list_size;
  724. /* for clear state */
  725. struct amdgpu_bo *clear_state_obj;
  726. uint64_t clear_state_gpu_addr;
  727. volatile uint32_t *cs_ptr;
  728. const struct cs_section_def *cs_data;
  729. u32 clear_state_size;
  730. /* for cp tables */
  731. struct amdgpu_bo *cp_table_obj;
  732. uint64_t cp_table_gpu_addr;
  733. volatile uint32_t *cp_table_ptr;
  734. u32 cp_table_size;
  735. /* safe mode for updating CG/PG state */
  736. bool in_safe_mode;
  737. const struct amdgpu_rlc_funcs *funcs;
  738. /* for firmware data */
  739. u32 save_and_restore_offset;
  740. u32 clear_state_descriptor_offset;
  741. u32 avail_scratch_ram_locations;
  742. u32 reg_restore_list_size;
  743. u32 reg_list_format_start;
  744. u32 reg_list_format_separate_start;
  745. u32 starting_offsets_start;
  746. u32 reg_list_format_size_bytes;
  747. u32 reg_list_size_bytes;
  748. u32 *register_list_format;
  749. u32 *register_restore;
  750. };
  751. struct amdgpu_mec {
  752. struct amdgpu_bo *hpd_eop_obj;
  753. u64 hpd_eop_gpu_addr;
  754. u32 num_pipe;
  755. u32 num_mec;
  756. u32 num_queue;
  757. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  758. };
  759. struct amdgpu_kiq {
  760. u64 eop_gpu_addr;
  761. struct amdgpu_bo *eop_obj;
  762. struct amdgpu_ring ring;
  763. struct amdgpu_irq_src irq;
  764. };
  765. /*
  766. * GPU scratch registers structures, functions & helpers
  767. */
  768. struct amdgpu_scratch {
  769. unsigned num_reg;
  770. uint32_t reg_base;
  771. uint32_t free_mask;
  772. };
  773. /*
  774. * GFX configurations
  775. */
  776. #define AMDGPU_GFX_MAX_SE 4
  777. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  778. struct amdgpu_rb_config {
  779. uint32_t rb_backend_disable;
  780. uint32_t user_rb_backend_disable;
  781. uint32_t raster_config;
  782. uint32_t raster_config_1;
  783. };
  784. struct gb_addr_config {
  785. uint16_t pipe_interleave_size;
  786. uint8_t num_pipes;
  787. uint8_t max_compress_frags;
  788. uint8_t num_banks;
  789. uint8_t num_se;
  790. uint8_t num_rb_per_se;
  791. };
  792. struct amdgpu_gfx_config {
  793. unsigned max_shader_engines;
  794. unsigned max_tile_pipes;
  795. unsigned max_cu_per_sh;
  796. unsigned max_sh_per_se;
  797. unsigned max_backends_per_se;
  798. unsigned max_texture_channel_caches;
  799. unsigned max_gprs;
  800. unsigned max_gs_threads;
  801. unsigned max_hw_contexts;
  802. unsigned sc_prim_fifo_size_frontend;
  803. unsigned sc_prim_fifo_size_backend;
  804. unsigned sc_hiz_tile_fifo_size;
  805. unsigned sc_earlyz_tile_fifo_size;
  806. unsigned num_tile_pipes;
  807. unsigned backend_enable_mask;
  808. unsigned mem_max_burst_length_bytes;
  809. unsigned mem_row_size_in_kb;
  810. unsigned shader_engine_tile_size;
  811. unsigned num_gpus;
  812. unsigned multi_gpu_tile_size;
  813. unsigned mc_arb_ramcfg;
  814. unsigned gb_addr_config;
  815. unsigned num_rbs;
  816. uint32_t tile_mode_array[32];
  817. uint32_t macrotile_mode_array[16];
  818. struct gb_addr_config gb_addr_config_fields;
  819. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  820. /* gfx configure feature */
  821. uint32_t double_offchip_lds_buf;
  822. };
  823. struct amdgpu_cu_info {
  824. uint32_t number; /* total active CU number */
  825. uint32_t ao_cu_mask;
  826. uint32_t bitmap[4][4];
  827. };
  828. struct amdgpu_gfx_funcs {
  829. /* get the gpu clock counter */
  830. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  831. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  832. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  833. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  834. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  835. };
  836. struct amdgpu_gfx {
  837. struct mutex gpu_clock_mutex;
  838. struct amdgpu_gfx_config config;
  839. struct amdgpu_rlc rlc;
  840. struct amdgpu_mec mec;
  841. struct amdgpu_kiq kiq;
  842. struct amdgpu_scratch scratch;
  843. const struct firmware *me_fw; /* ME firmware */
  844. uint32_t me_fw_version;
  845. const struct firmware *pfp_fw; /* PFP firmware */
  846. uint32_t pfp_fw_version;
  847. const struct firmware *ce_fw; /* CE firmware */
  848. uint32_t ce_fw_version;
  849. const struct firmware *rlc_fw; /* RLC firmware */
  850. uint32_t rlc_fw_version;
  851. const struct firmware *mec_fw; /* MEC firmware */
  852. uint32_t mec_fw_version;
  853. const struct firmware *mec2_fw; /* MEC2 firmware */
  854. uint32_t mec2_fw_version;
  855. uint32_t me_feature_version;
  856. uint32_t ce_feature_version;
  857. uint32_t pfp_feature_version;
  858. uint32_t rlc_feature_version;
  859. uint32_t mec_feature_version;
  860. uint32_t mec2_feature_version;
  861. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  862. unsigned num_gfx_rings;
  863. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  864. unsigned num_compute_rings;
  865. struct amdgpu_irq_src eop_irq;
  866. struct amdgpu_irq_src priv_reg_irq;
  867. struct amdgpu_irq_src priv_inst_irq;
  868. /* gfx status */
  869. uint32_t gfx_current_status;
  870. /* ce ram size*/
  871. unsigned ce_ram_size;
  872. struct amdgpu_cu_info cu_info;
  873. const struct amdgpu_gfx_funcs *funcs;
  874. /* reset mask */
  875. uint32_t grbm_soft_reset;
  876. uint32_t srbm_soft_reset;
  877. bool in_reset;
  878. };
  879. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  880. unsigned size, struct amdgpu_ib *ib);
  881. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  882. struct dma_fence *f);
  883. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  884. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  885. struct dma_fence **f);
  886. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  887. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  888. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  889. /*
  890. * CS.
  891. */
  892. struct amdgpu_cs_chunk {
  893. uint32_t chunk_id;
  894. uint32_t length_dw;
  895. void *kdata;
  896. };
  897. struct amdgpu_cs_parser {
  898. struct amdgpu_device *adev;
  899. struct drm_file *filp;
  900. struct amdgpu_ctx *ctx;
  901. /* chunks */
  902. unsigned nchunks;
  903. struct amdgpu_cs_chunk *chunks;
  904. /* scheduler job object */
  905. struct amdgpu_job *job;
  906. /* buffer objects */
  907. struct ww_acquire_ctx ticket;
  908. struct amdgpu_bo_list *bo_list;
  909. struct amdgpu_bo_list_entry vm_pd;
  910. struct list_head validated;
  911. struct dma_fence *fence;
  912. uint64_t bytes_moved_threshold;
  913. uint64_t bytes_moved;
  914. struct amdgpu_bo_list_entry *evictable;
  915. /* user fence */
  916. struct amdgpu_bo_list_entry uf_entry;
  917. };
  918. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  919. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  920. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  921. #define AMDGPU_VM_DOMAIN (1 << 3) /* bit set means in virtual memory context */
  922. struct amdgpu_job {
  923. struct amd_sched_job base;
  924. struct amdgpu_device *adev;
  925. struct amdgpu_vm *vm;
  926. struct amdgpu_ring *ring;
  927. struct amdgpu_sync sync;
  928. struct amdgpu_ib *ibs;
  929. struct dma_fence *fence; /* the hw fence */
  930. uint32_t preamble_status;
  931. uint32_t num_ibs;
  932. void *owner;
  933. uint64_t fence_ctx; /* the fence_context this job uses */
  934. bool vm_needs_flush;
  935. unsigned vm_id;
  936. uint64_t vm_pd_addr;
  937. uint32_t gds_base, gds_size;
  938. uint32_t gws_base, gws_size;
  939. uint32_t oa_base, oa_size;
  940. /* user fence handling */
  941. uint64_t uf_addr;
  942. uint64_t uf_sequence;
  943. };
  944. #define to_amdgpu_job(sched_job) \
  945. container_of((sched_job), struct amdgpu_job, base)
  946. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  947. uint32_t ib_idx, int idx)
  948. {
  949. return p->job->ibs[ib_idx].ptr[idx];
  950. }
  951. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  952. uint32_t ib_idx, int idx,
  953. uint32_t value)
  954. {
  955. p->job->ibs[ib_idx].ptr[idx] = value;
  956. }
  957. /*
  958. * Writeback
  959. */
  960. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  961. struct amdgpu_wb {
  962. struct amdgpu_bo *wb_obj;
  963. volatile uint32_t *wb;
  964. uint64_t gpu_addr;
  965. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  966. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  967. };
  968. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  969. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  970. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
  971. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
  972. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  973. /*
  974. * SDMA
  975. */
  976. struct amdgpu_sdma_instance {
  977. /* SDMA firmware */
  978. const struct firmware *fw;
  979. uint32_t fw_version;
  980. uint32_t feature_version;
  981. struct amdgpu_ring ring;
  982. bool burst_nop;
  983. };
  984. struct amdgpu_sdma {
  985. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  986. #ifdef CONFIG_DRM_AMDGPU_SI
  987. //SI DMA has a difference trap irq number for the second engine
  988. struct amdgpu_irq_src trap_irq_1;
  989. #endif
  990. struct amdgpu_irq_src trap_irq;
  991. struct amdgpu_irq_src illegal_inst_irq;
  992. int num_instances;
  993. uint32_t srbm_soft_reset;
  994. };
  995. /*
  996. * Firmware
  997. */
  998. enum amdgpu_firmware_load_type {
  999. AMDGPU_FW_LOAD_DIRECT = 0,
  1000. AMDGPU_FW_LOAD_SMU,
  1001. AMDGPU_FW_LOAD_PSP,
  1002. };
  1003. struct amdgpu_firmware {
  1004. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1005. enum amdgpu_firmware_load_type load_type;
  1006. struct amdgpu_bo *fw_buf;
  1007. unsigned int fw_size;
  1008. };
  1009. /*
  1010. * Benchmarking
  1011. */
  1012. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1013. /*
  1014. * Testing
  1015. */
  1016. void amdgpu_test_moves(struct amdgpu_device *adev);
  1017. /*
  1018. * MMU Notifier
  1019. */
  1020. #if defined(CONFIG_MMU_NOTIFIER)
  1021. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1022. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1023. #else
  1024. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1025. {
  1026. return -ENODEV;
  1027. }
  1028. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1029. #endif
  1030. /*
  1031. * Debugfs
  1032. */
  1033. struct amdgpu_debugfs {
  1034. const struct drm_info_list *files;
  1035. unsigned num_files;
  1036. };
  1037. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1038. const struct drm_info_list *files,
  1039. unsigned nfiles);
  1040. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1041. #if defined(CONFIG_DEBUG_FS)
  1042. int amdgpu_debugfs_init(struct drm_minor *minor);
  1043. #endif
  1044. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1045. /*
  1046. * amdgpu smumgr functions
  1047. */
  1048. struct amdgpu_smumgr_funcs {
  1049. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1050. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1051. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1052. };
  1053. /*
  1054. * amdgpu smumgr
  1055. */
  1056. struct amdgpu_smumgr {
  1057. struct amdgpu_bo *toc_buf;
  1058. struct amdgpu_bo *smu_buf;
  1059. /* asic priv smu data */
  1060. void *priv;
  1061. spinlock_t smu_lock;
  1062. /* smumgr functions */
  1063. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1064. /* ucode loading complete flag */
  1065. uint32_t fw_flags;
  1066. };
  1067. /*
  1068. * ASIC specific register table accessible by UMD
  1069. */
  1070. struct amdgpu_allowed_register_entry {
  1071. uint32_t reg_offset;
  1072. bool untouched;
  1073. bool grbm_indexed;
  1074. };
  1075. /*
  1076. * ASIC specific functions.
  1077. */
  1078. struct amdgpu_asic_funcs {
  1079. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1080. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1081. u8 *bios, u32 length_bytes);
  1082. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1083. u32 sh_num, u32 reg_offset, u32 *value);
  1084. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1085. int (*reset)(struct amdgpu_device *adev);
  1086. /* get the reference clock */
  1087. u32 (*get_xclk)(struct amdgpu_device *adev);
  1088. /* MM block clocks */
  1089. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1090. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1091. /* static power management */
  1092. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1093. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1094. /* get config memsize register */
  1095. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1096. };
  1097. /*
  1098. * IOCTL.
  1099. */
  1100. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1101. struct drm_file *filp);
  1102. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1103. struct drm_file *filp);
  1104. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1105. struct drm_file *filp);
  1106. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1107. struct drm_file *filp);
  1108. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1109. struct drm_file *filp);
  1110. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1111. struct drm_file *filp);
  1112. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1113. struct drm_file *filp);
  1114. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1115. struct drm_file *filp);
  1116. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1117. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1118. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1119. struct drm_file *filp);
  1120. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1121. struct drm_file *filp);
  1122. /* VRAM scratch page for HDP bug, default vram page */
  1123. struct amdgpu_vram_scratch {
  1124. struct amdgpu_bo *robj;
  1125. volatile uint32_t *ptr;
  1126. u64 gpu_addr;
  1127. };
  1128. /*
  1129. * ACPI
  1130. */
  1131. struct amdgpu_atif_notification_cfg {
  1132. bool enabled;
  1133. int command_code;
  1134. };
  1135. struct amdgpu_atif_notifications {
  1136. bool display_switch;
  1137. bool expansion_mode_change;
  1138. bool thermal_state;
  1139. bool forced_power_state;
  1140. bool system_power_state;
  1141. bool display_conf_change;
  1142. bool px_gfx_switch;
  1143. bool brightness_change;
  1144. bool dgpu_display_event;
  1145. };
  1146. struct amdgpu_atif_functions {
  1147. bool system_params;
  1148. bool sbios_requests;
  1149. bool select_active_disp;
  1150. bool lid_state;
  1151. bool get_tv_standard;
  1152. bool set_tv_standard;
  1153. bool get_panel_expansion_mode;
  1154. bool set_panel_expansion_mode;
  1155. bool temperature_change;
  1156. bool graphics_device_types;
  1157. };
  1158. struct amdgpu_atif {
  1159. struct amdgpu_atif_notifications notifications;
  1160. struct amdgpu_atif_functions functions;
  1161. struct amdgpu_atif_notification_cfg notification_cfg;
  1162. struct amdgpu_encoder *encoder_for_bl;
  1163. };
  1164. struct amdgpu_atcs_functions {
  1165. bool get_ext_state;
  1166. bool pcie_perf_req;
  1167. bool pcie_dev_rdy;
  1168. bool pcie_bus_width;
  1169. };
  1170. struct amdgpu_atcs {
  1171. struct amdgpu_atcs_functions functions;
  1172. };
  1173. /*
  1174. * CGS
  1175. */
  1176. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1177. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1178. /*
  1179. * Core structure, functions and helpers.
  1180. */
  1181. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1182. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1183. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1184. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1185. struct amdgpu_device {
  1186. struct device *dev;
  1187. struct drm_device *ddev;
  1188. struct pci_dev *pdev;
  1189. #ifdef CONFIG_DRM_AMD_ACP
  1190. struct amdgpu_acp acp;
  1191. #endif
  1192. /* ASIC */
  1193. enum amd_asic_type asic_type;
  1194. uint32_t family;
  1195. uint32_t rev_id;
  1196. uint32_t external_rev_id;
  1197. unsigned long flags;
  1198. int usec_timeout;
  1199. const struct amdgpu_asic_funcs *asic_funcs;
  1200. bool shutdown;
  1201. bool need_dma32;
  1202. bool accel_working;
  1203. struct work_struct reset_work;
  1204. struct notifier_block acpi_nb;
  1205. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1206. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1207. unsigned debugfs_count;
  1208. #if defined(CONFIG_DEBUG_FS)
  1209. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1210. #endif
  1211. struct amdgpu_atif atif;
  1212. struct amdgpu_atcs atcs;
  1213. struct mutex srbm_mutex;
  1214. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1215. struct mutex grbm_idx_mutex;
  1216. struct dev_pm_domain vga_pm_domain;
  1217. bool have_disp_power_ref;
  1218. /* BIOS */
  1219. bool is_atom_fw;
  1220. uint8_t *bios;
  1221. uint32_t bios_size;
  1222. struct amdgpu_bo *stollen_vga_memory;
  1223. uint32_t bios_scratch_reg_offset;
  1224. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1225. /* Register/doorbell mmio */
  1226. resource_size_t rmmio_base;
  1227. resource_size_t rmmio_size;
  1228. void __iomem *rmmio;
  1229. /* protects concurrent MM_INDEX/DATA based register access */
  1230. spinlock_t mmio_idx_lock;
  1231. /* protects concurrent SMC based register access */
  1232. spinlock_t smc_idx_lock;
  1233. amdgpu_rreg_t smc_rreg;
  1234. amdgpu_wreg_t smc_wreg;
  1235. /* protects concurrent PCIE register access */
  1236. spinlock_t pcie_idx_lock;
  1237. amdgpu_rreg_t pcie_rreg;
  1238. amdgpu_wreg_t pcie_wreg;
  1239. amdgpu_rreg_t pciep_rreg;
  1240. amdgpu_wreg_t pciep_wreg;
  1241. /* protects concurrent UVD register access */
  1242. spinlock_t uvd_ctx_idx_lock;
  1243. amdgpu_rreg_t uvd_ctx_rreg;
  1244. amdgpu_wreg_t uvd_ctx_wreg;
  1245. /* protects concurrent DIDT register access */
  1246. spinlock_t didt_idx_lock;
  1247. amdgpu_rreg_t didt_rreg;
  1248. amdgpu_wreg_t didt_wreg;
  1249. /* protects concurrent gc_cac register access */
  1250. spinlock_t gc_cac_idx_lock;
  1251. amdgpu_rreg_t gc_cac_rreg;
  1252. amdgpu_wreg_t gc_cac_wreg;
  1253. /* protects concurrent ENDPOINT (audio) register access */
  1254. spinlock_t audio_endpt_idx_lock;
  1255. amdgpu_block_rreg_t audio_endpt_rreg;
  1256. amdgpu_block_wreg_t audio_endpt_wreg;
  1257. void __iomem *rio_mem;
  1258. resource_size_t rio_mem_size;
  1259. struct amdgpu_doorbell doorbell;
  1260. /* clock/pll info */
  1261. struct amdgpu_clock clock;
  1262. /* MC */
  1263. struct amdgpu_mc mc;
  1264. struct amdgpu_gart gart;
  1265. struct amdgpu_dummy_page dummy_page;
  1266. struct amdgpu_vm_manager vm_manager;
  1267. /* memory management */
  1268. struct amdgpu_mman mman;
  1269. struct amdgpu_vram_scratch vram_scratch;
  1270. struct amdgpu_wb wb;
  1271. atomic64_t vram_usage;
  1272. atomic64_t vram_vis_usage;
  1273. atomic64_t gtt_usage;
  1274. atomic64_t num_bytes_moved;
  1275. atomic64_t num_evictions;
  1276. atomic_t gpu_reset_counter;
  1277. /* data for buffer migration throttling */
  1278. struct {
  1279. spinlock_t lock;
  1280. s64 last_update_us;
  1281. s64 accum_us; /* accumulated microseconds */
  1282. u32 log2_max_MBps;
  1283. } mm_stats;
  1284. /* display */
  1285. bool enable_virtual_display;
  1286. struct amdgpu_mode_info mode_info;
  1287. struct work_struct hotplug_work;
  1288. struct amdgpu_irq_src crtc_irq;
  1289. struct amdgpu_irq_src pageflip_irq;
  1290. struct amdgpu_irq_src hpd_irq;
  1291. /* rings */
  1292. u64 fence_context;
  1293. unsigned num_rings;
  1294. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1295. bool ib_pool_ready;
  1296. struct amdgpu_sa_manager ring_tmp_bo;
  1297. /* interrupts */
  1298. struct amdgpu_irq irq;
  1299. /* powerplay */
  1300. struct amd_powerplay powerplay;
  1301. bool pp_enabled;
  1302. bool pp_force_state_enabled;
  1303. /* dpm */
  1304. struct amdgpu_pm pm;
  1305. u32 cg_flags;
  1306. u32 pg_flags;
  1307. /* amdgpu smumgr */
  1308. struct amdgpu_smumgr smu;
  1309. /* gfx */
  1310. struct amdgpu_gfx gfx;
  1311. /* sdma */
  1312. struct amdgpu_sdma sdma;
  1313. /* uvd */
  1314. struct amdgpu_uvd uvd;
  1315. /* vce */
  1316. struct amdgpu_vce vce;
  1317. /* firmwares */
  1318. struct amdgpu_firmware firmware;
  1319. /* GDS */
  1320. struct amdgpu_gds gds;
  1321. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1322. int num_ip_blocks;
  1323. struct mutex mn_lock;
  1324. DECLARE_HASHTABLE(mn_hash, 7);
  1325. /* tracking pinned memory */
  1326. u64 vram_pin_size;
  1327. u64 invisible_pin_size;
  1328. u64 gart_pin_size;
  1329. /* amdkfd interface */
  1330. struct kfd_dev *kfd;
  1331. struct amdgpu_virt virt;
  1332. /* link all shadow bo */
  1333. struct list_head shadow_list;
  1334. struct mutex shadow_list_lock;
  1335. /* link all gtt */
  1336. spinlock_t gtt_list_lock;
  1337. struct list_head gtt_list;
  1338. /* record hw reset is performed */
  1339. bool has_hw_reset;
  1340. };
  1341. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1342. {
  1343. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1344. }
  1345. bool amdgpu_device_is_px(struct drm_device *dev);
  1346. int amdgpu_device_init(struct amdgpu_device *adev,
  1347. struct drm_device *ddev,
  1348. struct pci_dev *pdev,
  1349. uint32_t flags);
  1350. void amdgpu_device_fini(struct amdgpu_device *adev);
  1351. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1352. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1353. uint32_t acc_flags);
  1354. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1355. uint32_t acc_flags);
  1356. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1357. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1358. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1359. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1360. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1361. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1362. /*
  1363. * Registers read & write functions.
  1364. */
  1365. #define AMDGPU_REGS_IDX (1<<0)
  1366. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1367. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1368. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1369. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1370. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1371. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1372. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1373. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1374. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1375. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1376. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1377. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1378. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1379. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1380. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1381. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1382. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1383. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1384. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1385. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1386. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1387. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1388. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1389. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1390. #define WREG32_P(reg, val, mask) \
  1391. do { \
  1392. uint32_t tmp_ = RREG32(reg); \
  1393. tmp_ &= (mask); \
  1394. tmp_ |= ((val) & ~(mask)); \
  1395. WREG32(reg, tmp_); \
  1396. } while (0)
  1397. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1398. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1399. #define WREG32_PLL_P(reg, val, mask) \
  1400. do { \
  1401. uint32_t tmp_ = RREG32_PLL(reg); \
  1402. tmp_ &= (mask); \
  1403. tmp_ |= ((val) & ~(mask)); \
  1404. WREG32_PLL(reg, tmp_); \
  1405. } while (0)
  1406. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1407. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1408. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1409. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1410. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1411. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1412. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1413. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1414. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1415. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1416. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1417. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1418. #define REG_GET_FIELD(value, reg, field) \
  1419. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1420. #define WREG32_FIELD(reg, field, val) \
  1421. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1422. /*
  1423. * BIOS helpers.
  1424. */
  1425. #define RBIOS8(i) (adev->bios[i])
  1426. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1427. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1428. /*
  1429. * RING helpers.
  1430. */
  1431. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1432. {
  1433. if (ring->count_dw <= 0)
  1434. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1435. ring->ring[ring->wptr++ & ring->buf_mask] = v;
  1436. ring->wptr &= ring->ptr_mask;
  1437. ring->count_dw--;
  1438. }
  1439. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
  1440. {
  1441. unsigned occupied, chunk1, chunk2;
  1442. void *dst;
  1443. if (ring->count_dw < count_dw) {
  1444. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1445. } else {
  1446. occupied = ring->wptr & ring->ptr_mask;
  1447. dst = (void *)&ring->ring[occupied];
  1448. chunk1 = ring->ptr_mask + 1 - occupied;
  1449. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  1450. chunk2 = count_dw - chunk1;
  1451. chunk1 <<= 2;
  1452. chunk2 <<= 2;
  1453. if (chunk1)
  1454. memcpy(dst, src, chunk1);
  1455. if (chunk2) {
  1456. src += chunk1;
  1457. dst = (void *)ring->ring;
  1458. memcpy(dst, src, chunk2);
  1459. }
  1460. ring->wptr += count_dw;
  1461. ring->wptr &= ring->ptr_mask;
  1462. ring->count_dw -= count_dw;
  1463. }
  1464. }
  1465. static inline struct amdgpu_sdma_instance *
  1466. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1467. {
  1468. struct amdgpu_device *adev = ring->adev;
  1469. int i;
  1470. for (i = 0; i < adev->sdma.num_instances; i++)
  1471. if (&adev->sdma.instance[i].ring == ring)
  1472. break;
  1473. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1474. return &adev->sdma.instance[i];
  1475. else
  1476. return NULL;
  1477. }
  1478. /*
  1479. * ASICs macro.
  1480. */
  1481. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1482. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1483. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1484. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1485. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1486. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1487. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1488. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1489. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1490. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1491. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1492. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1493. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1494. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1495. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1496. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1497. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1498. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1499. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1500. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1501. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1502. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1503. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1504. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1505. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1506. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1507. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1508. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1509. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1510. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1511. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1512. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1513. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1514. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1515. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1516. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1517. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1518. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1519. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1520. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1521. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1522. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1523. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1524. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1525. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1526. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1527. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1528. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1529. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1530. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1531. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1532. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1533. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1534. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1535. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1536. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1537. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1538. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1539. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1540. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1541. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1542. /* Common functions */
  1543. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1544. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1545. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1546. bool amdgpu_need_post(struct amdgpu_device *adev);
  1547. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1548. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1549. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1550. u32 ip_instance, u32 ring,
  1551. struct amdgpu_ring **out_ring);
  1552. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
  1553. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1554. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1555. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1556. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1557. uint32_t flags);
  1558. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1559. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1560. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1561. unsigned long end);
  1562. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1563. int *last_invalidated);
  1564. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1565. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1566. struct ttm_mem_reg *mem);
  1567. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1568. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1569. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1570. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1571. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1572. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1573. const u32 *registers,
  1574. const u32 array_size);
  1575. bool amdgpu_device_is_px(struct drm_device *dev);
  1576. /* atpx handler */
  1577. #if defined(CONFIG_VGA_SWITCHEROO)
  1578. void amdgpu_register_atpx_handler(void);
  1579. void amdgpu_unregister_atpx_handler(void);
  1580. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1581. bool amdgpu_is_atpx_hybrid(void);
  1582. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1583. #else
  1584. static inline void amdgpu_register_atpx_handler(void) {}
  1585. static inline void amdgpu_unregister_atpx_handler(void) {}
  1586. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1587. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1588. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1589. #endif
  1590. /*
  1591. * KMS
  1592. */
  1593. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1594. extern const int amdgpu_max_kms_ioctl;
  1595. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1596. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1597. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1598. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1599. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1600. struct drm_file *file_priv);
  1601. int amdgpu_suspend(struct amdgpu_device *adev);
  1602. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1603. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1604. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1605. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1606. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1607. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  1608. int *max_error,
  1609. struct timeval *vblank_time,
  1610. unsigned flags);
  1611. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1612. unsigned long arg);
  1613. /*
  1614. * functions used by amdgpu_encoder.c
  1615. */
  1616. struct amdgpu_afmt_acr {
  1617. u32 clock;
  1618. int n_32khz;
  1619. int cts_32khz;
  1620. int n_44_1khz;
  1621. int cts_44_1khz;
  1622. int n_48khz;
  1623. int cts_48khz;
  1624. };
  1625. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1626. /* amdgpu_acpi.c */
  1627. #if defined(CONFIG_ACPI)
  1628. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1629. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1630. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1631. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1632. u8 perf_req, bool advertise);
  1633. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1634. #else
  1635. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1636. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1637. #endif
  1638. struct amdgpu_bo_va_mapping *
  1639. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1640. uint64_t addr, struct amdgpu_bo **bo);
  1641. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1642. #include "amdgpu_object.h"
  1643. #endif