amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct reservation_object *resv,
  47. struct drm_gem_object **obj)
  48. {
  49. struct amdgpu_bo *bo;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. retry:
  57. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  58. flags, NULL, resv, 0, &bo);
  59. if (r) {
  60. if (r != -ERESTARTSYS) {
  61. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  62. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  63. goto retry;
  64. }
  65. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  66. size, initial_domain, alignment, r);
  67. }
  68. return r;
  69. }
  70. *obj = &bo->gem_base;
  71. return 0;
  72. }
  73. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  74. {
  75. struct drm_device *ddev = adev->ddev;
  76. struct drm_file *file;
  77. mutex_lock(&ddev->filelist_mutex);
  78. list_for_each_entry(file, &ddev->filelist, lhead) {
  79. struct drm_gem_object *gobj;
  80. int handle;
  81. WARN_ONCE(1, "Still active user space clients!\n");
  82. spin_lock(&file->table_lock);
  83. idr_for_each_entry(&file->object_idr, gobj, handle) {
  84. WARN_ONCE(1, "And also active allocations!\n");
  85. drm_gem_object_put_unlocked(gobj);
  86. }
  87. idr_destroy(&file->object_idr);
  88. spin_unlock(&file->table_lock);
  89. }
  90. mutex_unlock(&ddev->filelist_mutex);
  91. }
  92. /*
  93. * Call from drm_gem_handle_create which appear in both new and open ioctl
  94. * case.
  95. */
  96. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  97. struct drm_file *file_priv)
  98. {
  99. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  100. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  101. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  102. struct amdgpu_vm *vm = &fpriv->vm;
  103. struct amdgpu_bo_va *bo_va;
  104. struct mm_struct *mm;
  105. int r;
  106. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  107. if (mm && mm != current->mm)
  108. return -EPERM;
  109. if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
  110. abo->tbo.resv != vm->root.base.bo->tbo.resv)
  111. return -EPERM;
  112. r = amdgpu_bo_reserve(abo, false);
  113. if (r)
  114. return r;
  115. bo_va = amdgpu_vm_bo_find(vm, abo);
  116. if (!bo_va) {
  117. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  118. } else {
  119. ++bo_va->ref_count;
  120. }
  121. amdgpu_bo_unreserve(abo);
  122. return 0;
  123. }
  124. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  125. struct drm_file *file_priv)
  126. {
  127. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  128. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  129. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  130. struct amdgpu_vm *vm = &fpriv->vm;
  131. struct amdgpu_bo_list_entry vm_pd;
  132. struct list_head list, duplicates;
  133. struct ttm_validate_buffer tv;
  134. struct ww_acquire_ctx ticket;
  135. struct amdgpu_bo_va *bo_va;
  136. int r;
  137. INIT_LIST_HEAD(&list);
  138. INIT_LIST_HEAD(&duplicates);
  139. tv.bo = &bo->tbo;
  140. tv.shared = true;
  141. list_add(&tv.head, &list);
  142. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  143. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  144. if (r) {
  145. dev_err(adev->dev, "leaking bo va because "
  146. "we fail to reserve bo (%d)\n", r);
  147. return;
  148. }
  149. bo_va = amdgpu_vm_bo_find(vm, bo);
  150. if (bo_va && --bo_va->ref_count == 0) {
  151. amdgpu_vm_bo_rmv(adev, bo_va);
  152. if (amdgpu_vm_ready(vm)) {
  153. struct dma_fence *fence = NULL;
  154. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  155. if (unlikely(r)) {
  156. dev_err(adev->dev, "failed to clear page "
  157. "tables on GEM object close (%d)\n", r);
  158. }
  159. if (fence) {
  160. amdgpu_bo_fence(bo, fence, true);
  161. dma_fence_put(fence);
  162. }
  163. }
  164. }
  165. ttm_eu_backoff_reservation(&ticket, &list);
  166. }
  167. /*
  168. * GEM ioctls.
  169. */
  170. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  171. struct drm_file *filp)
  172. {
  173. struct amdgpu_device *adev = dev->dev_private;
  174. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  175. struct amdgpu_vm *vm = &fpriv->vm;
  176. union drm_amdgpu_gem_create *args = data;
  177. uint64_t flags = args->in.domain_flags;
  178. uint64_t size = args->in.bo_size;
  179. struct reservation_object *resv = NULL;
  180. struct drm_gem_object *gobj;
  181. uint32_t handle;
  182. int r;
  183. /* reject invalid gem flags */
  184. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  185. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  186. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  187. AMDGPU_GEM_CREATE_VRAM_CLEARED |
  188. AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
  189. AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
  190. return -EINVAL;
  191. /* reject invalid gem domains */
  192. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  193. AMDGPU_GEM_DOMAIN_GTT |
  194. AMDGPU_GEM_DOMAIN_VRAM |
  195. AMDGPU_GEM_DOMAIN_GDS |
  196. AMDGPU_GEM_DOMAIN_GWS |
  197. AMDGPU_GEM_DOMAIN_OA))
  198. return -EINVAL;
  199. /* create a gem object to contain this object in */
  200. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  201. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  202. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  203. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  204. size = size << AMDGPU_GDS_SHIFT;
  205. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  206. size = size << AMDGPU_GWS_SHIFT;
  207. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  208. size = size << AMDGPU_OA_SHIFT;
  209. else
  210. return -EINVAL;
  211. }
  212. size = roundup(size, PAGE_SIZE);
  213. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  214. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  215. if (r)
  216. return r;
  217. resv = vm->root.base.bo->tbo.resv;
  218. }
  219. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  220. (u32)(0xffffffff & args->in.domains),
  221. flags, false, resv, &gobj);
  222. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  223. if (!r) {
  224. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  225. abo->parent = amdgpu_bo_ref(vm->root.base.bo);
  226. }
  227. amdgpu_bo_unreserve(vm->root.base.bo);
  228. }
  229. if (r)
  230. return r;
  231. r = drm_gem_handle_create(filp, gobj, &handle);
  232. /* drop reference from allocate - handle holds it now */
  233. drm_gem_object_put_unlocked(gobj);
  234. if (r)
  235. return r;
  236. memset(args, 0, sizeof(*args));
  237. args->out.handle = handle;
  238. return 0;
  239. }
  240. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  241. struct drm_file *filp)
  242. {
  243. struct amdgpu_device *adev = dev->dev_private;
  244. struct drm_amdgpu_gem_userptr *args = data;
  245. struct drm_gem_object *gobj;
  246. struct amdgpu_bo *bo;
  247. uint32_t handle;
  248. int r;
  249. if (offset_in_page(args->addr | args->size))
  250. return -EINVAL;
  251. /* reject unknown flag values */
  252. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  253. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  254. AMDGPU_GEM_USERPTR_REGISTER))
  255. return -EINVAL;
  256. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  257. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  258. /* if we want to write to it we must install a MMU notifier */
  259. return -EACCES;
  260. }
  261. /* create a gem object to contain this object in */
  262. r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
  263. 0, 0, NULL, &gobj);
  264. if (r)
  265. return r;
  266. bo = gem_to_amdgpu_bo(gobj);
  267. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  268. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  269. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  270. if (r)
  271. goto release_object;
  272. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  273. r = amdgpu_mn_register(bo, args->addr);
  274. if (r)
  275. goto release_object;
  276. }
  277. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  278. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  279. bo->tbo.ttm->pages);
  280. if (r)
  281. goto unlock_mmap_sem;
  282. r = amdgpu_bo_reserve(bo, true);
  283. if (r)
  284. goto free_pages;
  285. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  286. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  287. amdgpu_bo_unreserve(bo);
  288. if (r)
  289. goto free_pages;
  290. }
  291. r = drm_gem_handle_create(filp, gobj, &handle);
  292. /* drop reference from allocate - handle holds it now */
  293. drm_gem_object_put_unlocked(gobj);
  294. if (r)
  295. return r;
  296. args->handle = handle;
  297. return 0;
  298. free_pages:
  299. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  300. unlock_mmap_sem:
  301. up_read(&current->mm->mmap_sem);
  302. release_object:
  303. drm_gem_object_put_unlocked(gobj);
  304. return r;
  305. }
  306. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  307. struct drm_device *dev,
  308. uint32_t handle, uint64_t *offset_p)
  309. {
  310. struct drm_gem_object *gobj;
  311. struct amdgpu_bo *robj;
  312. gobj = drm_gem_object_lookup(filp, handle);
  313. if (gobj == NULL) {
  314. return -ENOENT;
  315. }
  316. robj = gem_to_amdgpu_bo(gobj);
  317. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  318. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  319. drm_gem_object_put_unlocked(gobj);
  320. return -EPERM;
  321. }
  322. *offset_p = amdgpu_bo_mmap_offset(robj);
  323. drm_gem_object_put_unlocked(gobj);
  324. return 0;
  325. }
  326. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  327. struct drm_file *filp)
  328. {
  329. union drm_amdgpu_gem_mmap *args = data;
  330. uint32_t handle = args->in.handle;
  331. memset(args, 0, sizeof(*args));
  332. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  333. }
  334. /**
  335. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  336. *
  337. * @timeout_ns: timeout in ns
  338. *
  339. * Calculate the timeout in jiffies from an absolute timeout in ns.
  340. */
  341. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  342. {
  343. unsigned long timeout_jiffies;
  344. ktime_t timeout;
  345. /* clamp timeout if it's to large */
  346. if (((int64_t)timeout_ns) < 0)
  347. return MAX_SCHEDULE_TIMEOUT;
  348. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  349. if (ktime_to_ns(timeout) < 0)
  350. return 0;
  351. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  352. /* clamp timeout to avoid unsigned-> signed overflow */
  353. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  354. return MAX_SCHEDULE_TIMEOUT - 1;
  355. return timeout_jiffies;
  356. }
  357. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  358. struct drm_file *filp)
  359. {
  360. union drm_amdgpu_gem_wait_idle *args = data;
  361. struct drm_gem_object *gobj;
  362. struct amdgpu_bo *robj;
  363. uint32_t handle = args->in.handle;
  364. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  365. int r = 0;
  366. long ret;
  367. gobj = drm_gem_object_lookup(filp, handle);
  368. if (gobj == NULL) {
  369. return -ENOENT;
  370. }
  371. robj = gem_to_amdgpu_bo(gobj);
  372. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  373. timeout);
  374. /* ret == 0 means not signaled,
  375. * ret > 0 means signaled
  376. * ret < 0 means interrupted before timeout
  377. */
  378. if (ret >= 0) {
  379. memset(args, 0, sizeof(*args));
  380. args->out.status = (ret == 0);
  381. } else
  382. r = ret;
  383. drm_gem_object_put_unlocked(gobj);
  384. return r;
  385. }
  386. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  387. struct drm_file *filp)
  388. {
  389. struct drm_amdgpu_gem_metadata *args = data;
  390. struct drm_gem_object *gobj;
  391. struct amdgpu_bo *robj;
  392. int r = -1;
  393. DRM_DEBUG("%d \n", args->handle);
  394. gobj = drm_gem_object_lookup(filp, args->handle);
  395. if (gobj == NULL)
  396. return -ENOENT;
  397. robj = gem_to_amdgpu_bo(gobj);
  398. r = amdgpu_bo_reserve(robj, false);
  399. if (unlikely(r != 0))
  400. goto out;
  401. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  402. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  403. r = amdgpu_bo_get_metadata(robj, args->data.data,
  404. sizeof(args->data.data),
  405. &args->data.data_size_bytes,
  406. &args->data.flags);
  407. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  408. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  409. r = -EINVAL;
  410. goto unreserve;
  411. }
  412. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  413. if (!r)
  414. r = amdgpu_bo_set_metadata(robj, args->data.data,
  415. args->data.data_size_bytes,
  416. args->data.flags);
  417. }
  418. unreserve:
  419. amdgpu_bo_unreserve(robj);
  420. out:
  421. drm_gem_object_put_unlocked(gobj);
  422. return r;
  423. }
  424. /**
  425. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  426. *
  427. * @adev: amdgpu_device pointer
  428. * @vm: vm to update
  429. * @bo_va: bo_va to update
  430. * @list: validation list
  431. * @operation: map, unmap or clear
  432. *
  433. * Update the bo_va directly after setting its address. Errors are not
  434. * vital here, so they are not reported back to userspace.
  435. */
  436. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  437. struct amdgpu_vm *vm,
  438. struct amdgpu_bo_va *bo_va,
  439. struct list_head *list,
  440. uint32_t operation)
  441. {
  442. int r;
  443. if (!amdgpu_vm_ready(vm))
  444. return;
  445. r = amdgpu_vm_update_directories(adev, vm);
  446. if (r)
  447. goto error;
  448. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  449. if (r)
  450. goto error;
  451. if (operation == AMDGPU_VA_OP_MAP ||
  452. operation == AMDGPU_VA_OP_REPLACE)
  453. r = amdgpu_vm_bo_update(adev, bo_va, false);
  454. error:
  455. if (r && r != -ERESTARTSYS)
  456. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  457. }
  458. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  459. struct drm_file *filp)
  460. {
  461. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  462. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  463. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  464. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  465. AMDGPU_VM_PAGE_PRT;
  466. struct drm_amdgpu_gem_va *args = data;
  467. struct drm_gem_object *gobj;
  468. struct amdgpu_device *adev = dev->dev_private;
  469. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  470. struct amdgpu_bo *abo;
  471. struct amdgpu_bo_va *bo_va;
  472. struct amdgpu_bo_list_entry vm_pd;
  473. struct ttm_validate_buffer tv;
  474. struct ww_acquire_ctx ticket;
  475. struct list_head list, duplicates;
  476. uint64_t va_flags;
  477. int r = 0;
  478. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  479. dev_err(&dev->pdev->dev,
  480. "va_address 0x%lX is in reserved area 0x%X\n",
  481. (unsigned long)args->va_address,
  482. AMDGPU_VA_RESERVED_SIZE);
  483. return -EINVAL;
  484. }
  485. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  486. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  487. args->flags);
  488. return -EINVAL;
  489. }
  490. switch (args->operation) {
  491. case AMDGPU_VA_OP_MAP:
  492. case AMDGPU_VA_OP_UNMAP:
  493. case AMDGPU_VA_OP_CLEAR:
  494. case AMDGPU_VA_OP_REPLACE:
  495. break;
  496. default:
  497. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  498. args->operation);
  499. return -EINVAL;
  500. }
  501. INIT_LIST_HEAD(&list);
  502. INIT_LIST_HEAD(&duplicates);
  503. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  504. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  505. gobj = drm_gem_object_lookup(filp, args->handle);
  506. if (gobj == NULL)
  507. return -ENOENT;
  508. abo = gem_to_amdgpu_bo(gobj);
  509. tv.bo = &abo->tbo;
  510. tv.shared = false;
  511. list_add(&tv.head, &list);
  512. } else {
  513. gobj = NULL;
  514. abo = NULL;
  515. }
  516. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  517. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  518. if (r)
  519. goto error_unref;
  520. if (abo) {
  521. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  522. if (!bo_va) {
  523. r = -ENOENT;
  524. goto error_backoff;
  525. }
  526. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  527. bo_va = fpriv->prt_va;
  528. } else {
  529. bo_va = NULL;
  530. }
  531. switch (args->operation) {
  532. case AMDGPU_VA_OP_MAP:
  533. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  534. args->map_size);
  535. if (r)
  536. goto error_backoff;
  537. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  538. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  539. args->offset_in_bo, args->map_size,
  540. va_flags);
  541. break;
  542. case AMDGPU_VA_OP_UNMAP:
  543. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  544. break;
  545. case AMDGPU_VA_OP_CLEAR:
  546. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  547. args->va_address,
  548. args->map_size);
  549. break;
  550. case AMDGPU_VA_OP_REPLACE:
  551. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  552. args->map_size);
  553. if (r)
  554. goto error_backoff;
  555. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  556. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  557. args->offset_in_bo, args->map_size,
  558. va_flags);
  559. break;
  560. default:
  561. break;
  562. }
  563. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  564. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  565. args->operation);
  566. error_backoff:
  567. ttm_eu_backoff_reservation(&ticket, &list);
  568. error_unref:
  569. drm_gem_object_put_unlocked(gobj);
  570. return r;
  571. }
  572. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  573. struct drm_file *filp)
  574. {
  575. struct amdgpu_device *adev = dev->dev_private;
  576. struct drm_amdgpu_gem_op *args = data;
  577. struct drm_gem_object *gobj;
  578. struct amdgpu_bo *robj;
  579. int r;
  580. gobj = drm_gem_object_lookup(filp, args->handle);
  581. if (gobj == NULL) {
  582. return -ENOENT;
  583. }
  584. robj = gem_to_amdgpu_bo(gobj);
  585. r = amdgpu_bo_reserve(robj, false);
  586. if (unlikely(r))
  587. goto out;
  588. switch (args->op) {
  589. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  590. struct drm_amdgpu_gem_create_in info;
  591. void __user *out = u64_to_user_ptr(args->value);
  592. info.bo_size = robj->gem_base.size;
  593. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  594. info.domains = robj->preferred_domains;
  595. info.domain_flags = robj->flags;
  596. amdgpu_bo_unreserve(robj);
  597. if (copy_to_user(out, &info, sizeof(info)))
  598. r = -EFAULT;
  599. break;
  600. }
  601. case AMDGPU_GEM_OP_SET_PLACEMENT:
  602. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  603. r = -EINVAL;
  604. amdgpu_bo_unreserve(robj);
  605. break;
  606. }
  607. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  608. r = -EPERM;
  609. amdgpu_bo_unreserve(robj);
  610. break;
  611. }
  612. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  613. AMDGPU_GEM_DOMAIN_GTT |
  614. AMDGPU_GEM_DOMAIN_CPU);
  615. robj->allowed_domains = robj->preferred_domains;
  616. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  617. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  618. if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
  619. amdgpu_vm_bo_invalidate(adev, robj, true);
  620. amdgpu_bo_unreserve(robj);
  621. break;
  622. default:
  623. amdgpu_bo_unreserve(robj);
  624. r = -EINVAL;
  625. }
  626. out:
  627. drm_gem_object_put_unlocked(gobj);
  628. return r;
  629. }
  630. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  631. struct drm_device *dev,
  632. struct drm_mode_create_dumb *args)
  633. {
  634. struct amdgpu_device *adev = dev->dev_private;
  635. struct drm_gem_object *gobj;
  636. uint32_t handle;
  637. int r;
  638. args->pitch = amdgpu_align_pitch(adev, args->width,
  639. DIV_ROUND_UP(args->bpp, 8), 0);
  640. args->size = (u64)args->pitch * args->height;
  641. args->size = ALIGN(args->size, PAGE_SIZE);
  642. r = amdgpu_gem_object_create(adev, args->size, 0,
  643. AMDGPU_GEM_DOMAIN_VRAM,
  644. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  645. false, NULL, &gobj);
  646. if (r)
  647. return -ENOMEM;
  648. r = drm_gem_handle_create(file_priv, gobj, &handle);
  649. /* drop reference from allocate - handle holds it now */
  650. drm_gem_object_put_unlocked(gobj);
  651. if (r) {
  652. return r;
  653. }
  654. args->handle = handle;
  655. return 0;
  656. }
  657. #if defined(CONFIG_DEBUG_FS)
  658. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  659. {
  660. struct drm_gem_object *gobj = ptr;
  661. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  662. struct seq_file *m = data;
  663. unsigned domain;
  664. const char *placement;
  665. unsigned pin_count;
  666. uint64_t offset;
  667. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  668. switch (domain) {
  669. case AMDGPU_GEM_DOMAIN_VRAM:
  670. placement = "VRAM";
  671. break;
  672. case AMDGPU_GEM_DOMAIN_GTT:
  673. placement = " GTT";
  674. break;
  675. case AMDGPU_GEM_DOMAIN_CPU:
  676. default:
  677. placement = " CPU";
  678. break;
  679. }
  680. seq_printf(m, "\t0x%08x: %12ld byte %s",
  681. id, amdgpu_bo_size(bo), placement);
  682. offset = ACCESS_ONCE(bo->tbo.mem.start);
  683. if (offset != AMDGPU_BO_INVALID_OFFSET)
  684. seq_printf(m, " @ 0x%010Lx", offset);
  685. pin_count = ACCESS_ONCE(bo->pin_count);
  686. if (pin_count)
  687. seq_printf(m, " pin count %d", pin_count);
  688. seq_printf(m, "\n");
  689. return 0;
  690. }
  691. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  692. {
  693. struct drm_info_node *node = (struct drm_info_node *)m->private;
  694. struct drm_device *dev = node->minor->dev;
  695. struct drm_file *file;
  696. int r;
  697. r = mutex_lock_interruptible(&dev->filelist_mutex);
  698. if (r)
  699. return r;
  700. list_for_each_entry(file, &dev->filelist, lhead) {
  701. struct task_struct *task;
  702. /*
  703. * Although we have a valid reference on file->pid, that does
  704. * not guarantee that the task_struct who called get_pid() is
  705. * still alive (e.g. get_pid(current) => fork() => exit()).
  706. * Therefore, we need to protect this ->comm access using RCU.
  707. */
  708. rcu_read_lock();
  709. task = pid_task(file->pid, PIDTYPE_PID);
  710. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  711. task ? task->comm : "<unknown>");
  712. rcu_read_unlock();
  713. spin_lock(&file->table_lock);
  714. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  715. spin_unlock(&file->table_lock);
  716. }
  717. mutex_unlock(&dev->filelist_mutex);
  718. return 0;
  719. }
  720. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  721. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  722. };
  723. #endif
  724. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  725. {
  726. #if defined(CONFIG_DEBUG_FS)
  727. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  728. #endif
  729. return 0;
  730. }