stm32-timer-trigger.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /*
  2. * Copyright (C) STMicroelectronics 2016
  3. *
  4. * Author: Benjamin Gaignard <benjamin.gaignard@st.com>
  5. *
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include <linux/iio/iio.h>
  9. #include <linux/iio/sysfs.h>
  10. #include <linux/iio/timer/stm32-timer-trigger.h>
  11. #include <linux/iio/trigger.h>
  12. #include <linux/mfd/stm32-timers.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/of_device.h>
  16. #define MAX_TRIGGERS 7
  17. #define MAX_VALIDS 5
  18. /* List the triggers created by each timer */
  19. static const void *triggers_table[][MAX_TRIGGERS] = {
  20. { TIM1_TRGO, TIM1_TRGO2, TIM1_CH1, TIM1_CH2, TIM1_CH3, TIM1_CH4,},
  21. { TIM2_TRGO, TIM2_CH1, TIM2_CH2, TIM2_CH3, TIM2_CH4,},
  22. { TIM3_TRGO, TIM3_CH1, TIM3_CH2, TIM3_CH3, TIM3_CH4,},
  23. { TIM4_TRGO, TIM4_CH1, TIM4_CH2, TIM4_CH3, TIM4_CH4,},
  24. { TIM5_TRGO, TIM5_CH1, TIM5_CH2, TIM5_CH3, TIM5_CH4,},
  25. { TIM6_TRGO,},
  26. { TIM7_TRGO,},
  27. { TIM8_TRGO, TIM8_TRGO2, TIM8_CH1, TIM8_CH2, TIM8_CH3, TIM8_CH4,},
  28. { TIM9_TRGO, TIM9_CH1, TIM9_CH2,},
  29. { TIM10_OC1,},
  30. { TIM11_OC1,},
  31. { TIM12_TRGO, TIM12_CH1, TIM12_CH2,},
  32. { TIM13_OC1,},
  33. { TIM14_OC1,},
  34. { TIM15_TRGO,},
  35. { TIM16_OC1,},
  36. { TIM17_OC1,},
  37. };
  38. /* List the triggers accepted by each timer */
  39. static const void *valids_table[][MAX_VALIDS] = {
  40. { TIM5_TRGO, TIM2_TRGO, TIM3_TRGO, TIM4_TRGO,},
  41. { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
  42. { TIM1_TRGO, TIM2_TRGO, TIM5_TRGO, TIM4_TRGO,},
  43. { TIM1_TRGO, TIM2_TRGO, TIM3_TRGO, TIM8_TRGO,},
  44. { TIM2_TRGO, TIM3_TRGO, TIM4_TRGO, TIM8_TRGO,},
  45. { }, /* timer 6 */
  46. { }, /* timer 7 */
  47. { TIM1_TRGO, TIM2_TRGO, TIM4_TRGO, TIM5_TRGO,},
  48. { TIM2_TRGO, TIM3_TRGO, TIM10_OC1, TIM11_OC1,},
  49. { }, /* timer 10 */
  50. { }, /* timer 11 */
  51. { TIM4_TRGO, TIM5_TRGO, TIM13_OC1, TIM14_OC1,},
  52. };
  53. static const void *stm32h7_valids_table[][MAX_VALIDS] = {
  54. { TIM15_TRGO, TIM2_TRGO, TIM3_TRGO, TIM4_TRGO,},
  55. { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
  56. { TIM1_TRGO, TIM2_TRGO, TIM15_TRGO, TIM4_TRGO,},
  57. { TIM1_TRGO, TIM2_TRGO, TIM3_TRGO, TIM8_TRGO,},
  58. { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
  59. { }, /* timer 6 */
  60. { }, /* timer 7 */
  61. { TIM1_TRGO, TIM2_TRGO, TIM4_TRGO, TIM5_TRGO,},
  62. { }, /* timer 9 */
  63. { }, /* timer 10 */
  64. { }, /* timer 11 */
  65. { TIM4_TRGO, TIM5_TRGO, TIM13_OC1, TIM14_OC1,},
  66. { }, /* timer 13 */
  67. { }, /* timer 14 */
  68. { TIM1_TRGO, TIM3_TRGO, TIM16_OC1, TIM17_OC1,},
  69. { }, /* timer 16 */
  70. { }, /* timer 17 */
  71. };
  72. struct stm32_timer_trigger {
  73. struct device *dev;
  74. struct regmap *regmap;
  75. struct clk *clk;
  76. u32 max_arr;
  77. const void *triggers;
  78. const void *valids;
  79. bool has_trgo2;
  80. };
  81. struct stm32_timer_trigger_cfg {
  82. const void *(*valids_table)[MAX_VALIDS];
  83. const unsigned int num_valids_table;
  84. };
  85. static bool stm32_timer_is_trgo2_name(const char *name)
  86. {
  87. return !!strstr(name, "trgo2");
  88. }
  89. static bool stm32_timer_is_trgo_name(const char *name)
  90. {
  91. return (!!strstr(name, "trgo") && !strstr(name, "trgo2"));
  92. }
  93. static int stm32_timer_start(struct stm32_timer_trigger *priv,
  94. struct iio_trigger *trig,
  95. unsigned int frequency)
  96. {
  97. unsigned long long prd, div;
  98. int prescaler = 0;
  99. u32 ccer, cr1;
  100. /* Period and prescaler values depends of clock rate */
  101. div = (unsigned long long)clk_get_rate(priv->clk);
  102. do_div(div, frequency);
  103. prd = div;
  104. /*
  105. * Increase prescaler value until we get a result that fit
  106. * with auto reload register maximum value.
  107. */
  108. while (div > priv->max_arr) {
  109. prescaler++;
  110. div = prd;
  111. do_div(div, (prescaler + 1));
  112. }
  113. prd = div;
  114. if (prescaler > MAX_TIM_PSC) {
  115. dev_err(priv->dev, "prescaler exceeds the maximum value\n");
  116. return -EINVAL;
  117. }
  118. /* Check if nobody else use the timer */
  119. regmap_read(priv->regmap, TIM_CCER, &ccer);
  120. if (ccer & TIM_CCER_CCXE)
  121. return -EBUSY;
  122. regmap_read(priv->regmap, TIM_CR1, &cr1);
  123. if (!(cr1 & TIM_CR1_CEN))
  124. clk_enable(priv->clk);
  125. regmap_write(priv->regmap, TIM_PSC, prescaler);
  126. regmap_write(priv->regmap, TIM_ARR, prd - 1);
  127. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, TIM_CR1_ARPE);
  128. /* Force master mode to update mode */
  129. if (stm32_timer_is_trgo2_name(trig->name))
  130. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2,
  131. 0x2 << TIM_CR2_MMS2_SHIFT);
  132. else
  133. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS,
  134. 0x2 << TIM_CR2_MMS_SHIFT);
  135. /* Make sure that registers are updated */
  136. regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
  137. /* Enable controller */
  138. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, TIM_CR1_CEN);
  139. return 0;
  140. }
  141. static void stm32_timer_stop(struct stm32_timer_trigger *priv)
  142. {
  143. u32 ccer, cr1;
  144. regmap_read(priv->regmap, TIM_CCER, &ccer);
  145. if (ccer & TIM_CCER_CCXE)
  146. return;
  147. regmap_read(priv->regmap, TIM_CR1, &cr1);
  148. if (cr1 & TIM_CR1_CEN)
  149. clk_disable(priv->clk);
  150. /* Stop timer */
  151. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0);
  152. regmap_write(priv->regmap, TIM_PSC, 0);
  153. regmap_write(priv->regmap, TIM_ARR, 0);
  154. /* Make sure that registers are updated */
  155. regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
  156. }
  157. static ssize_t stm32_tt_store_frequency(struct device *dev,
  158. struct device_attribute *attr,
  159. const char *buf, size_t len)
  160. {
  161. struct iio_trigger *trig = to_iio_trigger(dev);
  162. struct stm32_timer_trigger *priv = iio_trigger_get_drvdata(trig);
  163. unsigned int freq;
  164. int ret;
  165. ret = kstrtouint(buf, 10, &freq);
  166. if (ret)
  167. return ret;
  168. if (freq == 0) {
  169. stm32_timer_stop(priv);
  170. } else {
  171. ret = stm32_timer_start(priv, trig, freq);
  172. if (ret)
  173. return ret;
  174. }
  175. return len;
  176. }
  177. static ssize_t stm32_tt_read_frequency(struct device *dev,
  178. struct device_attribute *attr, char *buf)
  179. {
  180. struct iio_trigger *trig = to_iio_trigger(dev);
  181. struct stm32_timer_trigger *priv = iio_trigger_get_drvdata(trig);
  182. u32 psc, arr, cr1;
  183. unsigned long long freq = 0;
  184. regmap_read(priv->regmap, TIM_CR1, &cr1);
  185. regmap_read(priv->regmap, TIM_PSC, &psc);
  186. regmap_read(priv->regmap, TIM_ARR, &arr);
  187. if (cr1 & TIM_CR1_CEN) {
  188. freq = (unsigned long long)clk_get_rate(priv->clk);
  189. do_div(freq, psc + 1);
  190. do_div(freq, arr + 1);
  191. }
  192. return sprintf(buf, "%d\n", (unsigned int)freq);
  193. }
  194. static IIO_DEV_ATTR_SAMP_FREQ(0660,
  195. stm32_tt_read_frequency,
  196. stm32_tt_store_frequency);
  197. #define MASTER_MODE_MAX 7
  198. #define MASTER_MODE2_MAX 15
  199. static char *master_mode_table[] = {
  200. "reset",
  201. "enable",
  202. "update",
  203. "compare_pulse",
  204. "OC1REF",
  205. "OC2REF",
  206. "OC3REF",
  207. "OC4REF",
  208. /* Master mode selection 2 only */
  209. "OC5REF",
  210. "OC6REF",
  211. "compare_pulse_OC4REF",
  212. "compare_pulse_OC6REF",
  213. "compare_pulse_OC4REF_r_or_OC6REF_r",
  214. "compare_pulse_OC4REF_r_or_OC6REF_f",
  215. "compare_pulse_OC5REF_r_or_OC6REF_r",
  216. "compare_pulse_OC5REF_r_or_OC6REF_f",
  217. };
  218. static ssize_t stm32_tt_show_master_mode(struct device *dev,
  219. struct device_attribute *attr,
  220. char *buf)
  221. {
  222. struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
  223. struct iio_trigger *trig = to_iio_trigger(dev);
  224. u32 cr2;
  225. regmap_read(priv->regmap, TIM_CR2, &cr2);
  226. if (stm32_timer_is_trgo2_name(trig->name))
  227. cr2 = (cr2 & TIM_CR2_MMS2) >> TIM_CR2_MMS2_SHIFT;
  228. else
  229. cr2 = (cr2 & TIM_CR2_MMS) >> TIM_CR2_MMS_SHIFT;
  230. return snprintf(buf, PAGE_SIZE, "%s\n", master_mode_table[cr2]);
  231. }
  232. static ssize_t stm32_tt_store_master_mode(struct device *dev,
  233. struct device_attribute *attr,
  234. const char *buf, size_t len)
  235. {
  236. struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
  237. struct iio_trigger *trig = to_iio_trigger(dev);
  238. u32 mask, shift, master_mode_max;
  239. int i;
  240. if (stm32_timer_is_trgo2_name(trig->name)) {
  241. mask = TIM_CR2_MMS2;
  242. shift = TIM_CR2_MMS2_SHIFT;
  243. master_mode_max = MASTER_MODE2_MAX;
  244. } else {
  245. mask = TIM_CR2_MMS;
  246. shift = TIM_CR2_MMS_SHIFT;
  247. master_mode_max = MASTER_MODE_MAX;
  248. }
  249. for (i = 0; i <= master_mode_max; i++) {
  250. if (!strncmp(master_mode_table[i], buf,
  251. strlen(master_mode_table[i]))) {
  252. regmap_update_bits(priv->regmap, TIM_CR2, mask,
  253. i << shift);
  254. /* Make sure that registers are updated */
  255. regmap_update_bits(priv->regmap, TIM_EGR,
  256. TIM_EGR_UG, TIM_EGR_UG);
  257. return len;
  258. }
  259. }
  260. return -EINVAL;
  261. }
  262. static ssize_t stm32_tt_show_master_mode_avail(struct device *dev,
  263. struct device_attribute *attr,
  264. char *buf)
  265. {
  266. struct iio_trigger *trig = to_iio_trigger(dev);
  267. unsigned int i, master_mode_max;
  268. size_t len = 0;
  269. if (stm32_timer_is_trgo2_name(trig->name))
  270. master_mode_max = MASTER_MODE2_MAX;
  271. else
  272. master_mode_max = MASTER_MODE_MAX;
  273. for (i = 0; i <= master_mode_max; i++)
  274. len += scnprintf(buf + len, PAGE_SIZE - len,
  275. "%s ", master_mode_table[i]);
  276. /* replace trailing space by newline */
  277. buf[len - 1] = '\n';
  278. return len;
  279. }
  280. static IIO_DEVICE_ATTR(master_mode_available, 0444,
  281. stm32_tt_show_master_mode_avail, NULL, 0);
  282. static IIO_DEVICE_ATTR(master_mode, 0660,
  283. stm32_tt_show_master_mode,
  284. stm32_tt_store_master_mode,
  285. 0);
  286. static struct attribute *stm32_trigger_attrs[] = {
  287. &iio_dev_attr_sampling_frequency.dev_attr.attr,
  288. &iio_dev_attr_master_mode.dev_attr.attr,
  289. &iio_dev_attr_master_mode_available.dev_attr.attr,
  290. NULL,
  291. };
  292. static const struct attribute_group stm32_trigger_attr_group = {
  293. .attrs = stm32_trigger_attrs,
  294. };
  295. static const struct attribute_group *stm32_trigger_attr_groups[] = {
  296. &stm32_trigger_attr_group,
  297. NULL,
  298. };
  299. static const struct iio_trigger_ops timer_trigger_ops = {
  300. };
  301. static int stm32_setup_iio_triggers(struct stm32_timer_trigger *priv)
  302. {
  303. int ret;
  304. const char * const *cur = priv->triggers;
  305. while (cur && *cur) {
  306. struct iio_trigger *trig;
  307. bool cur_is_trgo = stm32_timer_is_trgo_name(*cur);
  308. bool cur_is_trgo2 = stm32_timer_is_trgo2_name(*cur);
  309. if (cur_is_trgo2 && !priv->has_trgo2) {
  310. cur++;
  311. continue;
  312. }
  313. trig = devm_iio_trigger_alloc(priv->dev, "%s", *cur);
  314. if (!trig)
  315. return -ENOMEM;
  316. trig->dev.parent = priv->dev->parent;
  317. trig->ops = &timer_trigger_ops;
  318. /*
  319. * sampling frequency and master mode attributes
  320. * should only be available on trgo/trgo2 triggers
  321. */
  322. if (cur_is_trgo || cur_is_trgo2)
  323. trig->dev.groups = stm32_trigger_attr_groups;
  324. iio_trigger_set_drvdata(trig, priv);
  325. ret = devm_iio_trigger_register(priv->dev, trig);
  326. if (ret)
  327. return ret;
  328. cur++;
  329. }
  330. return 0;
  331. }
  332. static int stm32_counter_read_raw(struct iio_dev *indio_dev,
  333. struct iio_chan_spec const *chan,
  334. int *val, int *val2, long mask)
  335. {
  336. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  337. switch (mask) {
  338. case IIO_CHAN_INFO_RAW:
  339. {
  340. u32 cnt;
  341. regmap_read(priv->regmap, TIM_CNT, &cnt);
  342. *val = cnt;
  343. return IIO_VAL_INT;
  344. }
  345. case IIO_CHAN_INFO_SCALE:
  346. {
  347. u32 smcr;
  348. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  349. smcr &= TIM_SMCR_SMS;
  350. *val = 1;
  351. *val2 = 0;
  352. /* in quadrature case scale = 0.25 */
  353. if (smcr == 3)
  354. *val2 = 2;
  355. return IIO_VAL_FRACTIONAL_LOG2;
  356. }
  357. }
  358. return -EINVAL;
  359. }
  360. static int stm32_counter_write_raw(struct iio_dev *indio_dev,
  361. struct iio_chan_spec const *chan,
  362. int val, int val2, long mask)
  363. {
  364. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  365. switch (mask) {
  366. case IIO_CHAN_INFO_RAW:
  367. regmap_write(priv->regmap, TIM_CNT, val);
  368. return IIO_VAL_INT;
  369. case IIO_CHAN_INFO_SCALE:
  370. /* fixed scale */
  371. return -EINVAL;
  372. }
  373. return -EINVAL;
  374. }
  375. static int stm32_counter_validate_trigger(struct iio_dev *indio_dev,
  376. struct iio_trigger *trig)
  377. {
  378. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  379. const char * const *cur = priv->valids;
  380. unsigned int i = 0;
  381. if (!is_stm32_timer_trigger(trig))
  382. return -EINVAL;
  383. while (cur && *cur) {
  384. if (!strncmp(trig->name, *cur, strlen(trig->name))) {
  385. regmap_update_bits(priv->regmap,
  386. TIM_SMCR, TIM_SMCR_TS,
  387. i << TIM_SMCR_TS_SHIFT);
  388. return 0;
  389. }
  390. cur++;
  391. i++;
  392. }
  393. return -EINVAL;
  394. }
  395. static const struct iio_info stm32_trigger_info = {
  396. .validate_trigger = stm32_counter_validate_trigger,
  397. .read_raw = stm32_counter_read_raw,
  398. .write_raw = stm32_counter_write_raw
  399. };
  400. static const char *const stm32_trigger_modes[] = {
  401. "trigger",
  402. };
  403. static int stm32_set_trigger_mode(struct iio_dev *indio_dev,
  404. const struct iio_chan_spec *chan,
  405. unsigned int mode)
  406. {
  407. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  408. regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, TIM_SMCR_SMS);
  409. return 0;
  410. }
  411. static int stm32_get_trigger_mode(struct iio_dev *indio_dev,
  412. const struct iio_chan_spec *chan)
  413. {
  414. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  415. u32 smcr;
  416. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  417. return smcr == TIM_SMCR_SMS ? 0 : -EINVAL;
  418. }
  419. static const struct iio_enum stm32_trigger_mode_enum = {
  420. .items = stm32_trigger_modes,
  421. .num_items = ARRAY_SIZE(stm32_trigger_modes),
  422. .set = stm32_set_trigger_mode,
  423. .get = stm32_get_trigger_mode
  424. };
  425. static const char *const stm32_enable_modes[] = {
  426. "always",
  427. "gated",
  428. "triggered",
  429. };
  430. static int stm32_enable_mode2sms(int mode)
  431. {
  432. switch (mode) {
  433. case 0:
  434. return 0;
  435. case 1:
  436. return 5;
  437. case 2:
  438. return 6;
  439. }
  440. return -EINVAL;
  441. }
  442. static int stm32_set_enable_mode(struct iio_dev *indio_dev,
  443. const struct iio_chan_spec *chan,
  444. unsigned int mode)
  445. {
  446. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  447. int sms = stm32_enable_mode2sms(mode);
  448. if (sms < 0)
  449. return sms;
  450. regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, sms);
  451. return 0;
  452. }
  453. static int stm32_sms2enable_mode(int mode)
  454. {
  455. switch (mode) {
  456. case 0:
  457. return 0;
  458. case 5:
  459. return 1;
  460. case 6:
  461. return 2;
  462. }
  463. return -EINVAL;
  464. }
  465. static int stm32_get_enable_mode(struct iio_dev *indio_dev,
  466. const struct iio_chan_spec *chan)
  467. {
  468. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  469. u32 smcr;
  470. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  471. smcr &= TIM_SMCR_SMS;
  472. return stm32_sms2enable_mode(smcr);
  473. }
  474. static const struct iio_enum stm32_enable_mode_enum = {
  475. .items = stm32_enable_modes,
  476. .num_items = ARRAY_SIZE(stm32_enable_modes),
  477. .set = stm32_set_enable_mode,
  478. .get = stm32_get_enable_mode
  479. };
  480. static const char *const stm32_quadrature_modes[] = {
  481. "channel_A",
  482. "channel_B",
  483. "quadrature",
  484. };
  485. static int stm32_set_quadrature_mode(struct iio_dev *indio_dev,
  486. const struct iio_chan_spec *chan,
  487. unsigned int mode)
  488. {
  489. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  490. regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, mode + 1);
  491. return 0;
  492. }
  493. static int stm32_get_quadrature_mode(struct iio_dev *indio_dev,
  494. const struct iio_chan_spec *chan)
  495. {
  496. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  497. u32 smcr;
  498. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  499. smcr &= TIM_SMCR_SMS;
  500. return smcr - 1;
  501. }
  502. static const struct iio_enum stm32_quadrature_mode_enum = {
  503. .items = stm32_quadrature_modes,
  504. .num_items = ARRAY_SIZE(stm32_quadrature_modes),
  505. .set = stm32_set_quadrature_mode,
  506. .get = stm32_get_quadrature_mode
  507. };
  508. static const char *const stm32_count_direction_states[] = {
  509. "up",
  510. "down"
  511. };
  512. static int stm32_set_count_direction(struct iio_dev *indio_dev,
  513. const struct iio_chan_spec *chan,
  514. unsigned int mode)
  515. {
  516. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  517. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_DIR, mode);
  518. return 0;
  519. }
  520. static int stm32_get_count_direction(struct iio_dev *indio_dev,
  521. const struct iio_chan_spec *chan)
  522. {
  523. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  524. u32 cr1;
  525. regmap_read(priv->regmap, TIM_CR1, &cr1);
  526. return (cr1 & TIM_CR1_DIR);
  527. }
  528. static const struct iio_enum stm32_count_direction_enum = {
  529. .items = stm32_count_direction_states,
  530. .num_items = ARRAY_SIZE(stm32_count_direction_states),
  531. .set = stm32_set_count_direction,
  532. .get = stm32_get_count_direction
  533. };
  534. static ssize_t stm32_count_get_preset(struct iio_dev *indio_dev,
  535. uintptr_t private,
  536. const struct iio_chan_spec *chan,
  537. char *buf)
  538. {
  539. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  540. u32 arr;
  541. regmap_read(priv->regmap, TIM_ARR, &arr);
  542. return snprintf(buf, PAGE_SIZE, "%u\n", arr);
  543. }
  544. static ssize_t stm32_count_set_preset(struct iio_dev *indio_dev,
  545. uintptr_t private,
  546. const struct iio_chan_spec *chan,
  547. const char *buf, size_t len)
  548. {
  549. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  550. unsigned int preset;
  551. int ret;
  552. ret = kstrtouint(buf, 0, &preset);
  553. if (ret)
  554. return ret;
  555. regmap_write(priv->regmap, TIM_ARR, preset);
  556. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, TIM_CR1_ARPE);
  557. return len;
  558. }
  559. static const struct iio_chan_spec_ext_info stm32_trigger_count_info[] = {
  560. {
  561. .name = "preset",
  562. .shared = IIO_SEPARATE,
  563. .read = stm32_count_get_preset,
  564. .write = stm32_count_set_preset
  565. },
  566. IIO_ENUM("count_direction", IIO_SEPARATE, &stm32_count_direction_enum),
  567. IIO_ENUM_AVAILABLE("count_direction", &stm32_count_direction_enum),
  568. IIO_ENUM("quadrature_mode", IIO_SEPARATE, &stm32_quadrature_mode_enum),
  569. IIO_ENUM_AVAILABLE("quadrature_mode", &stm32_quadrature_mode_enum),
  570. IIO_ENUM("enable_mode", IIO_SEPARATE, &stm32_enable_mode_enum),
  571. IIO_ENUM_AVAILABLE("enable_mode", &stm32_enable_mode_enum),
  572. IIO_ENUM("trigger_mode", IIO_SEPARATE, &stm32_trigger_mode_enum),
  573. IIO_ENUM_AVAILABLE("trigger_mode", &stm32_trigger_mode_enum),
  574. {}
  575. };
  576. static const struct iio_chan_spec stm32_trigger_channel = {
  577. .type = IIO_COUNT,
  578. .channel = 0,
  579. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | BIT(IIO_CHAN_INFO_SCALE),
  580. .ext_info = stm32_trigger_count_info,
  581. .indexed = 1
  582. };
  583. static struct stm32_timer_trigger *stm32_setup_counter_device(struct device *dev)
  584. {
  585. struct iio_dev *indio_dev;
  586. int ret;
  587. indio_dev = devm_iio_device_alloc(dev,
  588. sizeof(struct stm32_timer_trigger));
  589. if (!indio_dev)
  590. return NULL;
  591. indio_dev->name = dev_name(dev);
  592. indio_dev->dev.parent = dev;
  593. indio_dev->info = &stm32_trigger_info;
  594. indio_dev->modes = INDIO_HARDWARE_TRIGGERED;
  595. indio_dev->num_channels = 1;
  596. indio_dev->channels = &stm32_trigger_channel;
  597. indio_dev->dev.of_node = dev->of_node;
  598. ret = devm_iio_device_register(dev, indio_dev);
  599. if (ret)
  600. return NULL;
  601. return iio_priv(indio_dev);
  602. }
  603. /**
  604. * is_stm32_timer_trigger
  605. * @trig: trigger to be checked
  606. *
  607. * return true if the trigger is a valid stm32 iio timer trigger
  608. * either return false
  609. */
  610. bool is_stm32_timer_trigger(struct iio_trigger *trig)
  611. {
  612. return (trig->ops == &timer_trigger_ops);
  613. }
  614. EXPORT_SYMBOL(is_stm32_timer_trigger);
  615. static void stm32_timer_detect_trgo2(struct stm32_timer_trigger *priv)
  616. {
  617. u32 val;
  618. /*
  619. * Master mode selection 2 bits can only be written and read back when
  620. * timer supports it.
  621. */
  622. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2, TIM_CR2_MMS2);
  623. regmap_read(priv->regmap, TIM_CR2, &val);
  624. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2, 0);
  625. priv->has_trgo2 = !!val;
  626. }
  627. static int stm32_timer_trigger_probe(struct platform_device *pdev)
  628. {
  629. struct device *dev = &pdev->dev;
  630. struct stm32_timer_trigger *priv;
  631. struct stm32_timers *ddata = dev_get_drvdata(pdev->dev.parent);
  632. const struct stm32_timer_trigger_cfg *cfg;
  633. unsigned int index;
  634. int ret;
  635. if (of_property_read_u32(dev->of_node, "reg", &index))
  636. return -EINVAL;
  637. cfg = (const struct stm32_timer_trigger_cfg *)
  638. of_match_device(dev->driver->of_match_table, dev)->data;
  639. if (index >= ARRAY_SIZE(triggers_table) ||
  640. index >= cfg->num_valids_table)
  641. return -EINVAL;
  642. /* Create an IIO device only if we have triggers to be validated */
  643. if (*cfg->valids_table[index])
  644. priv = stm32_setup_counter_device(dev);
  645. else
  646. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  647. if (!priv)
  648. return -ENOMEM;
  649. priv->dev = dev;
  650. priv->regmap = ddata->regmap;
  651. priv->clk = ddata->clk;
  652. priv->max_arr = ddata->max_arr;
  653. priv->triggers = triggers_table[index];
  654. priv->valids = cfg->valids_table[index];
  655. stm32_timer_detect_trgo2(priv);
  656. ret = stm32_setup_iio_triggers(priv);
  657. if (ret)
  658. return ret;
  659. platform_set_drvdata(pdev, priv);
  660. return 0;
  661. }
  662. static const struct stm32_timer_trigger_cfg stm32_timer_trg_cfg = {
  663. .valids_table = valids_table,
  664. .num_valids_table = ARRAY_SIZE(valids_table),
  665. };
  666. static const struct stm32_timer_trigger_cfg stm32h7_timer_trg_cfg = {
  667. .valids_table = stm32h7_valids_table,
  668. .num_valids_table = ARRAY_SIZE(stm32h7_valids_table),
  669. };
  670. static const struct of_device_id stm32_trig_of_match[] = {
  671. {
  672. .compatible = "st,stm32-timer-trigger",
  673. .data = (void *)&stm32_timer_trg_cfg,
  674. }, {
  675. .compatible = "st,stm32h7-timer-trigger",
  676. .data = (void *)&stm32h7_timer_trg_cfg,
  677. },
  678. { /* end node */ },
  679. };
  680. MODULE_DEVICE_TABLE(of, stm32_trig_of_match);
  681. static struct platform_driver stm32_timer_trigger_driver = {
  682. .probe = stm32_timer_trigger_probe,
  683. .driver = {
  684. .name = "stm32-timer-trigger",
  685. .of_match_table = stm32_trig_of_match,
  686. },
  687. };
  688. module_platform_driver(stm32_timer_trigger_driver);
  689. MODULE_ALIAS("platform: stm32-timer-trigger");
  690. MODULE_DESCRIPTION("STMicroelectronics STM32 Timer Trigger driver");
  691. MODULE_LICENSE("GPL v2");