vme_ca91cx42.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933
  1. /*
  2. * Support for the Tundra Universe I/II VME-PCI Bridge Chips
  3. *
  4. * Author: Martyn Welch <martyn.welch@ge.com>
  5. * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
  6. *
  7. * Based on work by Tom Armistead and Ajit Prem
  8. * Copyright 2004 Motorola Inc.
  9. *
  10. * Derived from ca91c042.c by Michael Wyrick
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/mm.h>
  19. #include <linux/types.h>
  20. #include <linux/errno.h>
  21. #include <linux/pci.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/poll.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/time.h>
  29. #include <linux/io.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vme.h>
  32. #include "../vme_bridge.h"
  33. #include "vme_ca91cx42.h"
  34. static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
  35. static void ca91cx42_remove(struct pci_dev *);
  36. /* Module parameters */
  37. static int geoid;
  38. static const char driver_name[] = "vme_ca91cx42";
  39. static const struct pci_device_id ca91cx42_ids[] = {
  40. { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
  41. { },
  42. };
  43. MODULE_DEVICE_TABLE(pci, ca91cx42_ids);
  44. static struct pci_driver ca91cx42_driver = {
  45. .name = driver_name,
  46. .id_table = ca91cx42_ids,
  47. .probe = ca91cx42_probe,
  48. .remove = ca91cx42_remove,
  49. };
  50. static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
  51. {
  52. wake_up(&bridge->dma_queue);
  53. return CA91CX42_LINT_DMA;
  54. }
  55. static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
  56. {
  57. int i;
  58. u32 serviced = 0;
  59. for (i = 0; i < 4; i++) {
  60. if (stat & CA91CX42_LINT_LM[i]) {
  61. /* We only enable interrupts if the callback is set */
  62. bridge->lm_callback[i](bridge->lm_data[i]);
  63. serviced |= CA91CX42_LINT_LM[i];
  64. }
  65. }
  66. return serviced;
  67. }
  68. /* XXX This needs to be split into 4 queues */
  69. static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
  70. {
  71. wake_up(&bridge->mbox_queue);
  72. return CA91CX42_LINT_MBOX;
  73. }
  74. static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
  75. {
  76. wake_up(&bridge->iack_queue);
  77. return CA91CX42_LINT_SW_IACK;
  78. }
  79. static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  80. {
  81. int val;
  82. struct ca91cx42_driver *bridge;
  83. bridge = ca91cx42_bridge->driver_priv;
  84. val = ioread32(bridge->base + DGCS);
  85. if (!(val & 0x00000800)) {
  86. dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
  87. "Read Error DGCS=%08X\n", val);
  88. }
  89. return CA91CX42_LINT_VERR;
  90. }
  91. static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  92. {
  93. int val;
  94. struct ca91cx42_driver *bridge;
  95. bridge = ca91cx42_bridge->driver_priv;
  96. val = ioread32(bridge->base + DGCS);
  97. if (!(val & 0x00000800))
  98. dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
  99. "Read Error DGCS=%08X\n", val);
  100. return CA91CX42_LINT_LERR;
  101. }
  102. static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
  103. int stat)
  104. {
  105. int vec, i, serviced = 0;
  106. struct ca91cx42_driver *bridge;
  107. bridge = ca91cx42_bridge->driver_priv;
  108. for (i = 7; i > 0; i--) {
  109. if (stat & (1 << i)) {
  110. vec = ioread32(bridge->base +
  111. CA91CX42_V_STATID[i]) & 0xff;
  112. vme_irq_handler(ca91cx42_bridge, i, vec);
  113. serviced |= (1 << i);
  114. }
  115. }
  116. return serviced;
  117. }
  118. static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
  119. {
  120. u32 stat, enable, serviced = 0;
  121. struct vme_bridge *ca91cx42_bridge;
  122. struct ca91cx42_driver *bridge;
  123. ca91cx42_bridge = ptr;
  124. bridge = ca91cx42_bridge->driver_priv;
  125. enable = ioread32(bridge->base + LINT_EN);
  126. stat = ioread32(bridge->base + LINT_STAT);
  127. /* Only look at unmasked interrupts */
  128. stat &= enable;
  129. if (unlikely(!stat))
  130. return IRQ_NONE;
  131. if (stat & CA91CX42_LINT_DMA)
  132. serviced |= ca91cx42_DMA_irqhandler(bridge);
  133. if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  134. CA91CX42_LINT_LM3))
  135. serviced |= ca91cx42_LM_irqhandler(bridge, stat);
  136. if (stat & CA91CX42_LINT_MBOX)
  137. serviced |= ca91cx42_MB_irqhandler(bridge, stat);
  138. if (stat & CA91CX42_LINT_SW_IACK)
  139. serviced |= ca91cx42_IACK_irqhandler(bridge);
  140. if (stat & CA91CX42_LINT_VERR)
  141. serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
  142. if (stat & CA91CX42_LINT_LERR)
  143. serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
  144. if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
  145. CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
  146. CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
  147. CA91CX42_LINT_VIRQ7))
  148. serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
  149. /* Clear serviced interrupts */
  150. iowrite32(serviced, bridge->base + LINT_STAT);
  151. return IRQ_HANDLED;
  152. }
  153. static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
  154. {
  155. int result, tmp;
  156. struct pci_dev *pdev;
  157. struct ca91cx42_driver *bridge;
  158. bridge = ca91cx42_bridge->driver_priv;
  159. /* Need pdev */
  160. pdev = to_pci_dev(ca91cx42_bridge->parent);
  161. /* Disable interrupts from PCI to VME */
  162. iowrite32(0, bridge->base + VINT_EN);
  163. /* Disable PCI interrupts */
  164. iowrite32(0, bridge->base + LINT_EN);
  165. /* Clear Any Pending PCI Interrupts */
  166. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  167. result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
  168. driver_name, ca91cx42_bridge);
  169. if (result) {
  170. dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
  171. pdev->irq);
  172. return result;
  173. }
  174. /* Ensure all interrupts are mapped to PCI Interrupt 0 */
  175. iowrite32(0, bridge->base + LINT_MAP0);
  176. iowrite32(0, bridge->base + LINT_MAP1);
  177. iowrite32(0, bridge->base + LINT_MAP2);
  178. /* Enable DMA, mailbox & LM Interrupts */
  179. tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
  180. CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
  181. CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
  182. iowrite32(tmp, bridge->base + LINT_EN);
  183. return 0;
  184. }
  185. static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
  186. struct pci_dev *pdev)
  187. {
  188. struct vme_bridge *ca91cx42_bridge;
  189. /* Disable interrupts from PCI to VME */
  190. iowrite32(0, bridge->base + VINT_EN);
  191. /* Disable PCI interrupts */
  192. iowrite32(0, bridge->base + LINT_EN);
  193. /* Clear Any Pending PCI Interrupts */
  194. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  195. ca91cx42_bridge = container_of((void *)bridge, struct vme_bridge,
  196. driver_priv);
  197. free_irq(pdev->irq, ca91cx42_bridge);
  198. }
  199. static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
  200. {
  201. u32 tmp;
  202. tmp = ioread32(bridge->base + LINT_STAT);
  203. if (tmp & (1 << level))
  204. return 0;
  205. else
  206. return 1;
  207. }
  208. /*
  209. * Set up an VME interrupt
  210. */
  211. static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
  212. int state, int sync)
  213. {
  214. struct pci_dev *pdev;
  215. u32 tmp;
  216. struct ca91cx42_driver *bridge;
  217. bridge = ca91cx42_bridge->driver_priv;
  218. /* Enable IRQ level */
  219. tmp = ioread32(bridge->base + LINT_EN);
  220. if (state == 0)
  221. tmp &= ~CA91CX42_LINT_VIRQ[level];
  222. else
  223. tmp |= CA91CX42_LINT_VIRQ[level];
  224. iowrite32(tmp, bridge->base + LINT_EN);
  225. if ((state == 0) && (sync != 0)) {
  226. pdev = to_pci_dev(ca91cx42_bridge->parent);
  227. synchronize_irq(pdev->irq);
  228. }
  229. }
  230. static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
  231. int statid)
  232. {
  233. u32 tmp;
  234. struct ca91cx42_driver *bridge;
  235. bridge = ca91cx42_bridge->driver_priv;
  236. /* Universe can only generate even vectors */
  237. if (statid & 1)
  238. return -EINVAL;
  239. mutex_lock(&bridge->vme_int);
  240. tmp = ioread32(bridge->base + VINT_EN);
  241. /* Set Status/ID */
  242. iowrite32(statid << 24, bridge->base + STATID);
  243. /* Assert VMEbus IRQ */
  244. tmp = tmp | (1 << (level + 24));
  245. iowrite32(tmp, bridge->base + VINT_EN);
  246. /* Wait for IACK */
  247. wait_event_interruptible(bridge->iack_queue,
  248. ca91cx42_iack_received(bridge, level));
  249. /* Return interrupt to low state */
  250. tmp = ioread32(bridge->base + VINT_EN);
  251. tmp = tmp & ~(1 << (level + 24));
  252. iowrite32(tmp, bridge->base + VINT_EN);
  253. mutex_unlock(&bridge->vme_int);
  254. return 0;
  255. }
  256. static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
  257. unsigned long long vme_base, unsigned long long size,
  258. dma_addr_t pci_base, u32 aspace, u32 cycle)
  259. {
  260. unsigned int i, addr = 0, granularity;
  261. unsigned int temp_ctl = 0;
  262. unsigned int vme_bound, pci_offset;
  263. struct vme_bridge *ca91cx42_bridge;
  264. struct ca91cx42_driver *bridge;
  265. ca91cx42_bridge = image->parent;
  266. bridge = ca91cx42_bridge->driver_priv;
  267. i = image->number;
  268. switch (aspace) {
  269. case VME_A16:
  270. addr |= CA91CX42_VSI_CTL_VAS_A16;
  271. break;
  272. case VME_A24:
  273. addr |= CA91CX42_VSI_CTL_VAS_A24;
  274. break;
  275. case VME_A32:
  276. addr |= CA91CX42_VSI_CTL_VAS_A32;
  277. break;
  278. case VME_USER1:
  279. addr |= CA91CX42_VSI_CTL_VAS_USER1;
  280. break;
  281. case VME_USER2:
  282. addr |= CA91CX42_VSI_CTL_VAS_USER2;
  283. break;
  284. case VME_A64:
  285. case VME_CRCSR:
  286. case VME_USER3:
  287. case VME_USER4:
  288. default:
  289. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  290. return -EINVAL;
  291. break;
  292. }
  293. /*
  294. * Bound address is a valid address for the window, adjust
  295. * accordingly
  296. */
  297. vme_bound = vme_base + size;
  298. pci_offset = pci_base - vme_base;
  299. if ((i == 0) || (i == 4))
  300. granularity = 0x1000;
  301. else
  302. granularity = 0x10000;
  303. if (vme_base & (granularity - 1)) {
  304. dev_err(ca91cx42_bridge->parent, "Invalid VME base "
  305. "alignment\n");
  306. return -EINVAL;
  307. }
  308. if (vme_bound & (granularity - 1)) {
  309. dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
  310. "alignment\n");
  311. return -EINVAL;
  312. }
  313. if (pci_offset & (granularity - 1)) {
  314. dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
  315. "alignment\n");
  316. return -EINVAL;
  317. }
  318. /* Disable while we are mucking around */
  319. temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  320. temp_ctl &= ~CA91CX42_VSI_CTL_EN;
  321. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  322. /* Setup mapping */
  323. iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
  324. iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
  325. iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
  326. /* Setup address space */
  327. temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
  328. temp_ctl |= addr;
  329. /* Setup cycle types */
  330. temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
  331. if (cycle & VME_SUPER)
  332. temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
  333. if (cycle & VME_USER)
  334. temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
  335. if (cycle & VME_PROG)
  336. temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
  337. if (cycle & VME_DATA)
  338. temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
  339. /* Write ctl reg without enable */
  340. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  341. if (enabled)
  342. temp_ctl |= CA91CX42_VSI_CTL_EN;
  343. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  344. return 0;
  345. }
  346. static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
  347. unsigned long long *vme_base, unsigned long long *size,
  348. dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
  349. {
  350. unsigned int i, granularity = 0, ctl = 0;
  351. unsigned long long vme_bound, pci_offset;
  352. struct ca91cx42_driver *bridge;
  353. bridge = image->parent->driver_priv;
  354. i = image->number;
  355. if ((i == 0) || (i == 4))
  356. granularity = 0x1000;
  357. else
  358. granularity = 0x10000;
  359. /* Read Registers */
  360. ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  361. *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
  362. vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
  363. pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
  364. *pci_base = (dma_addr_t)*vme_base + pci_offset;
  365. *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
  366. *enabled = 0;
  367. *aspace = 0;
  368. *cycle = 0;
  369. if (ctl & CA91CX42_VSI_CTL_EN)
  370. *enabled = 1;
  371. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
  372. *aspace = VME_A16;
  373. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
  374. *aspace = VME_A24;
  375. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
  376. *aspace = VME_A32;
  377. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
  378. *aspace = VME_USER1;
  379. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
  380. *aspace = VME_USER2;
  381. if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
  382. *cycle |= VME_SUPER;
  383. if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
  384. *cycle |= VME_USER;
  385. if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
  386. *cycle |= VME_PROG;
  387. if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
  388. *cycle |= VME_DATA;
  389. return 0;
  390. }
  391. /*
  392. * Allocate and map PCI Resource
  393. */
  394. static int ca91cx42_alloc_resource(struct vme_master_resource *image,
  395. unsigned long long size)
  396. {
  397. unsigned long long existing_size;
  398. int retval = 0;
  399. struct pci_dev *pdev;
  400. struct vme_bridge *ca91cx42_bridge;
  401. ca91cx42_bridge = image->parent;
  402. /* Find pci_dev container of dev */
  403. if (!ca91cx42_bridge->parent) {
  404. dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
  405. return -EINVAL;
  406. }
  407. pdev = to_pci_dev(ca91cx42_bridge->parent);
  408. existing_size = (unsigned long long)(image->bus_resource.end -
  409. image->bus_resource.start);
  410. /* If the existing size is OK, return */
  411. if (existing_size == (size - 1))
  412. return 0;
  413. if (existing_size != 0) {
  414. iounmap(image->kern_base);
  415. image->kern_base = NULL;
  416. kfree(image->bus_resource.name);
  417. release_resource(&image->bus_resource);
  418. memset(&image->bus_resource, 0, sizeof(image->bus_resource));
  419. }
  420. if (!image->bus_resource.name) {
  421. image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
  422. if (!image->bus_resource.name) {
  423. retval = -ENOMEM;
  424. goto err_name;
  425. }
  426. }
  427. sprintf((char *)image->bus_resource.name, "%s.%d",
  428. ca91cx42_bridge->name, image->number);
  429. image->bus_resource.start = 0;
  430. image->bus_resource.end = (unsigned long)size;
  431. image->bus_resource.flags = IORESOURCE_MEM;
  432. retval = pci_bus_alloc_resource(pdev->bus,
  433. &image->bus_resource, size, 0x10000, PCIBIOS_MIN_MEM,
  434. 0, NULL, NULL);
  435. if (retval) {
  436. dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
  437. "resource for window %d size 0x%lx start 0x%lx\n",
  438. image->number, (unsigned long)size,
  439. (unsigned long)image->bus_resource.start);
  440. goto err_resource;
  441. }
  442. image->kern_base = ioremap_nocache(
  443. image->bus_resource.start, size);
  444. if (!image->kern_base) {
  445. dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
  446. retval = -ENOMEM;
  447. goto err_remap;
  448. }
  449. return 0;
  450. err_remap:
  451. release_resource(&image->bus_resource);
  452. err_resource:
  453. kfree(image->bus_resource.name);
  454. memset(&image->bus_resource, 0, sizeof(image->bus_resource));
  455. err_name:
  456. return retval;
  457. }
  458. /*
  459. * Free and unmap PCI Resource
  460. */
  461. static void ca91cx42_free_resource(struct vme_master_resource *image)
  462. {
  463. iounmap(image->kern_base);
  464. image->kern_base = NULL;
  465. release_resource(&image->bus_resource);
  466. kfree(image->bus_resource.name);
  467. memset(&image->bus_resource, 0, sizeof(image->bus_resource));
  468. }
  469. static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
  470. unsigned long long vme_base, unsigned long long size, u32 aspace,
  471. u32 cycle, u32 dwidth)
  472. {
  473. int retval = 0;
  474. unsigned int i, granularity = 0;
  475. unsigned int temp_ctl = 0;
  476. unsigned long long pci_bound, vme_offset, pci_base;
  477. struct vme_bridge *ca91cx42_bridge;
  478. struct ca91cx42_driver *bridge;
  479. ca91cx42_bridge = image->parent;
  480. bridge = ca91cx42_bridge->driver_priv;
  481. i = image->number;
  482. if ((i == 0) || (i == 4))
  483. granularity = 0x1000;
  484. else
  485. granularity = 0x10000;
  486. /* Verify input data */
  487. if (vme_base & (granularity - 1)) {
  488. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  489. "alignment\n");
  490. retval = -EINVAL;
  491. goto err_window;
  492. }
  493. if (size & (granularity - 1)) {
  494. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  495. "alignment\n");
  496. retval = -EINVAL;
  497. goto err_window;
  498. }
  499. spin_lock(&image->lock);
  500. /*
  501. * Let's allocate the resource here rather than further up the stack as
  502. * it avoids pushing loads of bus dependent stuff up the stack
  503. */
  504. retval = ca91cx42_alloc_resource(image, size);
  505. if (retval) {
  506. spin_unlock(&image->lock);
  507. dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
  508. "for resource name\n");
  509. retval = -ENOMEM;
  510. goto err_res;
  511. }
  512. pci_base = (unsigned long long)image->bus_resource.start;
  513. /*
  514. * Bound address is a valid address for the window, adjust
  515. * according to window granularity.
  516. */
  517. pci_bound = pci_base + size;
  518. vme_offset = vme_base - pci_base;
  519. /* Disable while we are mucking around */
  520. temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  521. temp_ctl &= ~CA91CX42_LSI_CTL_EN;
  522. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  523. /* Setup cycle types */
  524. temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
  525. if (cycle & VME_BLT)
  526. temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
  527. if (cycle & VME_MBLT)
  528. temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
  529. /* Setup data width */
  530. temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
  531. switch (dwidth) {
  532. case VME_D8:
  533. temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
  534. break;
  535. case VME_D16:
  536. temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
  537. break;
  538. case VME_D32:
  539. temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
  540. break;
  541. case VME_D64:
  542. temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
  543. break;
  544. default:
  545. spin_unlock(&image->lock);
  546. dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
  547. retval = -EINVAL;
  548. goto err_dwidth;
  549. break;
  550. }
  551. /* Setup address space */
  552. temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
  553. switch (aspace) {
  554. case VME_A16:
  555. temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
  556. break;
  557. case VME_A24:
  558. temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
  559. break;
  560. case VME_A32:
  561. temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
  562. break;
  563. case VME_CRCSR:
  564. temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
  565. break;
  566. case VME_USER1:
  567. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
  568. break;
  569. case VME_USER2:
  570. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
  571. break;
  572. case VME_A64:
  573. case VME_USER3:
  574. case VME_USER4:
  575. default:
  576. spin_unlock(&image->lock);
  577. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  578. retval = -EINVAL;
  579. goto err_aspace;
  580. break;
  581. }
  582. temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
  583. if (cycle & VME_SUPER)
  584. temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
  585. if (cycle & VME_PROG)
  586. temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
  587. /* Setup mapping */
  588. iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
  589. iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
  590. iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
  591. /* Write ctl reg without enable */
  592. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  593. if (enabled)
  594. temp_ctl |= CA91CX42_LSI_CTL_EN;
  595. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  596. spin_unlock(&image->lock);
  597. return 0;
  598. err_aspace:
  599. err_dwidth:
  600. ca91cx42_free_resource(image);
  601. err_res:
  602. err_window:
  603. return retval;
  604. }
  605. static int __ca91cx42_master_get(struct vme_master_resource *image,
  606. int *enabled, unsigned long long *vme_base, unsigned long long *size,
  607. u32 *aspace, u32 *cycle, u32 *dwidth)
  608. {
  609. unsigned int i, ctl;
  610. unsigned long long pci_base, pci_bound, vme_offset;
  611. struct ca91cx42_driver *bridge;
  612. bridge = image->parent->driver_priv;
  613. i = image->number;
  614. ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  615. pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
  616. vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
  617. pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
  618. *vme_base = pci_base + vme_offset;
  619. *size = (unsigned long long)(pci_bound - pci_base);
  620. *enabled = 0;
  621. *aspace = 0;
  622. *cycle = 0;
  623. *dwidth = 0;
  624. if (ctl & CA91CX42_LSI_CTL_EN)
  625. *enabled = 1;
  626. /* Setup address space */
  627. switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
  628. case CA91CX42_LSI_CTL_VAS_A16:
  629. *aspace = VME_A16;
  630. break;
  631. case CA91CX42_LSI_CTL_VAS_A24:
  632. *aspace = VME_A24;
  633. break;
  634. case CA91CX42_LSI_CTL_VAS_A32:
  635. *aspace = VME_A32;
  636. break;
  637. case CA91CX42_LSI_CTL_VAS_CRCSR:
  638. *aspace = VME_CRCSR;
  639. break;
  640. case CA91CX42_LSI_CTL_VAS_USER1:
  641. *aspace = VME_USER1;
  642. break;
  643. case CA91CX42_LSI_CTL_VAS_USER2:
  644. *aspace = VME_USER2;
  645. break;
  646. }
  647. /* XXX Not sure howto check for MBLT */
  648. /* Setup cycle types */
  649. if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
  650. *cycle |= VME_BLT;
  651. else
  652. *cycle |= VME_SCT;
  653. if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
  654. *cycle |= VME_SUPER;
  655. else
  656. *cycle |= VME_USER;
  657. if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
  658. *cycle = VME_PROG;
  659. else
  660. *cycle = VME_DATA;
  661. /* Setup data width */
  662. switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
  663. case CA91CX42_LSI_CTL_VDW_D8:
  664. *dwidth = VME_D8;
  665. break;
  666. case CA91CX42_LSI_CTL_VDW_D16:
  667. *dwidth = VME_D16;
  668. break;
  669. case CA91CX42_LSI_CTL_VDW_D32:
  670. *dwidth = VME_D32;
  671. break;
  672. case CA91CX42_LSI_CTL_VDW_D64:
  673. *dwidth = VME_D64;
  674. break;
  675. }
  676. return 0;
  677. }
  678. static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
  679. unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
  680. u32 *cycle, u32 *dwidth)
  681. {
  682. int retval;
  683. spin_lock(&image->lock);
  684. retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
  685. cycle, dwidth);
  686. spin_unlock(&image->lock);
  687. return retval;
  688. }
  689. static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
  690. void *buf, size_t count, loff_t offset)
  691. {
  692. ssize_t retval;
  693. void __iomem *addr = image->kern_base + offset;
  694. unsigned int done = 0;
  695. unsigned int count32;
  696. if (count == 0)
  697. return 0;
  698. spin_lock(&image->lock);
  699. /* The following code handles VME address alignment. We cannot use
  700. * memcpy_xxx here because it may cut data transfers in to 8-bit
  701. * cycles when D16 or D32 cycles are required on the VME bus.
  702. * On the other hand, the bridge itself assures that the maximum data
  703. * cycle configured for the transfer is used and splits it
  704. * automatically for non-aligned addresses, so we don't want the
  705. * overhead of needlessly forcing small transfers for the entire cycle.
  706. */
  707. if ((uintptr_t)addr & 0x1) {
  708. *(u8 *)buf = ioread8(addr);
  709. done += 1;
  710. if (done == count)
  711. goto out;
  712. }
  713. if ((uintptr_t)(addr + done) & 0x2) {
  714. if ((count - done) < 2) {
  715. *(u8 *)(buf + done) = ioread8(addr + done);
  716. done += 1;
  717. goto out;
  718. } else {
  719. *(u16 *)(buf + done) = ioread16(addr + done);
  720. done += 2;
  721. }
  722. }
  723. count32 = (count - done) & ~0x3;
  724. while (done < count32) {
  725. *(u32 *)(buf + done) = ioread32(addr + done);
  726. done += 4;
  727. }
  728. if ((count - done) & 0x2) {
  729. *(u16 *)(buf + done) = ioread16(addr + done);
  730. done += 2;
  731. }
  732. if ((count - done) & 0x1) {
  733. *(u8 *)(buf + done) = ioread8(addr + done);
  734. done += 1;
  735. }
  736. out:
  737. retval = count;
  738. spin_unlock(&image->lock);
  739. return retval;
  740. }
  741. static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
  742. void *buf, size_t count, loff_t offset)
  743. {
  744. ssize_t retval;
  745. void __iomem *addr = image->kern_base + offset;
  746. unsigned int done = 0;
  747. unsigned int count32;
  748. if (count == 0)
  749. return 0;
  750. spin_lock(&image->lock);
  751. /* Here we apply for the same strategy we do in master_read
  752. * function in order to assure the correct cycles.
  753. */
  754. if ((uintptr_t)addr & 0x1) {
  755. iowrite8(*(u8 *)buf, addr);
  756. done += 1;
  757. if (done == count)
  758. goto out;
  759. }
  760. if ((uintptr_t)(addr + done) & 0x2) {
  761. if ((count - done) < 2) {
  762. iowrite8(*(u8 *)(buf + done), addr + done);
  763. done += 1;
  764. goto out;
  765. } else {
  766. iowrite16(*(u16 *)(buf + done), addr + done);
  767. done += 2;
  768. }
  769. }
  770. count32 = (count - done) & ~0x3;
  771. while (done < count32) {
  772. iowrite32(*(u32 *)(buf + done), addr + done);
  773. done += 4;
  774. }
  775. if ((count - done) & 0x2) {
  776. iowrite16(*(u16 *)(buf + done), addr + done);
  777. done += 2;
  778. }
  779. if ((count - done) & 0x1) {
  780. iowrite8(*(u8 *)(buf + done), addr + done);
  781. done += 1;
  782. }
  783. out:
  784. retval = count;
  785. spin_unlock(&image->lock);
  786. return retval;
  787. }
  788. static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
  789. unsigned int mask, unsigned int compare, unsigned int swap,
  790. loff_t offset)
  791. {
  792. u32 result;
  793. uintptr_t pci_addr;
  794. int i;
  795. struct ca91cx42_driver *bridge;
  796. struct device *dev;
  797. bridge = image->parent->driver_priv;
  798. dev = image->parent->parent;
  799. /* Find the PCI address that maps to the desired VME address */
  800. i = image->number;
  801. /* Locking as we can only do one of these at a time */
  802. mutex_lock(&bridge->vme_rmw);
  803. /* Lock image */
  804. spin_lock(&image->lock);
  805. pci_addr = (uintptr_t)image->kern_base + offset;
  806. /* Address must be 4-byte aligned */
  807. if (pci_addr & 0x3) {
  808. dev_err(dev, "RMW Address not 4-byte aligned\n");
  809. result = -EINVAL;
  810. goto out;
  811. }
  812. /* Ensure RMW Disabled whilst configuring */
  813. iowrite32(0, bridge->base + SCYC_CTL);
  814. /* Configure registers */
  815. iowrite32(mask, bridge->base + SCYC_EN);
  816. iowrite32(compare, bridge->base + SCYC_CMP);
  817. iowrite32(swap, bridge->base + SCYC_SWP);
  818. iowrite32(pci_addr, bridge->base + SCYC_ADDR);
  819. /* Enable RMW */
  820. iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
  821. /* Kick process off with a read to the required address. */
  822. result = ioread32(image->kern_base + offset);
  823. /* Disable RMW */
  824. iowrite32(0, bridge->base + SCYC_CTL);
  825. out:
  826. spin_unlock(&image->lock);
  827. mutex_unlock(&bridge->vme_rmw);
  828. return result;
  829. }
  830. static int ca91cx42_dma_list_add(struct vme_dma_list *list,
  831. struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
  832. {
  833. struct ca91cx42_dma_entry *entry, *prev;
  834. struct vme_dma_pci *pci_attr;
  835. struct vme_dma_vme *vme_attr;
  836. dma_addr_t desc_ptr;
  837. int retval = 0;
  838. struct device *dev;
  839. dev = list->parent->parent->parent;
  840. /* XXX descriptor must be aligned on 64-bit boundaries */
  841. entry = kmalloc(sizeof(*entry), GFP_KERNEL);
  842. if (!entry) {
  843. retval = -ENOMEM;
  844. goto err_mem;
  845. }
  846. /* Test descriptor alignment */
  847. if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
  848. dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
  849. "required: %p\n", &entry->descriptor);
  850. retval = -EINVAL;
  851. goto err_align;
  852. }
  853. memset(&entry->descriptor, 0, sizeof(entry->descriptor));
  854. if (dest->type == VME_DMA_VME) {
  855. entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
  856. vme_attr = dest->private;
  857. pci_attr = src->private;
  858. } else {
  859. vme_attr = src->private;
  860. pci_attr = dest->private;
  861. }
  862. /* Check we can do fulfill required attributes */
  863. if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
  864. VME_USER2)) != 0) {
  865. dev_err(dev, "Unsupported cycle type\n");
  866. retval = -EINVAL;
  867. goto err_aspace;
  868. }
  869. if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
  870. VME_PROG | VME_DATA)) != 0) {
  871. dev_err(dev, "Unsupported cycle type\n");
  872. retval = -EINVAL;
  873. goto err_cycle;
  874. }
  875. /* Check to see if we can fulfill source and destination */
  876. if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
  877. ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
  878. dev_err(dev, "Cannot perform transfer with this "
  879. "source-destination combination\n");
  880. retval = -EINVAL;
  881. goto err_direct;
  882. }
  883. /* Setup cycle types */
  884. if (vme_attr->cycle & VME_BLT)
  885. entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
  886. /* Setup data width */
  887. switch (vme_attr->dwidth) {
  888. case VME_D8:
  889. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
  890. break;
  891. case VME_D16:
  892. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
  893. break;
  894. case VME_D32:
  895. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
  896. break;
  897. case VME_D64:
  898. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
  899. break;
  900. default:
  901. dev_err(dev, "Invalid data width\n");
  902. return -EINVAL;
  903. }
  904. /* Setup address space */
  905. switch (vme_attr->aspace) {
  906. case VME_A16:
  907. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
  908. break;
  909. case VME_A24:
  910. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
  911. break;
  912. case VME_A32:
  913. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
  914. break;
  915. case VME_USER1:
  916. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
  917. break;
  918. case VME_USER2:
  919. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
  920. break;
  921. default:
  922. dev_err(dev, "Invalid address space\n");
  923. return -EINVAL;
  924. break;
  925. }
  926. if (vme_attr->cycle & VME_SUPER)
  927. entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
  928. if (vme_attr->cycle & VME_PROG)
  929. entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
  930. entry->descriptor.dtbc = count;
  931. entry->descriptor.dla = pci_attr->address;
  932. entry->descriptor.dva = vme_attr->address;
  933. entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
  934. /* Add to list */
  935. list_add_tail(&entry->list, &list->entries);
  936. /* Fill out previous descriptors "Next Address" */
  937. if (entry->list.prev != &list->entries) {
  938. prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
  939. list);
  940. /* We need the bus address for the pointer */
  941. desc_ptr = virt_to_bus(&entry->descriptor);
  942. prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
  943. }
  944. return 0;
  945. err_cycle:
  946. err_aspace:
  947. err_direct:
  948. err_align:
  949. kfree(entry);
  950. err_mem:
  951. return retval;
  952. }
  953. static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
  954. {
  955. u32 tmp;
  956. struct ca91cx42_driver *bridge;
  957. bridge = ca91cx42_bridge->driver_priv;
  958. tmp = ioread32(bridge->base + DGCS);
  959. if (tmp & CA91CX42_DGCS_ACT)
  960. return 0;
  961. else
  962. return 1;
  963. }
  964. static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
  965. {
  966. struct vme_dma_resource *ctrlr;
  967. struct ca91cx42_dma_entry *entry;
  968. int retval;
  969. dma_addr_t bus_addr;
  970. u32 val;
  971. struct device *dev;
  972. struct ca91cx42_driver *bridge;
  973. ctrlr = list->parent;
  974. bridge = ctrlr->parent->driver_priv;
  975. dev = ctrlr->parent->parent;
  976. mutex_lock(&ctrlr->mtx);
  977. if (!(list_empty(&ctrlr->running))) {
  978. /*
  979. * XXX We have an active DMA transfer and currently haven't
  980. * sorted out the mechanism for "pending" DMA transfers.
  981. * Return busy.
  982. */
  983. /* Need to add to pending here */
  984. mutex_unlock(&ctrlr->mtx);
  985. return -EBUSY;
  986. } else {
  987. list_add(&list->list, &ctrlr->running);
  988. }
  989. /* Get first bus address and write into registers */
  990. entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
  991. list);
  992. bus_addr = virt_to_bus(&entry->descriptor);
  993. mutex_unlock(&ctrlr->mtx);
  994. iowrite32(0, bridge->base + DTBC);
  995. iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
  996. /* Start the operation */
  997. val = ioread32(bridge->base + DGCS);
  998. /* XXX Could set VMEbus On and Off Counters here */
  999. val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
  1000. val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
  1001. CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1002. CA91CX42_DGCS_PERR);
  1003. iowrite32(val, bridge->base + DGCS);
  1004. val |= CA91CX42_DGCS_GO;
  1005. iowrite32(val, bridge->base + DGCS);
  1006. retval = wait_event_interruptible(bridge->dma_queue,
  1007. ca91cx42_dma_busy(ctrlr->parent));
  1008. if (retval) {
  1009. val = ioread32(bridge->base + DGCS);
  1010. iowrite32(val | CA91CX42_DGCS_STOP_REQ, bridge->base + DGCS);
  1011. /* Wait for the operation to abort */
  1012. wait_event(bridge->dma_queue,
  1013. ca91cx42_dma_busy(ctrlr->parent));
  1014. retval = -EINTR;
  1015. goto exit;
  1016. }
  1017. /*
  1018. * Read status register, this register is valid until we kick off a
  1019. * new transfer.
  1020. */
  1021. val = ioread32(bridge->base + DGCS);
  1022. if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1023. CA91CX42_DGCS_PERR)) {
  1024. dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
  1025. val = ioread32(bridge->base + DCTL);
  1026. retval = -EIO;
  1027. }
  1028. exit:
  1029. /* Remove list from running list */
  1030. mutex_lock(&ctrlr->mtx);
  1031. list_del(&list->list);
  1032. mutex_unlock(&ctrlr->mtx);
  1033. return retval;
  1034. }
  1035. static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
  1036. {
  1037. struct list_head *pos, *temp;
  1038. struct ca91cx42_dma_entry *entry;
  1039. /* detach and free each entry */
  1040. list_for_each_safe(pos, temp, &list->entries) {
  1041. list_del(pos);
  1042. entry = list_entry(pos, struct ca91cx42_dma_entry, list);
  1043. kfree(entry);
  1044. }
  1045. return 0;
  1046. }
  1047. /*
  1048. * All 4 location monitors reside at the same base - this is therefore a
  1049. * system wide configuration.
  1050. *
  1051. * This does not enable the LM monitor - that should be done when the first
  1052. * callback is attached and disabled when the last callback is removed.
  1053. */
  1054. static int ca91cx42_lm_set(struct vme_lm_resource *lm,
  1055. unsigned long long lm_base, u32 aspace, u32 cycle)
  1056. {
  1057. u32 temp_base, lm_ctl = 0;
  1058. int i;
  1059. struct ca91cx42_driver *bridge;
  1060. struct device *dev;
  1061. bridge = lm->parent->driver_priv;
  1062. dev = lm->parent->parent;
  1063. /* Check the alignment of the location monitor */
  1064. temp_base = (u32)lm_base;
  1065. if (temp_base & 0xffff) {
  1066. dev_err(dev, "Location monitor must be aligned to 64KB "
  1067. "boundary");
  1068. return -EINVAL;
  1069. }
  1070. mutex_lock(&lm->mtx);
  1071. /* If we already have a callback attached, we can't move it! */
  1072. for (i = 0; i < lm->monitors; i++) {
  1073. if (bridge->lm_callback[i]) {
  1074. mutex_unlock(&lm->mtx);
  1075. dev_err(dev, "Location monitor callback attached, "
  1076. "can't reset\n");
  1077. return -EBUSY;
  1078. }
  1079. }
  1080. switch (aspace) {
  1081. case VME_A16:
  1082. lm_ctl |= CA91CX42_LM_CTL_AS_A16;
  1083. break;
  1084. case VME_A24:
  1085. lm_ctl |= CA91CX42_LM_CTL_AS_A24;
  1086. break;
  1087. case VME_A32:
  1088. lm_ctl |= CA91CX42_LM_CTL_AS_A32;
  1089. break;
  1090. default:
  1091. mutex_unlock(&lm->mtx);
  1092. dev_err(dev, "Invalid address space\n");
  1093. return -EINVAL;
  1094. break;
  1095. }
  1096. if (cycle & VME_SUPER)
  1097. lm_ctl |= CA91CX42_LM_CTL_SUPR;
  1098. if (cycle & VME_USER)
  1099. lm_ctl |= CA91CX42_LM_CTL_NPRIV;
  1100. if (cycle & VME_PROG)
  1101. lm_ctl |= CA91CX42_LM_CTL_PGM;
  1102. if (cycle & VME_DATA)
  1103. lm_ctl |= CA91CX42_LM_CTL_DATA;
  1104. iowrite32(lm_base, bridge->base + LM_BS);
  1105. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1106. mutex_unlock(&lm->mtx);
  1107. return 0;
  1108. }
  1109. /* Get configuration of the callback monitor and return whether it is enabled
  1110. * or disabled.
  1111. */
  1112. static int ca91cx42_lm_get(struct vme_lm_resource *lm,
  1113. unsigned long long *lm_base, u32 *aspace, u32 *cycle)
  1114. {
  1115. u32 lm_ctl, enabled = 0;
  1116. struct ca91cx42_driver *bridge;
  1117. bridge = lm->parent->driver_priv;
  1118. mutex_lock(&lm->mtx);
  1119. *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
  1120. lm_ctl = ioread32(bridge->base + LM_CTL);
  1121. if (lm_ctl & CA91CX42_LM_CTL_EN)
  1122. enabled = 1;
  1123. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
  1124. *aspace = VME_A16;
  1125. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
  1126. *aspace = VME_A24;
  1127. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
  1128. *aspace = VME_A32;
  1129. *cycle = 0;
  1130. if (lm_ctl & CA91CX42_LM_CTL_SUPR)
  1131. *cycle |= VME_SUPER;
  1132. if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
  1133. *cycle |= VME_USER;
  1134. if (lm_ctl & CA91CX42_LM_CTL_PGM)
  1135. *cycle |= VME_PROG;
  1136. if (lm_ctl & CA91CX42_LM_CTL_DATA)
  1137. *cycle |= VME_DATA;
  1138. mutex_unlock(&lm->mtx);
  1139. return enabled;
  1140. }
  1141. /*
  1142. * Attach a callback to a specific location monitor.
  1143. *
  1144. * Callback will be passed the monitor triggered.
  1145. */
  1146. static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
  1147. void (*callback)(void *), void *data)
  1148. {
  1149. u32 lm_ctl, tmp;
  1150. struct ca91cx42_driver *bridge;
  1151. struct device *dev;
  1152. bridge = lm->parent->driver_priv;
  1153. dev = lm->parent->parent;
  1154. mutex_lock(&lm->mtx);
  1155. /* Ensure that the location monitor is configured - need PGM or DATA */
  1156. lm_ctl = ioread32(bridge->base + LM_CTL);
  1157. if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
  1158. mutex_unlock(&lm->mtx);
  1159. dev_err(dev, "Location monitor not properly configured\n");
  1160. return -EINVAL;
  1161. }
  1162. /* Check that a callback isn't already attached */
  1163. if (bridge->lm_callback[monitor]) {
  1164. mutex_unlock(&lm->mtx);
  1165. dev_err(dev, "Existing callback attached\n");
  1166. return -EBUSY;
  1167. }
  1168. /* Attach callback */
  1169. bridge->lm_callback[monitor] = callback;
  1170. bridge->lm_data[monitor] = data;
  1171. /* Enable Location Monitor interrupt */
  1172. tmp = ioread32(bridge->base + LINT_EN);
  1173. tmp |= CA91CX42_LINT_LM[monitor];
  1174. iowrite32(tmp, bridge->base + LINT_EN);
  1175. /* Ensure that global Location Monitor Enable set */
  1176. if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
  1177. lm_ctl |= CA91CX42_LM_CTL_EN;
  1178. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1179. }
  1180. mutex_unlock(&lm->mtx);
  1181. return 0;
  1182. }
  1183. /*
  1184. * Detach a callback function forn a specific location monitor.
  1185. */
  1186. static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
  1187. {
  1188. u32 tmp;
  1189. struct ca91cx42_driver *bridge;
  1190. bridge = lm->parent->driver_priv;
  1191. mutex_lock(&lm->mtx);
  1192. /* Disable Location Monitor and ensure previous interrupts are clear */
  1193. tmp = ioread32(bridge->base + LINT_EN);
  1194. tmp &= ~CA91CX42_LINT_LM[monitor];
  1195. iowrite32(tmp, bridge->base + LINT_EN);
  1196. iowrite32(CA91CX42_LINT_LM[monitor],
  1197. bridge->base + LINT_STAT);
  1198. /* Detach callback */
  1199. bridge->lm_callback[monitor] = NULL;
  1200. bridge->lm_data[monitor] = NULL;
  1201. /* If all location monitors disabled, disable global Location Monitor */
  1202. if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  1203. CA91CX42_LINT_LM3)) == 0) {
  1204. tmp = ioread32(bridge->base + LM_CTL);
  1205. tmp &= ~CA91CX42_LM_CTL_EN;
  1206. iowrite32(tmp, bridge->base + LM_CTL);
  1207. }
  1208. mutex_unlock(&lm->mtx);
  1209. return 0;
  1210. }
  1211. static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
  1212. {
  1213. u32 slot = 0;
  1214. struct ca91cx42_driver *bridge;
  1215. bridge = ca91cx42_bridge->driver_priv;
  1216. if (!geoid) {
  1217. slot = ioread32(bridge->base + VCSR_BS);
  1218. slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
  1219. } else
  1220. slot = geoid;
  1221. return (int)slot;
  1222. }
  1223. static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
  1224. dma_addr_t *dma)
  1225. {
  1226. struct pci_dev *pdev;
  1227. /* Find pci_dev container of dev */
  1228. pdev = to_pci_dev(parent);
  1229. return pci_alloc_consistent(pdev, size, dma);
  1230. }
  1231. static void ca91cx42_free_consistent(struct device *parent, size_t size,
  1232. void *vaddr, dma_addr_t dma)
  1233. {
  1234. struct pci_dev *pdev;
  1235. /* Find pci_dev container of dev */
  1236. pdev = to_pci_dev(parent);
  1237. pci_free_consistent(pdev, size, vaddr, dma);
  1238. }
  1239. /*
  1240. * Configure CR/CSR space
  1241. *
  1242. * Access to the CR/CSR can be configured at power-up. The location of the
  1243. * CR/CSR registers in the CR/CSR address space is determined by the boards
  1244. * Auto-ID or Geographic address. This function ensures that the window is
  1245. * enabled at an offset consistent with the boards geopgraphic address.
  1246. */
  1247. static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
  1248. struct pci_dev *pdev)
  1249. {
  1250. unsigned int crcsr_addr;
  1251. int tmp, slot;
  1252. struct ca91cx42_driver *bridge;
  1253. bridge = ca91cx42_bridge->driver_priv;
  1254. slot = ca91cx42_slot_get(ca91cx42_bridge);
  1255. /* Write CSR Base Address if slot ID is supplied as a module param */
  1256. if (geoid)
  1257. iowrite32(geoid << 27, bridge->base + VCSR_BS);
  1258. dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
  1259. if (slot == 0) {
  1260. dev_err(&pdev->dev, "Slot number is unset, not configuring "
  1261. "CR/CSR space\n");
  1262. return -EINVAL;
  1263. }
  1264. /* Allocate mem for CR/CSR image */
  1265. bridge->crcsr_kernel = pci_zalloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
  1266. &bridge->crcsr_bus);
  1267. if (!bridge->crcsr_kernel) {
  1268. dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
  1269. "image\n");
  1270. return -ENOMEM;
  1271. }
  1272. crcsr_addr = slot * (512 * 1024);
  1273. iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
  1274. tmp = ioread32(bridge->base + VCSR_CTL);
  1275. tmp |= CA91CX42_VCSR_CTL_EN;
  1276. iowrite32(tmp, bridge->base + VCSR_CTL);
  1277. return 0;
  1278. }
  1279. static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
  1280. struct pci_dev *pdev)
  1281. {
  1282. u32 tmp;
  1283. struct ca91cx42_driver *bridge;
  1284. bridge = ca91cx42_bridge->driver_priv;
  1285. /* Turn off CR/CSR space */
  1286. tmp = ioread32(bridge->base + VCSR_CTL);
  1287. tmp &= ~CA91CX42_VCSR_CTL_EN;
  1288. iowrite32(tmp, bridge->base + VCSR_CTL);
  1289. /* Free image */
  1290. iowrite32(0, bridge->base + VCSR_TO);
  1291. pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
  1292. bridge->crcsr_bus);
  1293. }
  1294. static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1295. {
  1296. int retval, i;
  1297. u32 data;
  1298. struct list_head *pos = NULL, *n;
  1299. struct vme_bridge *ca91cx42_bridge;
  1300. struct ca91cx42_driver *ca91cx42_device;
  1301. struct vme_master_resource *master_image;
  1302. struct vme_slave_resource *slave_image;
  1303. struct vme_dma_resource *dma_ctrlr;
  1304. struct vme_lm_resource *lm;
  1305. /* We want to support more than one of each bridge so we need to
  1306. * dynamically allocate the bridge structure
  1307. */
  1308. ca91cx42_bridge = kzalloc(sizeof(*ca91cx42_bridge), GFP_KERNEL);
  1309. if (!ca91cx42_bridge) {
  1310. retval = -ENOMEM;
  1311. goto err_struct;
  1312. }
  1313. vme_init_bridge(ca91cx42_bridge);
  1314. ca91cx42_device = kzalloc(sizeof(*ca91cx42_device), GFP_KERNEL);
  1315. if (!ca91cx42_device) {
  1316. retval = -ENOMEM;
  1317. goto err_driver;
  1318. }
  1319. ca91cx42_bridge->driver_priv = ca91cx42_device;
  1320. /* Enable the device */
  1321. retval = pci_enable_device(pdev);
  1322. if (retval) {
  1323. dev_err(&pdev->dev, "Unable to enable device\n");
  1324. goto err_enable;
  1325. }
  1326. /* Map Registers */
  1327. retval = pci_request_regions(pdev, driver_name);
  1328. if (retval) {
  1329. dev_err(&pdev->dev, "Unable to reserve resources\n");
  1330. goto err_resource;
  1331. }
  1332. /* map registers in BAR 0 */
  1333. ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
  1334. 4096);
  1335. if (!ca91cx42_device->base) {
  1336. dev_err(&pdev->dev, "Unable to remap CRG region\n");
  1337. retval = -EIO;
  1338. goto err_remap;
  1339. }
  1340. /* Check to see if the mapping worked out */
  1341. data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
  1342. if (data != PCI_VENDOR_ID_TUNDRA) {
  1343. dev_err(&pdev->dev, "PCI_ID check failed\n");
  1344. retval = -EIO;
  1345. goto err_test;
  1346. }
  1347. /* Initialize wait queues & mutual exclusion flags */
  1348. init_waitqueue_head(&ca91cx42_device->dma_queue);
  1349. init_waitqueue_head(&ca91cx42_device->iack_queue);
  1350. mutex_init(&ca91cx42_device->vme_int);
  1351. mutex_init(&ca91cx42_device->vme_rmw);
  1352. ca91cx42_bridge->parent = &pdev->dev;
  1353. strcpy(ca91cx42_bridge->name, driver_name);
  1354. /* Setup IRQ */
  1355. retval = ca91cx42_irq_init(ca91cx42_bridge);
  1356. if (retval != 0) {
  1357. dev_err(&pdev->dev, "Chip Initialization failed.\n");
  1358. goto err_irq;
  1359. }
  1360. /* Add master windows to list */
  1361. for (i = 0; i < CA91C142_MAX_MASTER; i++) {
  1362. master_image = kmalloc(sizeof(*master_image), GFP_KERNEL);
  1363. if (!master_image) {
  1364. retval = -ENOMEM;
  1365. goto err_master;
  1366. }
  1367. master_image->parent = ca91cx42_bridge;
  1368. spin_lock_init(&master_image->lock);
  1369. master_image->locked = 0;
  1370. master_image->number = i;
  1371. master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
  1372. VME_CRCSR | VME_USER1 | VME_USER2;
  1373. master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1374. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1375. master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
  1376. memset(&master_image->bus_resource, 0,
  1377. sizeof(master_image->bus_resource));
  1378. master_image->kern_base = NULL;
  1379. list_add_tail(&master_image->list,
  1380. &ca91cx42_bridge->master_resources);
  1381. }
  1382. /* Add slave windows to list */
  1383. for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
  1384. slave_image = kmalloc(sizeof(*slave_image), GFP_KERNEL);
  1385. if (!slave_image) {
  1386. retval = -ENOMEM;
  1387. goto err_slave;
  1388. }
  1389. slave_image->parent = ca91cx42_bridge;
  1390. mutex_init(&slave_image->mtx);
  1391. slave_image->locked = 0;
  1392. slave_image->number = i;
  1393. slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
  1394. VME_USER2;
  1395. /* Only windows 0 and 4 support A16 */
  1396. if (i == 0 || i == 4)
  1397. slave_image->address_attr |= VME_A16;
  1398. slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1399. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1400. list_add_tail(&slave_image->list,
  1401. &ca91cx42_bridge->slave_resources);
  1402. }
  1403. /* Add dma engines to list */
  1404. for (i = 0; i < CA91C142_MAX_DMA; i++) {
  1405. dma_ctrlr = kmalloc(sizeof(*dma_ctrlr), GFP_KERNEL);
  1406. if (!dma_ctrlr) {
  1407. retval = -ENOMEM;
  1408. goto err_dma;
  1409. }
  1410. dma_ctrlr->parent = ca91cx42_bridge;
  1411. mutex_init(&dma_ctrlr->mtx);
  1412. dma_ctrlr->locked = 0;
  1413. dma_ctrlr->number = i;
  1414. dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
  1415. VME_DMA_MEM_TO_VME;
  1416. INIT_LIST_HEAD(&dma_ctrlr->pending);
  1417. INIT_LIST_HEAD(&dma_ctrlr->running);
  1418. list_add_tail(&dma_ctrlr->list,
  1419. &ca91cx42_bridge->dma_resources);
  1420. }
  1421. /* Add location monitor to list */
  1422. lm = kmalloc(sizeof(*lm), GFP_KERNEL);
  1423. if (!lm) {
  1424. retval = -ENOMEM;
  1425. goto err_lm;
  1426. }
  1427. lm->parent = ca91cx42_bridge;
  1428. mutex_init(&lm->mtx);
  1429. lm->locked = 0;
  1430. lm->number = 1;
  1431. lm->monitors = 4;
  1432. list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
  1433. ca91cx42_bridge->slave_get = ca91cx42_slave_get;
  1434. ca91cx42_bridge->slave_set = ca91cx42_slave_set;
  1435. ca91cx42_bridge->master_get = ca91cx42_master_get;
  1436. ca91cx42_bridge->master_set = ca91cx42_master_set;
  1437. ca91cx42_bridge->master_read = ca91cx42_master_read;
  1438. ca91cx42_bridge->master_write = ca91cx42_master_write;
  1439. ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
  1440. ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
  1441. ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
  1442. ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
  1443. ca91cx42_bridge->irq_set = ca91cx42_irq_set;
  1444. ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
  1445. ca91cx42_bridge->lm_set = ca91cx42_lm_set;
  1446. ca91cx42_bridge->lm_get = ca91cx42_lm_get;
  1447. ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
  1448. ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
  1449. ca91cx42_bridge->slot_get = ca91cx42_slot_get;
  1450. ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
  1451. ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
  1452. data = ioread32(ca91cx42_device->base + MISC_CTL);
  1453. dev_info(&pdev->dev, "Board is%s the VME system controller\n",
  1454. (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
  1455. dev_info(&pdev->dev, "Slot ID is %d\n",
  1456. ca91cx42_slot_get(ca91cx42_bridge));
  1457. if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
  1458. dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
  1459. /* Need to save ca91cx42_bridge pointer locally in link list for use in
  1460. * ca91cx42_remove()
  1461. */
  1462. retval = vme_register_bridge(ca91cx42_bridge);
  1463. if (retval != 0) {
  1464. dev_err(&pdev->dev, "Chip Registration failed.\n");
  1465. goto err_reg;
  1466. }
  1467. pci_set_drvdata(pdev, ca91cx42_bridge);
  1468. return 0;
  1469. err_reg:
  1470. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1471. err_lm:
  1472. /* resources are stored in link list */
  1473. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1474. lm = list_entry(pos, struct vme_lm_resource, list);
  1475. list_del(pos);
  1476. kfree(lm);
  1477. }
  1478. err_dma:
  1479. /* resources are stored in link list */
  1480. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1481. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1482. list_del(pos);
  1483. kfree(dma_ctrlr);
  1484. }
  1485. err_slave:
  1486. /* resources are stored in link list */
  1487. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1488. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1489. list_del(pos);
  1490. kfree(slave_image);
  1491. }
  1492. err_master:
  1493. /* resources are stored in link list */
  1494. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1495. master_image = list_entry(pos, struct vme_master_resource,
  1496. list);
  1497. list_del(pos);
  1498. kfree(master_image);
  1499. }
  1500. ca91cx42_irq_exit(ca91cx42_device, pdev);
  1501. err_irq:
  1502. err_test:
  1503. iounmap(ca91cx42_device->base);
  1504. err_remap:
  1505. pci_release_regions(pdev);
  1506. err_resource:
  1507. pci_disable_device(pdev);
  1508. err_enable:
  1509. kfree(ca91cx42_device);
  1510. err_driver:
  1511. kfree(ca91cx42_bridge);
  1512. err_struct:
  1513. return retval;
  1514. }
  1515. static void ca91cx42_remove(struct pci_dev *pdev)
  1516. {
  1517. struct list_head *pos = NULL, *n;
  1518. struct vme_master_resource *master_image;
  1519. struct vme_slave_resource *slave_image;
  1520. struct vme_dma_resource *dma_ctrlr;
  1521. struct vme_lm_resource *lm;
  1522. struct ca91cx42_driver *bridge;
  1523. struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
  1524. bridge = ca91cx42_bridge->driver_priv;
  1525. /* Turn off Ints */
  1526. iowrite32(0, bridge->base + LINT_EN);
  1527. /* Turn off the windows */
  1528. iowrite32(0x00800000, bridge->base + LSI0_CTL);
  1529. iowrite32(0x00800000, bridge->base + LSI1_CTL);
  1530. iowrite32(0x00800000, bridge->base + LSI2_CTL);
  1531. iowrite32(0x00800000, bridge->base + LSI3_CTL);
  1532. iowrite32(0x00800000, bridge->base + LSI4_CTL);
  1533. iowrite32(0x00800000, bridge->base + LSI5_CTL);
  1534. iowrite32(0x00800000, bridge->base + LSI6_CTL);
  1535. iowrite32(0x00800000, bridge->base + LSI7_CTL);
  1536. iowrite32(0x00F00000, bridge->base + VSI0_CTL);
  1537. iowrite32(0x00F00000, bridge->base + VSI1_CTL);
  1538. iowrite32(0x00F00000, bridge->base + VSI2_CTL);
  1539. iowrite32(0x00F00000, bridge->base + VSI3_CTL);
  1540. iowrite32(0x00F00000, bridge->base + VSI4_CTL);
  1541. iowrite32(0x00F00000, bridge->base + VSI5_CTL);
  1542. iowrite32(0x00F00000, bridge->base + VSI6_CTL);
  1543. iowrite32(0x00F00000, bridge->base + VSI7_CTL);
  1544. vme_unregister_bridge(ca91cx42_bridge);
  1545. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1546. /* resources are stored in link list */
  1547. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1548. lm = list_entry(pos, struct vme_lm_resource, list);
  1549. list_del(pos);
  1550. kfree(lm);
  1551. }
  1552. /* resources are stored in link list */
  1553. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1554. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1555. list_del(pos);
  1556. kfree(dma_ctrlr);
  1557. }
  1558. /* resources are stored in link list */
  1559. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1560. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1561. list_del(pos);
  1562. kfree(slave_image);
  1563. }
  1564. /* resources are stored in link list */
  1565. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1566. master_image = list_entry(pos, struct vme_master_resource,
  1567. list);
  1568. list_del(pos);
  1569. kfree(master_image);
  1570. }
  1571. ca91cx42_irq_exit(bridge, pdev);
  1572. iounmap(bridge->base);
  1573. pci_release_regions(pdev);
  1574. pci_disable_device(pdev);
  1575. kfree(ca91cx42_bridge);
  1576. }
  1577. module_pci_driver(ca91cx42_driver);
  1578. MODULE_PARM_DESC(geoid, "Override geographical addressing");
  1579. module_param(geoid, int, 0);
  1580. MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
  1581. MODULE_LICENSE("GPL");