xhci.h 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * xHCI host controller driver
  4. *
  5. * Copyright (C) 2008 Intel Corp.
  6. *
  7. * Author: Sarah Sharp
  8. * Some code borrowed from the Linux EHCI driver.
  9. */
  10. #ifndef __LINUX_XHCI_HCD_H
  11. #define __LINUX_XHCI_HCD_H
  12. #include <linux/usb.h>
  13. #include <linux/timer.h>
  14. #include <linux/kernel.h>
  15. #include <linux/usb/hcd.h>
  16. #include <linux/io-64-nonatomic-lo-hi.h>
  17. /* Code sharing between pci-quirks and xhci hcd */
  18. #include "xhci-ext-caps.h"
  19. #include "pci-quirks.h"
  20. /* xHCI PCI Configuration Registers */
  21. #define XHCI_SBRN_OFFSET (0x60)
  22. /* Max number of USB devices for any host controller - limit in section 6.1 */
  23. #define MAX_HC_SLOTS 256
  24. /* Section 5.3.3 - MaxPorts */
  25. #define MAX_HC_PORTS 127
  26. /*
  27. * xHCI register interface.
  28. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  29. * Revision 0.95 specification
  30. */
  31. /**
  32. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  33. * @hc_capbase: length of the capabilities register and HC version number
  34. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  35. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  36. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  37. * @hcc_params: HCCPARAMS - Capability Parameters
  38. * @db_off: DBOFF - Doorbell array offset
  39. * @run_regs_off: RTSOFF - Runtime register space offset
  40. * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  41. */
  42. struct xhci_cap_regs {
  43. __le32 hc_capbase;
  44. __le32 hcs_params1;
  45. __le32 hcs_params2;
  46. __le32 hcs_params3;
  47. __le32 hcc_params;
  48. __le32 db_off;
  49. __le32 run_regs_off;
  50. __le32 hcc_params2; /* xhci 1.1 */
  51. /* Reserved up to (CAPLENGTH - 0x1C) */
  52. };
  53. /* hc_capbase bitmasks */
  54. /* bits 7:0 - how long is the Capabilities register */
  55. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  56. /* bits 31:16 */
  57. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  58. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  59. /* bits 0:7, Max Device Slots */
  60. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  61. #define HCS_SLOTS_MASK 0xff
  62. /* bits 8:18, Max Interrupters */
  63. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  64. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  65. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  66. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  67. /* bits 0:3, frames or uframes that SW needs to queue transactions
  68. * ahead of the HW to meet periodic deadlines */
  69. #define HCS_IST(p) (((p) >> 0) & 0xf)
  70. /* bits 4:7, max number of Event Ring segments */
  71. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  72. /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  73. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  74. /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  75. #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  76. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  77. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  78. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  79. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  80. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  81. /* HCCPARAMS - hcc_params - bitmasks */
  82. /* true: HC can use 64-bit address pointers */
  83. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  84. /* true: HC can do bandwidth negotiation */
  85. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  86. /* true: HC uses 64-byte Device Context structures
  87. * FIXME 64-byte context structures aren't supported yet.
  88. */
  89. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  90. /* true: HC has port power switches */
  91. #define HCC_PPC(p) ((p) & (1 << 3))
  92. /* true: HC has port indicators */
  93. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  94. /* true: HC has Light HC Reset Capability */
  95. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  96. /* true: HC supports latency tolerance messaging */
  97. #define HCC_LTC(p) ((p) & (1 << 6))
  98. /* true: no secondary Stream ID Support */
  99. #define HCC_NSS(p) ((p) & (1 << 7))
  100. /* true: HC supports Stopped - Short Packet */
  101. #define HCC_SPC(p) ((p) & (1 << 9))
  102. /* true: HC has Contiguous Frame ID Capability */
  103. #define HCC_CFC(p) ((p) & (1 << 11))
  104. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  105. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  106. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  107. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  108. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  109. /* db_off bitmask - bits 0:1 reserved */
  110. #define DBOFF_MASK (~0x3)
  111. /* run_regs_off bitmask - bits 0:4 reserved */
  112. #define RTSOFF_MASK (~0x1f)
  113. /* HCCPARAMS2 - hcc_params2 - bitmasks */
  114. /* true: HC supports U3 entry Capability */
  115. #define HCC2_U3C(p) ((p) & (1 << 0))
  116. /* true: HC supports Configure endpoint command Max exit latency too large */
  117. #define HCC2_CMC(p) ((p) & (1 << 1))
  118. /* true: HC supports Force Save context Capability */
  119. #define HCC2_FSC(p) ((p) & (1 << 2))
  120. /* true: HC supports Compliance Transition Capability */
  121. #define HCC2_CTC(p) ((p) & (1 << 3))
  122. /* true: HC support Large ESIT payload Capability > 48k */
  123. #define HCC2_LEC(p) ((p) & (1 << 4))
  124. /* true: HC support Configuration Information Capability */
  125. #define HCC2_CIC(p) ((p) & (1 << 5))
  126. /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
  127. #define HCC2_ETC(p) ((p) & (1 << 6))
  128. /* Number of registers per port */
  129. #define NUM_PORT_REGS 4
  130. #define PORTSC 0
  131. #define PORTPMSC 1
  132. #define PORTLI 2
  133. #define PORTHLPMC 3
  134. /**
  135. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  136. * @command: USBCMD - xHC command register
  137. * @status: USBSTS - xHC status register
  138. * @page_size: This indicates the page size that the host controller
  139. * supports. If bit n is set, the HC supports a page size
  140. * of 2^(n+12), up to a 128MB page size.
  141. * 4K is the minimum page size.
  142. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  143. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  144. * @config_reg: CONFIG - Configure Register
  145. * @port_status_base: PORTSCn - base address for Port Status and Control
  146. * Each port has a Port Status and Control register,
  147. * followed by a Port Power Management Status and Control
  148. * register, a Port Link Info register, and a reserved
  149. * register.
  150. * @port_power_base: PORTPMSCn - base address for
  151. * Port Power Management Status and Control
  152. * @port_link_base: PORTLIn - base address for Port Link Info (current
  153. * Link PM state and control) for USB 2.1 and USB 3.0
  154. * devices.
  155. */
  156. struct xhci_op_regs {
  157. __le32 command;
  158. __le32 status;
  159. __le32 page_size;
  160. __le32 reserved1;
  161. __le32 reserved2;
  162. __le32 dev_notification;
  163. __le64 cmd_ring;
  164. /* rsvd: offset 0x20-2F */
  165. __le32 reserved3[4];
  166. __le64 dcbaa_ptr;
  167. __le32 config_reg;
  168. /* rsvd: offset 0x3C-3FF */
  169. __le32 reserved4[241];
  170. /* port 1 registers, which serve as a base address for other ports */
  171. __le32 port_status_base;
  172. __le32 port_power_base;
  173. __le32 port_link_base;
  174. __le32 reserved5;
  175. /* registers for ports 2-255 */
  176. __le32 reserved6[NUM_PORT_REGS*254];
  177. };
  178. /* USBCMD - USB command - command bitmasks */
  179. /* start/stop HC execution - do not write unless HC is halted*/
  180. #define CMD_RUN XHCI_CMD_RUN
  181. /* Reset HC - resets internal HC state machine and all registers (except
  182. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  183. * The xHCI driver must reinitialize the xHC after setting this bit.
  184. */
  185. #define CMD_RESET (1 << 1)
  186. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  187. #define CMD_EIE XHCI_CMD_EIE
  188. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  189. #define CMD_HSEIE XHCI_CMD_HSEIE
  190. /* bits 4:6 are reserved (and should be preserved on writes). */
  191. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  192. #define CMD_LRESET (1 << 7)
  193. /* host controller save/restore state. */
  194. #define CMD_CSS (1 << 8)
  195. #define CMD_CRS (1 << 9)
  196. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  197. #define CMD_EWE XHCI_CMD_EWE
  198. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  199. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  200. * '0' means the xHC can power it off if all ports are in the disconnect,
  201. * disabled, or powered-off state.
  202. */
  203. #define CMD_PM_INDEX (1 << 11)
  204. /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
  205. #define CMD_ETE (1 << 14)
  206. /* bits 15:31 are reserved (and should be preserved on writes). */
  207. /* IMAN - Interrupt Management Register */
  208. #define IMAN_IE (1 << 1)
  209. #define IMAN_IP (1 << 0)
  210. /* USBSTS - USB status - status bitmasks */
  211. /* HC not running - set to 1 when run/stop bit is cleared. */
  212. #define STS_HALT XHCI_STS_HALT
  213. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  214. #define STS_FATAL (1 << 2)
  215. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  216. #define STS_EINT (1 << 3)
  217. /* port change detect */
  218. #define STS_PORT (1 << 4)
  219. /* bits 5:7 reserved and zeroed */
  220. /* save state status - '1' means xHC is saving state */
  221. #define STS_SAVE (1 << 8)
  222. /* restore state status - '1' means xHC is restoring state */
  223. #define STS_RESTORE (1 << 9)
  224. /* true: save or restore error */
  225. #define STS_SRE (1 << 10)
  226. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  227. #define STS_CNR XHCI_STS_CNR
  228. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  229. #define STS_HCE (1 << 12)
  230. /* bits 13:31 reserved and should be preserved */
  231. /*
  232. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  233. * Generate a device notification event when the HC sees a transaction with a
  234. * notification type that matches a bit set in this bit field.
  235. */
  236. #define DEV_NOTE_MASK (0xffff)
  237. #define ENABLE_DEV_NOTE(x) (1 << (x))
  238. /* Most of the device notification types should only be used for debug.
  239. * SW does need to pay attention to function wake notifications.
  240. */
  241. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  242. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  243. /* bit 0 is the command ring cycle state */
  244. /* stop ring operation after completion of the currently executing command */
  245. #define CMD_RING_PAUSE (1 << 1)
  246. /* stop ring immediately - abort the currently executing command */
  247. #define CMD_RING_ABORT (1 << 2)
  248. /* true: command ring is running */
  249. #define CMD_RING_RUNNING (1 << 3)
  250. /* bits 4:5 reserved and should be preserved */
  251. /* Command Ring pointer - bit mask for the lower 32 bits. */
  252. #define CMD_RING_RSVD_BITS (0x3f)
  253. /* CONFIG - Configure Register - config_reg bitmasks */
  254. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  255. #define MAX_DEVS(p) ((p) & 0xff)
  256. /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
  257. #define CONFIG_U3E (1 << 8)
  258. /* bit 9: Configuration Information Enable, xhci 1.1 */
  259. #define CONFIG_CIE (1 << 9)
  260. /* bits 10:31 - reserved and should be preserved */
  261. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  262. /* true: device connected */
  263. #define PORT_CONNECT (1 << 0)
  264. /* true: port enabled */
  265. #define PORT_PE (1 << 1)
  266. /* bit 2 reserved and zeroed */
  267. /* true: port has an over-current condition */
  268. #define PORT_OC (1 << 3)
  269. /* true: port reset signaling asserted */
  270. #define PORT_RESET (1 << 4)
  271. /* Port Link State - bits 5:8
  272. * A read gives the current link PM state of the port,
  273. * a write with Link State Write Strobe set sets the link state.
  274. */
  275. #define PORT_PLS_MASK (0xf << 5)
  276. #define XDEV_U0 (0x0 << 5)
  277. #define XDEV_U1 (0x1 << 5)
  278. #define XDEV_U2 (0x2 << 5)
  279. #define XDEV_U3 (0x3 << 5)
  280. #define XDEV_DISABLED (0x4 << 5)
  281. #define XDEV_RXDETECT (0x5 << 5)
  282. #define XDEV_INACTIVE (0x6 << 5)
  283. #define XDEV_POLLING (0x7 << 5)
  284. #define XDEV_RECOVERY (0x8 << 5)
  285. #define XDEV_HOT_RESET (0x9 << 5)
  286. #define XDEV_COMP_MODE (0xa << 5)
  287. #define XDEV_TEST_MODE (0xb << 5)
  288. #define XDEV_RESUME (0xf << 5)
  289. /* true: port has power (see HCC_PPC) */
  290. #define PORT_POWER (1 << 9)
  291. /* bits 10:13 indicate device speed:
  292. * 0 - undefined speed - port hasn't be initialized by a reset yet
  293. * 1 - full speed
  294. * 2 - low speed
  295. * 3 - high speed
  296. * 4 - super speed
  297. * 5-15 reserved
  298. */
  299. #define DEV_SPEED_MASK (0xf << 10)
  300. #define XDEV_FS (0x1 << 10)
  301. #define XDEV_LS (0x2 << 10)
  302. #define XDEV_HS (0x3 << 10)
  303. #define XDEV_SS (0x4 << 10)
  304. #define XDEV_SSP (0x5 << 10)
  305. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  306. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  307. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  308. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  309. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  310. #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
  311. #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
  312. #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
  313. /* Bits 20:23 in the Slot Context are the speed for the device */
  314. #define SLOT_SPEED_FS (XDEV_FS << 10)
  315. #define SLOT_SPEED_LS (XDEV_LS << 10)
  316. #define SLOT_SPEED_HS (XDEV_HS << 10)
  317. #define SLOT_SPEED_SS (XDEV_SS << 10)
  318. #define SLOT_SPEED_SSP (XDEV_SSP << 10)
  319. /* Port Indicator Control */
  320. #define PORT_LED_OFF (0 << 14)
  321. #define PORT_LED_AMBER (1 << 14)
  322. #define PORT_LED_GREEN (2 << 14)
  323. #define PORT_LED_MASK (3 << 14)
  324. /* Port Link State Write Strobe - set this when changing link state */
  325. #define PORT_LINK_STROBE (1 << 16)
  326. /* true: connect status change */
  327. #define PORT_CSC (1 << 17)
  328. /* true: port enable change */
  329. #define PORT_PEC (1 << 18)
  330. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  331. * into an enabled state, and the device into the default state. A "warm" reset
  332. * also resets the link, forcing the device through the link training sequence.
  333. * SW can also look at the Port Reset register to see when warm reset is done.
  334. */
  335. #define PORT_WRC (1 << 19)
  336. /* true: over-current change */
  337. #define PORT_OCC (1 << 20)
  338. /* true: reset change - 1 to 0 transition of PORT_RESET */
  339. #define PORT_RC (1 << 21)
  340. /* port link status change - set on some port link state transitions:
  341. * Transition Reason
  342. * ------------------------------------------------------------------------------
  343. * - U3 to Resume Wakeup signaling from a device
  344. * - Resume to Recovery to U0 USB 3.0 device resume
  345. * - Resume to U0 USB 2.0 device resume
  346. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  347. * - U3 to U0 Software resume of USB 2.0 device complete
  348. * - U2 to U0 L1 resume of USB 2.1 device complete
  349. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  350. * - U0 to disabled L1 entry error with USB 2.1 device
  351. * - Any state to inactive Error on USB 3.0 port
  352. */
  353. #define PORT_PLC (1 << 22)
  354. /* port configure error change - port failed to configure its link partner */
  355. #define PORT_CEC (1 << 23)
  356. /* Cold Attach Status - xHC can set this bit to report device attached during
  357. * Sx state. Warm port reset should be perfomed to clear this bit and move port
  358. * to connected state.
  359. */
  360. #define PORT_CAS (1 << 24)
  361. /* wake on connect (enable) */
  362. #define PORT_WKCONN_E (1 << 25)
  363. /* wake on disconnect (enable) */
  364. #define PORT_WKDISC_E (1 << 26)
  365. /* wake on over-current (enable) */
  366. #define PORT_WKOC_E (1 << 27)
  367. /* bits 28:29 reserved */
  368. /* true: device is non-removable - for USB 3.0 roothub emulation */
  369. #define PORT_DEV_REMOVE (1 << 30)
  370. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  371. #define PORT_WR (1 << 31)
  372. /* We mark duplicate entries with -1 */
  373. #define DUPLICATE_ENTRY ((u8)(-1))
  374. /* Port Power Management Status and Control - port_power_base bitmasks */
  375. /* Inactivity timer value for transitions into U1, in microseconds.
  376. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  377. */
  378. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  379. #define PORT_U1_TIMEOUT_MASK 0xff
  380. /* Inactivity timer value for transitions into U2 */
  381. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  382. #define PORT_U2_TIMEOUT_MASK (0xff << 8)
  383. /* Bits 24:31 for port testing */
  384. /* USB2 Protocol PORTSPMSC */
  385. #define PORT_L1S_MASK 7
  386. #define PORT_L1S_SUCCESS 1
  387. #define PORT_RWE (1 << 3)
  388. #define PORT_HIRD(p) (((p) & 0xf) << 4)
  389. #define PORT_HIRD_MASK (0xf << 4)
  390. #define PORT_L1DS_MASK (0xff << 8)
  391. #define PORT_L1DS(p) (((p) & 0xff) << 8)
  392. #define PORT_HLE (1 << 16)
  393. #define PORT_TEST_MODE_SHIFT 28
  394. /* USB3 Protocol PORTLI Port Link Information */
  395. #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
  396. #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
  397. /* USB2 Protocol PORTHLPMC */
  398. #define PORT_HIRDM(p)((p) & 3)
  399. #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
  400. #define PORT_BESLD(p)(((p) & 0xf) << 10)
  401. /* use 512 microseconds as USB2 LPM L1 default timeout. */
  402. #define XHCI_L1_TIMEOUT 512
  403. /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
  404. * Safe to use with mixed HIRD and BESL systems (host and device) and is used
  405. * by other operating systems.
  406. *
  407. * XHCI 1.0 errata 8/14/12 Table 13 notes:
  408. * "Software should choose xHC BESL/BESLD field values that do not violate a
  409. * device's resume latency requirements,
  410. * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
  411. * or not program values < '4' if BLC = '0' and a BESL device is attached.
  412. */
  413. #define XHCI_DEFAULT_BESL 4
  414. /**
  415. * struct xhci_intr_reg - Interrupt Register Set
  416. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  417. * interrupts and check for pending interrupts.
  418. * @irq_control: IMOD - Interrupt Moderation Register.
  419. * Used to throttle interrupts.
  420. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  421. * @erst_base: ERST base address.
  422. * @erst_dequeue: Event ring dequeue pointer.
  423. *
  424. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  425. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  426. * multiple segments of the same size. The HC places events on the ring and
  427. * "updates the Cycle bit in the TRBs to indicate to software the current
  428. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  429. * updates the dequeue pointer.
  430. */
  431. struct xhci_intr_reg {
  432. __le32 irq_pending;
  433. __le32 irq_control;
  434. __le32 erst_size;
  435. __le32 rsvd;
  436. __le64 erst_base;
  437. __le64 erst_dequeue;
  438. };
  439. /* irq_pending bitmasks */
  440. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  441. /* bits 2:31 need to be preserved */
  442. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  443. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  444. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  445. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  446. /* irq_control bitmasks */
  447. /* Minimum interval between interrupts (in 250ns intervals). The interval
  448. * between interrupts will be longer if there are no events on the event ring.
  449. * Default is 4000 (1 ms).
  450. */
  451. #define ER_IRQ_INTERVAL_MASK (0xffff)
  452. /* Counter used to count down the time to the next interrupt - HW use only */
  453. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  454. /* erst_size bitmasks */
  455. /* Preserve bits 16:31 of erst_size */
  456. #define ERST_SIZE_MASK (0xffff << 16)
  457. /* erst_dequeue bitmasks */
  458. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  459. * where the current dequeue pointer lies. This is an optional HW hint.
  460. */
  461. #define ERST_DESI_MASK (0x7)
  462. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  463. * a work queue (or delayed service routine)?
  464. */
  465. #define ERST_EHB (1 << 3)
  466. #define ERST_PTR_MASK (0xf)
  467. /**
  468. * struct xhci_run_regs
  469. * @microframe_index:
  470. * MFINDEX - current microframe number
  471. *
  472. * Section 5.5 Host Controller Runtime Registers:
  473. * "Software should read and write these registers using only Dword (32 bit)
  474. * or larger accesses"
  475. */
  476. struct xhci_run_regs {
  477. __le32 microframe_index;
  478. __le32 rsvd[7];
  479. struct xhci_intr_reg ir_set[128];
  480. };
  481. /**
  482. * struct doorbell_array
  483. *
  484. * Bits 0 - 7: Endpoint target
  485. * Bits 8 - 15: RsvdZ
  486. * Bits 16 - 31: Stream ID
  487. *
  488. * Section 5.6
  489. */
  490. struct xhci_doorbell_array {
  491. __le32 doorbell[256];
  492. };
  493. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  494. #define DB_VALUE_HOST 0x00000000
  495. /**
  496. * struct xhci_protocol_caps
  497. * @revision: major revision, minor revision, capability ID,
  498. * and next capability pointer.
  499. * @name_string: Four ASCII characters to say which spec this xHC
  500. * follows, typically "USB ".
  501. * @port_info: Port offset, count, and protocol-defined information.
  502. */
  503. struct xhci_protocol_caps {
  504. u32 revision;
  505. u32 name_string;
  506. u32 port_info;
  507. };
  508. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  509. #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
  510. #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
  511. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  512. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  513. #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
  514. #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
  515. #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
  516. #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
  517. #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
  518. #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
  519. #define PLT_MASK (0x03 << 6)
  520. #define PLT_SYM (0x00 << 6)
  521. #define PLT_ASYM_RX (0x02 << 6)
  522. #define PLT_ASYM_TX (0x03 << 6)
  523. /**
  524. * struct xhci_container_ctx
  525. * @type: Type of context. Used to calculated offsets to contained contexts.
  526. * @size: Size of the context data
  527. * @bytes: The raw context data given to HW
  528. * @dma: dma address of the bytes
  529. *
  530. * Represents either a Device or Input context. Holds a pointer to the raw
  531. * memory used for the context (bytes) and dma address of it (dma).
  532. */
  533. struct xhci_container_ctx {
  534. unsigned type;
  535. #define XHCI_CTX_TYPE_DEVICE 0x1
  536. #define XHCI_CTX_TYPE_INPUT 0x2
  537. int size;
  538. u8 *bytes;
  539. dma_addr_t dma;
  540. };
  541. /**
  542. * struct xhci_slot_ctx
  543. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  544. * @dev_info2: Max exit latency for device number, root hub port number
  545. * @tt_info: tt_info is used to construct split transaction tokens
  546. * @dev_state: slot state and device address
  547. *
  548. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  549. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  550. * reserved at the end of the slot context for HC internal use.
  551. */
  552. struct xhci_slot_ctx {
  553. __le32 dev_info;
  554. __le32 dev_info2;
  555. __le32 tt_info;
  556. __le32 dev_state;
  557. /* offset 0x10 to 0x1f reserved for HC internal use */
  558. __le32 reserved[4];
  559. };
  560. /* dev_info bitmasks */
  561. /* Route String - 0:19 */
  562. #define ROUTE_STRING_MASK (0xfffff)
  563. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  564. #define DEV_SPEED (0xf << 20)
  565. #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
  566. /* bit 24 reserved */
  567. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  568. #define DEV_MTT (0x1 << 25)
  569. /* Set if the device is a hub - bit 26 */
  570. #define DEV_HUB (0x1 << 26)
  571. /* Index of the last valid endpoint context in this device context - 27:31 */
  572. #define LAST_CTX_MASK (0x1f << 27)
  573. #define LAST_CTX(p) ((p) << 27)
  574. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  575. #define SLOT_FLAG (1 << 0)
  576. #define EP0_FLAG (1 << 1)
  577. /* dev_info2 bitmasks */
  578. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  579. #define MAX_EXIT (0xffff)
  580. /* Root hub port number that is needed to access the USB device */
  581. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  582. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  583. /* Maximum number of ports under a hub device */
  584. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  585. #define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
  586. /* tt_info bitmasks */
  587. /*
  588. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  589. * The Slot ID of the hub that isolates the high speed signaling from
  590. * this low or full-speed device. '0' if attached to root hub port.
  591. */
  592. #define TT_SLOT (0xff)
  593. /*
  594. * The number of the downstream facing port of the high-speed hub
  595. * '0' if the device is not low or full speed.
  596. */
  597. #define TT_PORT (0xff << 8)
  598. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  599. #define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
  600. /* dev_state bitmasks */
  601. /* USB device address - assigned by the HC */
  602. #define DEV_ADDR_MASK (0xff)
  603. /* bits 8:26 reserved */
  604. /* Slot state */
  605. #define SLOT_STATE (0x1f << 27)
  606. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  607. #define SLOT_STATE_DISABLED 0
  608. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  609. #define SLOT_STATE_DEFAULT 1
  610. #define SLOT_STATE_ADDRESSED 2
  611. #define SLOT_STATE_CONFIGURED 3
  612. /**
  613. * struct xhci_ep_ctx
  614. * @ep_info: endpoint state, streams, mult, and interval information.
  615. * @ep_info2: information on endpoint type, max packet size, max burst size,
  616. * error count, and whether the HC will force an event for all
  617. * transactions.
  618. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  619. * defines one stream, this points to the endpoint transfer ring.
  620. * Otherwise, it points to a stream context array, which has a
  621. * ring pointer for each flow.
  622. * @tx_info:
  623. * Average TRB lengths for the endpoint ring and
  624. * max payload within an Endpoint Service Interval Time (ESIT).
  625. *
  626. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  627. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  628. * reserved at the end of the endpoint context for HC internal use.
  629. */
  630. struct xhci_ep_ctx {
  631. __le32 ep_info;
  632. __le32 ep_info2;
  633. __le64 deq;
  634. __le32 tx_info;
  635. /* offset 0x14 - 0x1f reserved for HC internal use */
  636. __le32 reserved[3];
  637. };
  638. /* ep_info bitmasks */
  639. /*
  640. * Endpoint State - bits 0:2
  641. * 0 - disabled
  642. * 1 - running
  643. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  644. * 3 - stopped
  645. * 4 - TRB error
  646. * 5-7 - reserved
  647. */
  648. #define EP_STATE_MASK (0xf)
  649. #define EP_STATE_DISABLED 0
  650. #define EP_STATE_RUNNING 1
  651. #define EP_STATE_HALTED 2
  652. #define EP_STATE_STOPPED 3
  653. #define EP_STATE_ERROR 4
  654. #define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
  655. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  656. #define EP_MULT(p) (((p) & 0x3) << 8)
  657. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  658. /* bits 10:14 are Max Primary Streams */
  659. /* bit 15 is Linear Stream Array */
  660. /* Interval - period between requests to an endpoint - 125u increments. */
  661. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  662. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  663. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  664. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  665. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  666. #define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10)
  667. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  668. #define EP_HAS_LSA (1 << 15)
  669. /* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
  670. #define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff)
  671. /* ep_info2 bitmasks */
  672. /*
  673. * Force Event - generate transfer events for all TRBs for this endpoint
  674. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  675. */
  676. #define FORCE_EVENT (0x1)
  677. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  678. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  679. #define EP_TYPE(p) ((p) << 3)
  680. #define ISOC_OUT_EP 1
  681. #define BULK_OUT_EP 2
  682. #define INT_OUT_EP 3
  683. #define CTRL_EP 4
  684. #define ISOC_IN_EP 5
  685. #define BULK_IN_EP 6
  686. #define INT_IN_EP 7
  687. /* bit 6 reserved */
  688. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  689. #define MAX_BURST(p) (((p)&0xff) << 8)
  690. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  691. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  692. #define MAX_PACKET_MASK (0xffff << 16)
  693. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  694. /* tx_info bitmasks */
  695. #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
  696. #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
  697. #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
  698. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  699. /* deq bitmasks */
  700. #define EP_CTX_CYCLE_MASK (1 << 0)
  701. #define SCTX_DEQ_MASK (~0xfL)
  702. /**
  703. * struct xhci_input_control_context
  704. * Input control context; see section 6.2.5.
  705. *
  706. * @drop_context: set the bit of the endpoint context you want to disable
  707. * @add_context: set the bit of the endpoint context you want to enable
  708. */
  709. struct xhci_input_control_ctx {
  710. __le32 drop_flags;
  711. __le32 add_flags;
  712. __le32 rsvd2[6];
  713. };
  714. #define EP_IS_ADDED(ctrl_ctx, i) \
  715. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  716. #define EP_IS_DROPPED(ctrl_ctx, i) \
  717. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  718. /* Represents everything that is needed to issue a command on the command ring.
  719. * It's useful to pre-allocate these for commands that cannot fail due to
  720. * out-of-memory errors, like freeing streams.
  721. */
  722. struct xhci_command {
  723. /* Input context for changing device state */
  724. struct xhci_container_ctx *in_ctx;
  725. u32 status;
  726. int slot_id;
  727. /* If completion is null, no one is waiting on this command
  728. * and the structure can be freed after the command completes.
  729. */
  730. struct completion *completion;
  731. union xhci_trb *command_trb;
  732. struct list_head cmd_list;
  733. };
  734. /* drop context bitmasks */
  735. #define DROP_EP(x) (0x1 << x)
  736. /* add context bitmasks */
  737. #define ADD_EP(x) (0x1 << x)
  738. struct xhci_stream_ctx {
  739. /* 64-bit stream ring address, cycle state, and stream type */
  740. __le64 stream_ring;
  741. /* offset 0x14 - 0x1f reserved for HC internal use */
  742. __le32 reserved[2];
  743. };
  744. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  745. #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
  746. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  747. #define SCT_SEC_TR 0
  748. /* Primary stream array type, dequeue pointer is to a transfer ring */
  749. #define SCT_PRI_TR 1
  750. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  751. #define SCT_SSA_8 2
  752. #define SCT_SSA_16 3
  753. #define SCT_SSA_32 4
  754. #define SCT_SSA_64 5
  755. #define SCT_SSA_128 6
  756. #define SCT_SSA_256 7
  757. /* Assume no secondary streams for now */
  758. struct xhci_stream_info {
  759. struct xhci_ring **stream_rings;
  760. /* Number of streams, including stream 0 (which drivers can't use) */
  761. unsigned int num_streams;
  762. /* The stream context array may be bigger than
  763. * the number of streams the driver asked for
  764. */
  765. struct xhci_stream_ctx *stream_ctx_array;
  766. unsigned int num_stream_ctxs;
  767. dma_addr_t ctx_array_dma;
  768. /* For mapping physical TRB addresses to segments in stream rings */
  769. struct radix_tree_root trb_address_map;
  770. struct xhci_command *free_streams_command;
  771. };
  772. #define SMALL_STREAM_ARRAY_SIZE 256
  773. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  774. /* Some Intel xHCI host controllers need software to keep track of the bus
  775. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  776. * the full bus bandwidth. We must also treat TTs (including each port under a
  777. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  778. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  779. */
  780. struct xhci_bw_info {
  781. /* ep_interval is zero-based */
  782. unsigned int ep_interval;
  783. /* mult and num_packets are one-based */
  784. unsigned int mult;
  785. unsigned int num_packets;
  786. unsigned int max_packet_size;
  787. unsigned int max_esit_payload;
  788. unsigned int type;
  789. };
  790. /* "Block" sizes in bytes the hardware uses for different device speeds.
  791. * The logic in this part of the hardware limits the number of bits the hardware
  792. * can use, so must represent bandwidth in a less precise manner to mimic what
  793. * the scheduler hardware computes.
  794. */
  795. #define FS_BLOCK 1
  796. #define HS_BLOCK 4
  797. #define SS_BLOCK 16
  798. #define DMI_BLOCK 32
  799. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  800. * with each byte transferred. SuperSpeed devices have an initial overhead to
  801. * set up bursts. These are in blocks, see above. LS overhead has already been
  802. * translated into FS blocks.
  803. */
  804. #define DMI_OVERHEAD 8
  805. #define DMI_OVERHEAD_BURST 4
  806. #define SS_OVERHEAD 8
  807. #define SS_OVERHEAD_BURST 32
  808. #define HS_OVERHEAD 26
  809. #define FS_OVERHEAD 20
  810. #define LS_OVERHEAD 128
  811. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  812. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  813. * of overhead associated with split transfers crossing microframe boundaries.
  814. * 31 blocks is pure protocol overhead.
  815. */
  816. #define TT_HS_OVERHEAD (31 + 94)
  817. #define TT_DMI_OVERHEAD (25 + 12)
  818. /* Bandwidth limits in blocks */
  819. #define FS_BW_LIMIT 1285
  820. #define TT_BW_LIMIT 1320
  821. #define HS_BW_LIMIT 1607
  822. #define SS_BW_LIMIT_IN 3906
  823. #define DMI_BW_LIMIT_IN 3906
  824. #define SS_BW_LIMIT_OUT 3906
  825. #define DMI_BW_LIMIT_OUT 3906
  826. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  827. #define FS_BW_RESERVED 10
  828. #define HS_BW_RESERVED 20
  829. #define SS_BW_RESERVED 10
  830. struct xhci_virt_ep {
  831. struct xhci_ring *ring;
  832. /* Related to endpoints that are configured to use stream IDs only */
  833. struct xhci_stream_info *stream_info;
  834. /* Temporary storage in case the configure endpoint command fails and we
  835. * have to restore the device state to the previous state
  836. */
  837. struct xhci_ring *new_ring;
  838. unsigned int ep_state;
  839. #define SET_DEQ_PENDING (1 << 0)
  840. #define EP_HALTED (1 << 1) /* For stall handling */
  841. #define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
  842. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  843. #define EP_GETTING_STREAMS (1 << 3)
  844. #define EP_HAS_STREAMS (1 << 4)
  845. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  846. #define EP_GETTING_NO_STREAMS (1 << 5)
  847. #define EP_HARD_CLEAR_TOGGLE (1 << 6)
  848. #define EP_SOFT_CLEAR_TOGGLE (1 << 7)
  849. /* ---- Related to URB cancellation ---- */
  850. struct list_head cancelled_td_list;
  851. /* Watchdog timer for stop endpoint command to cancel URBs */
  852. struct timer_list stop_cmd_timer;
  853. struct xhci_hcd *xhci;
  854. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  855. * command. We'll need to update the ring's dequeue segment and dequeue
  856. * pointer after the command completes.
  857. */
  858. struct xhci_segment *queued_deq_seg;
  859. union xhci_trb *queued_deq_ptr;
  860. /*
  861. * Sometimes the xHC can not process isochronous endpoint ring quickly
  862. * enough, and it will miss some isoc tds on the ring and generate
  863. * a Missed Service Error Event.
  864. * Set skip flag when receive a Missed Service Error Event and
  865. * process the missed tds on the endpoint ring.
  866. */
  867. bool skip;
  868. /* Bandwidth checking storage */
  869. struct xhci_bw_info bw_info;
  870. struct list_head bw_endpoint_list;
  871. /* Isoch Frame ID checking storage */
  872. int next_frame_id;
  873. /* Use new Isoch TRB layout needed for extended TBC support */
  874. bool use_extended_tbc;
  875. };
  876. enum xhci_overhead_type {
  877. LS_OVERHEAD_TYPE = 0,
  878. FS_OVERHEAD_TYPE,
  879. HS_OVERHEAD_TYPE,
  880. };
  881. struct xhci_interval_bw {
  882. unsigned int num_packets;
  883. /* Sorted by max packet size.
  884. * Head of the list is the greatest max packet size.
  885. */
  886. struct list_head endpoints;
  887. /* How many endpoints of each speed are present. */
  888. unsigned int overhead[3];
  889. };
  890. #define XHCI_MAX_INTERVAL 16
  891. struct xhci_interval_bw_table {
  892. unsigned int interval0_esit_payload;
  893. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  894. /* Includes reserved bandwidth for async endpoints */
  895. unsigned int bw_used;
  896. unsigned int ss_bw_in;
  897. unsigned int ss_bw_out;
  898. };
  899. struct xhci_virt_device {
  900. struct usb_device *udev;
  901. /*
  902. * Commands to the hardware are passed an "input context" that
  903. * tells the hardware what to change in its data structures.
  904. * The hardware will return changes in an "output context" that
  905. * software must allocate for the hardware. We need to keep
  906. * track of input and output contexts separately because
  907. * these commands might fail and we don't trust the hardware.
  908. */
  909. struct xhci_container_ctx *out_ctx;
  910. /* Used for addressing devices and configuration changes */
  911. struct xhci_container_ctx *in_ctx;
  912. struct xhci_virt_ep eps[31];
  913. u8 fake_port;
  914. u8 real_port;
  915. struct xhci_interval_bw_table *bw_table;
  916. struct xhci_tt_bw_info *tt_info;
  917. /* The current max exit latency for the enabled USB3 link states. */
  918. u16 current_mel;
  919. /* Used for the debugfs interfaces. */
  920. void *debugfs_private;
  921. };
  922. /*
  923. * For each roothub, keep track of the bandwidth information for each periodic
  924. * interval.
  925. *
  926. * If a high speed hub is attached to the roothub, each TT associated with that
  927. * hub is a separate bandwidth domain. The interval information for the
  928. * endpoints on the devices under that TT will appear in the TT structure.
  929. */
  930. struct xhci_root_port_bw_info {
  931. struct list_head tts;
  932. unsigned int num_active_tts;
  933. struct xhci_interval_bw_table bw_table;
  934. };
  935. struct xhci_tt_bw_info {
  936. struct list_head tt_list;
  937. int slot_id;
  938. int ttport;
  939. struct xhci_interval_bw_table bw_table;
  940. int active_eps;
  941. };
  942. /**
  943. * struct xhci_device_context_array
  944. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  945. */
  946. struct xhci_device_context_array {
  947. /* 64-bit device addresses; we only write 32-bit addresses */
  948. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  949. /* private xHCD pointers */
  950. dma_addr_t dma;
  951. };
  952. /* TODO: write function to set the 64-bit device DMA address */
  953. /*
  954. * TODO: change this to be dynamically sized at HC mem init time since the HC
  955. * might not be able to handle the maximum number of devices possible.
  956. */
  957. struct xhci_transfer_event {
  958. /* 64-bit buffer address, or immediate data */
  959. __le64 buffer;
  960. __le32 transfer_len;
  961. /* This field is interpreted differently based on the type of TRB */
  962. __le32 flags;
  963. };
  964. /* Transfer event TRB length bit mask */
  965. /* bits 0:23 */
  966. #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
  967. /** Transfer Event bit fields **/
  968. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  969. /* Completion Code - only applicable for some types of TRBs */
  970. #define COMP_CODE_MASK (0xff << 24)
  971. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  972. #define COMP_INVALID 0
  973. #define COMP_SUCCESS 1
  974. #define COMP_DATA_BUFFER_ERROR 2
  975. #define COMP_BABBLE_DETECTED_ERROR 3
  976. #define COMP_USB_TRANSACTION_ERROR 4
  977. #define COMP_TRB_ERROR 5
  978. #define COMP_STALL_ERROR 6
  979. #define COMP_RESOURCE_ERROR 7
  980. #define COMP_BANDWIDTH_ERROR 8
  981. #define COMP_NO_SLOTS_AVAILABLE_ERROR 9
  982. #define COMP_INVALID_STREAM_TYPE_ERROR 10
  983. #define COMP_SLOT_NOT_ENABLED_ERROR 11
  984. #define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
  985. #define COMP_SHORT_PACKET 13
  986. #define COMP_RING_UNDERRUN 14
  987. #define COMP_RING_OVERRUN 15
  988. #define COMP_VF_EVENT_RING_FULL_ERROR 16
  989. #define COMP_PARAMETER_ERROR 17
  990. #define COMP_BANDWIDTH_OVERRUN_ERROR 18
  991. #define COMP_CONTEXT_STATE_ERROR 19
  992. #define COMP_NO_PING_RESPONSE_ERROR 20
  993. #define COMP_EVENT_RING_FULL_ERROR 21
  994. #define COMP_INCOMPATIBLE_DEVICE_ERROR 22
  995. #define COMP_MISSED_SERVICE_ERROR 23
  996. #define COMP_COMMAND_RING_STOPPED 24
  997. #define COMP_COMMAND_ABORTED 25
  998. #define COMP_STOPPED 26
  999. #define COMP_STOPPED_LENGTH_INVALID 27
  1000. #define COMP_STOPPED_SHORT_PACKET 28
  1001. #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
  1002. #define COMP_ISOCH_BUFFER_OVERRUN 31
  1003. #define COMP_EVENT_LOST_ERROR 32
  1004. #define COMP_UNDEFINED_ERROR 33
  1005. #define COMP_INVALID_STREAM_ID_ERROR 34
  1006. #define COMP_SECONDARY_BANDWIDTH_ERROR 35
  1007. #define COMP_SPLIT_TRANSACTION_ERROR 36
  1008. static inline const char *xhci_trb_comp_code_string(u8 status)
  1009. {
  1010. switch (status) {
  1011. case COMP_INVALID:
  1012. return "Invalid";
  1013. case COMP_SUCCESS:
  1014. return "Success";
  1015. case COMP_DATA_BUFFER_ERROR:
  1016. return "Data Buffer Error";
  1017. case COMP_BABBLE_DETECTED_ERROR:
  1018. return "Babble Detected";
  1019. case COMP_USB_TRANSACTION_ERROR:
  1020. return "USB Transaction Error";
  1021. case COMP_TRB_ERROR:
  1022. return "TRB Error";
  1023. case COMP_STALL_ERROR:
  1024. return "Stall Error";
  1025. case COMP_RESOURCE_ERROR:
  1026. return "Resource Error";
  1027. case COMP_BANDWIDTH_ERROR:
  1028. return "Bandwidth Error";
  1029. case COMP_NO_SLOTS_AVAILABLE_ERROR:
  1030. return "No Slots Available Error";
  1031. case COMP_INVALID_STREAM_TYPE_ERROR:
  1032. return "Invalid Stream Type Error";
  1033. case COMP_SLOT_NOT_ENABLED_ERROR:
  1034. return "Slot Not Enabled Error";
  1035. case COMP_ENDPOINT_NOT_ENABLED_ERROR:
  1036. return "Endpoint Not Enabled Error";
  1037. case COMP_SHORT_PACKET:
  1038. return "Short Packet";
  1039. case COMP_RING_UNDERRUN:
  1040. return "Ring Underrun";
  1041. case COMP_RING_OVERRUN:
  1042. return "Ring Overrun";
  1043. case COMP_VF_EVENT_RING_FULL_ERROR:
  1044. return "VF Event Ring Full Error";
  1045. case COMP_PARAMETER_ERROR:
  1046. return "Parameter Error";
  1047. case COMP_BANDWIDTH_OVERRUN_ERROR:
  1048. return "Bandwidth Overrun Error";
  1049. case COMP_CONTEXT_STATE_ERROR:
  1050. return "Context State Error";
  1051. case COMP_NO_PING_RESPONSE_ERROR:
  1052. return "No Ping Response Error";
  1053. case COMP_EVENT_RING_FULL_ERROR:
  1054. return "Event Ring Full Error";
  1055. case COMP_INCOMPATIBLE_DEVICE_ERROR:
  1056. return "Incompatible Device Error";
  1057. case COMP_MISSED_SERVICE_ERROR:
  1058. return "Missed Service Error";
  1059. case COMP_COMMAND_RING_STOPPED:
  1060. return "Command Ring Stopped";
  1061. case COMP_COMMAND_ABORTED:
  1062. return "Command Aborted";
  1063. case COMP_STOPPED:
  1064. return "Stopped";
  1065. case COMP_STOPPED_LENGTH_INVALID:
  1066. return "Stopped - Length Invalid";
  1067. case COMP_STOPPED_SHORT_PACKET:
  1068. return "Stopped - Short Packet";
  1069. case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
  1070. return "Max Exit Latency Too Large Error";
  1071. case COMP_ISOCH_BUFFER_OVERRUN:
  1072. return "Isoch Buffer Overrun";
  1073. case COMP_EVENT_LOST_ERROR:
  1074. return "Event Lost Error";
  1075. case COMP_UNDEFINED_ERROR:
  1076. return "Undefined Error";
  1077. case COMP_INVALID_STREAM_ID_ERROR:
  1078. return "Invalid Stream ID Error";
  1079. case COMP_SECONDARY_BANDWIDTH_ERROR:
  1080. return "Secondary Bandwidth Error";
  1081. case COMP_SPLIT_TRANSACTION_ERROR:
  1082. return "Split Transaction Error";
  1083. default:
  1084. return "Unknown!!";
  1085. }
  1086. }
  1087. struct xhci_link_trb {
  1088. /* 64-bit segment pointer*/
  1089. __le64 segment_ptr;
  1090. __le32 intr_target;
  1091. __le32 control;
  1092. };
  1093. /* control bitfields */
  1094. #define LINK_TOGGLE (0x1<<1)
  1095. /* Command completion event TRB */
  1096. struct xhci_event_cmd {
  1097. /* Pointer to command TRB, or the value passed by the event data trb */
  1098. __le64 cmd_trb;
  1099. __le32 status;
  1100. __le32 flags;
  1101. };
  1102. /* flags bitmasks */
  1103. /* Address device - disable SetAddress */
  1104. #define TRB_BSR (1<<9)
  1105. /* Configure Endpoint - Deconfigure */
  1106. #define TRB_DC (1<<9)
  1107. /* Stop Ring - Transfer State Preserve */
  1108. #define TRB_TSP (1<<9)
  1109. enum xhci_ep_reset_type {
  1110. EP_HARD_RESET,
  1111. EP_SOFT_RESET,
  1112. };
  1113. /* Force Event */
  1114. #define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
  1115. #define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
  1116. /* Set Latency Tolerance Value */
  1117. #define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
  1118. /* Get Port Bandwidth */
  1119. #define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
  1120. /* Force Header */
  1121. #define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
  1122. #define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
  1123. enum xhci_setup_dev {
  1124. SETUP_CONTEXT_ONLY,
  1125. SETUP_CONTEXT_ADDRESS,
  1126. };
  1127. /* bits 16:23 are the virtual function ID */
  1128. /* bits 24:31 are the slot ID */
  1129. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  1130. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  1131. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  1132. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  1133. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  1134. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  1135. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  1136. #define LAST_EP_INDEX 30
  1137. /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
  1138. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  1139. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  1140. #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
  1141. /* Link TRB specific fields */
  1142. #define TRB_TC (1<<1)
  1143. /* Port Status Change Event TRB fields */
  1144. /* Port ID - bits 31:24 */
  1145. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  1146. #define EVENT_DATA (1 << 2)
  1147. /* Normal TRB fields */
  1148. /* transfer_len bitmasks - bits 0:16 */
  1149. #define TRB_LEN(p) ((p) & 0x1ffff)
  1150. /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
  1151. #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
  1152. #define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
  1153. /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
  1154. #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
  1155. /* Interrupter Target - which MSI-X vector to target the completion event at */
  1156. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  1157. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  1158. /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
  1159. #define TRB_TBC(p) (((p) & 0x3) << 7)
  1160. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  1161. /* Cycle bit - indicates TRB ownership by HC or HCD */
  1162. #define TRB_CYCLE (1<<0)
  1163. /*
  1164. * Force next event data TRB to be evaluated before task switch.
  1165. * Used to pass OS data back after a TD completes.
  1166. */
  1167. #define TRB_ENT (1<<1)
  1168. /* Interrupt on short packet */
  1169. #define TRB_ISP (1<<2)
  1170. /* Set PCIe no snoop attribute */
  1171. #define TRB_NO_SNOOP (1<<3)
  1172. /* Chain multiple TRBs into a TD */
  1173. #define TRB_CHAIN (1<<4)
  1174. /* Interrupt on completion */
  1175. #define TRB_IOC (1<<5)
  1176. /* The buffer pointer contains immediate data */
  1177. #define TRB_IDT (1<<6)
  1178. /* Block Event Interrupt */
  1179. #define TRB_BEI (1<<9)
  1180. /* Control transfer TRB specific fields */
  1181. #define TRB_DIR_IN (1<<16)
  1182. #define TRB_TX_TYPE(p) ((p) << 16)
  1183. #define TRB_DATA_OUT 2
  1184. #define TRB_DATA_IN 3
  1185. /* Isochronous TRB specific fields */
  1186. #define TRB_SIA (1<<31)
  1187. #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
  1188. struct xhci_generic_trb {
  1189. __le32 field[4];
  1190. };
  1191. union xhci_trb {
  1192. struct xhci_link_trb link;
  1193. struct xhci_transfer_event trans_event;
  1194. struct xhci_event_cmd event_cmd;
  1195. struct xhci_generic_trb generic;
  1196. };
  1197. /* TRB bit mask */
  1198. #define TRB_TYPE_BITMASK (0xfc00)
  1199. #define TRB_TYPE(p) ((p) << 10)
  1200. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1201. /* TRB type IDs */
  1202. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1203. #define TRB_NORMAL 1
  1204. /* setup stage for control transfers */
  1205. #define TRB_SETUP 2
  1206. /* data stage for control transfers */
  1207. #define TRB_DATA 3
  1208. /* status stage for control transfers */
  1209. #define TRB_STATUS 4
  1210. /* isoc transfers */
  1211. #define TRB_ISOC 5
  1212. /* TRB for linking ring segments */
  1213. #define TRB_LINK 6
  1214. #define TRB_EVENT_DATA 7
  1215. /* Transfer Ring No-op (not for the command ring) */
  1216. #define TRB_TR_NOOP 8
  1217. /* Command TRBs */
  1218. /* Enable Slot Command */
  1219. #define TRB_ENABLE_SLOT 9
  1220. /* Disable Slot Command */
  1221. #define TRB_DISABLE_SLOT 10
  1222. /* Address Device Command */
  1223. #define TRB_ADDR_DEV 11
  1224. /* Configure Endpoint Command */
  1225. #define TRB_CONFIG_EP 12
  1226. /* Evaluate Context Command */
  1227. #define TRB_EVAL_CONTEXT 13
  1228. /* Reset Endpoint Command */
  1229. #define TRB_RESET_EP 14
  1230. /* Stop Transfer Ring Command */
  1231. #define TRB_STOP_RING 15
  1232. /* Set Transfer Ring Dequeue Pointer Command */
  1233. #define TRB_SET_DEQ 16
  1234. /* Reset Device Command */
  1235. #define TRB_RESET_DEV 17
  1236. /* Force Event Command (opt) */
  1237. #define TRB_FORCE_EVENT 18
  1238. /* Negotiate Bandwidth Command (opt) */
  1239. #define TRB_NEG_BANDWIDTH 19
  1240. /* Set Latency Tolerance Value Command (opt) */
  1241. #define TRB_SET_LT 20
  1242. /* Get port bandwidth Command */
  1243. #define TRB_GET_BW 21
  1244. /* Force Header Command - generate a transaction or link management packet */
  1245. #define TRB_FORCE_HEADER 22
  1246. /* No-op Command - not for transfer rings */
  1247. #define TRB_CMD_NOOP 23
  1248. /* TRB IDs 24-31 reserved */
  1249. /* Event TRBS */
  1250. /* Transfer Event */
  1251. #define TRB_TRANSFER 32
  1252. /* Command Completion Event */
  1253. #define TRB_COMPLETION 33
  1254. /* Port Status Change Event */
  1255. #define TRB_PORT_STATUS 34
  1256. /* Bandwidth Request Event (opt) */
  1257. #define TRB_BANDWIDTH_EVENT 35
  1258. /* Doorbell Event (opt) */
  1259. #define TRB_DOORBELL 36
  1260. /* Host Controller Event */
  1261. #define TRB_HC_EVENT 37
  1262. /* Device Notification Event - device sent function wake notification */
  1263. #define TRB_DEV_NOTE 38
  1264. /* MFINDEX Wrap Event - microframe counter wrapped */
  1265. #define TRB_MFINDEX_WRAP 39
  1266. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1267. /* Nec vendor-specific command completion event. */
  1268. #define TRB_NEC_CMD_COMP 48
  1269. /* Get NEC firmware revision. */
  1270. #define TRB_NEC_GET_FW 49
  1271. static inline const char *xhci_trb_type_string(u8 type)
  1272. {
  1273. switch (type) {
  1274. case TRB_NORMAL:
  1275. return "Normal";
  1276. case TRB_SETUP:
  1277. return "Setup Stage";
  1278. case TRB_DATA:
  1279. return "Data Stage";
  1280. case TRB_STATUS:
  1281. return "Status Stage";
  1282. case TRB_ISOC:
  1283. return "Isoch";
  1284. case TRB_LINK:
  1285. return "Link";
  1286. case TRB_EVENT_DATA:
  1287. return "Event Data";
  1288. case TRB_TR_NOOP:
  1289. return "No-Op";
  1290. case TRB_ENABLE_SLOT:
  1291. return "Enable Slot Command";
  1292. case TRB_DISABLE_SLOT:
  1293. return "Disable Slot Command";
  1294. case TRB_ADDR_DEV:
  1295. return "Address Device Command";
  1296. case TRB_CONFIG_EP:
  1297. return "Configure Endpoint Command";
  1298. case TRB_EVAL_CONTEXT:
  1299. return "Evaluate Context Command";
  1300. case TRB_RESET_EP:
  1301. return "Reset Endpoint Command";
  1302. case TRB_STOP_RING:
  1303. return "Stop Ring Command";
  1304. case TRB_SET_DEQ:
  1305. return "Set TR Dequeue Pointer Command";
  1306. case TRB_RESET_DEV:
  1307. return "Reset Device Command";
  1308. case TRB_FORCE_EVENT:
  1309. return "Force Event Command";
  1310. case TRB_NEG_BANDWIDTH:
  1311. return "Negotiate Bandwidth Command";
  1312. case TRB_SET_LT:
  1313. return "Set Latency Tolerance Value Command";
  1314. case TRB_GET_BW:
  1315. return "Get Port Bandwidth Command";
  1316. case TRB_FORCE_HEADER:
  1317. return "Force Header Command";
  1318. case TRB_CMD_NOOP:
  1319. return "No-Op Command";
  1320. case TRB_TRANSFER:
  1321. return "Transfer Event";
  1322. case TRB_COMPLETION:
  1323. return "Command Completion Event";
  1324. case TRB_PORT_STATUS:
  1325. return "Port Status Change Event";
  1326. case TRB_BANDWIDTH_EVENT:
  1327. return "Bandwidth Request Event";
  1328. case TRB_DOORBELL:
  1329. return "Doorbell Event";
  1330. case TRB_HC_EVENT:
  1331. return "Host Controller Event";
  1332. case TRB_DEV_NOTE:
  1333. return "Device Notification Event";
  1334. case TRB_MFINDEX_WRAP:
  1335. return "MFINDEX Wrap Event";
  1336. case TRB_NEC_CMD_COMP:
  1337. return "NEC Command Completion Event";
  1338. case TRB_NEC_GET_FW:
  1339. return "NET Get Firmware Revision Command";
  1340. default:
  1341. return "UNKNOWN";
  1342. }
  1343. }
  1344. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1345. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1346. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1347. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1348. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1349. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1350. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1351. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1352. /*
  1353. * TRBS_PER_SEGMENT must be a multiple of 4,
  1354. * since the command ring is 64-byte aligned.
  1355. * It must also be greater than 16.
  1356. */
  1357. #define TRBS_PER_SEGMENT 256
  1358. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1359. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1360. #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1361. #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
  1362. /* TRB buffer pointers can't cross 64KB boundaries */
  1363. #define TRB_MAX_BUFF_SHIFT 16
  1364. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1365. /* How much data is left before the 64KB boundary? */
  1366. #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
  1367. (addr & (TRB_MAX_BUFF_SIZE - 1)))
  1368. struct xhci_segment {
  1369. union xhci_trb *trbs;
  1370. /* private to HCD */
  1371. struct xhci_segment *next;
  1372. dma_addr_t dma;
  1373. /* Max packet sized bounce buffer for td-fragmant alignment */
  1374. dma_addr_t bounce_dma;
  1375. void *bounce_buf;
  1376. unsigned int bounce_offs;
  1377. unsigned int bounce_len;
  1378. };
  1379. struct xhci_td {
  1380. struct list_head td_list;
  1381. struct list_head cancelled_td_list;
  1382. struct urb *urb;
  1383. struct xhci_segment *start_seg;
  1384. union xhci_trb *first_trb;
  1385. union xhci_trb *last_trb;
  1386. struct xhci_segment *bounce_seg;
  1387. /* actual_length of the URB has already been set */
  1388. bool urb_length_set;
  1389. };
  1390. /* xHCI command default timeout value */
  1391. #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
  1392. /* command descriptor */
  1393. struct xhci_cd {
  1394. struct xhci_command *command;
  1395. union xhci_trb *cmd_trb;
  1396. };
  1397. struct xhci_dequeue_state {
  1398. struct xhci_segment *new_deq_seg;
  1399. union xhci_trb *new_deq_ptr;
  1400. int new_cycle_state;
  1401. unsigned int stream_id;
  1402. };
  1403. enum xhci_ring_type {
  1404. TYPE_CTRL = 0,
  1405. TYPE_ISOC,
  1406. TYPE_BULK,
  1407. TYPE_INTR,
  1408. TYPE_STREAM,
  1409. TYPE_COMMAND,
  1410. TYPE_EVENT,
  1411. };
  1412. static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
  1413. {
  1414. switch (type) {
  1415. case TYPE_CTRL:
  1416. return "CTRL";
  1417. case TYPE_ISOC:
  1418. return "ISOC";
  1419. case TYPE_BULK:
  1420. return "BULK";
  1421. case TYPE_INTR:
  1422. return "INTR";
  1423. case TYPE_STREAM:
  1424. return "STREAM";
  1425. case TYPE_COMMAND:
  1426. return "CMD";
  1427. case TYPE_EVENT:
  1428. return "EVENT";
  1429. }
  1430. return "UNKNOWN";
  1431. }
  1432. struct xhci_ring {
  1433. struct xhci_segment *first_seg;
  1434. struct xhci_segment *last_seg;
  1435. union xhci_trb *enqueue;
  1436. struct xhci_segment *enq_seg;
  1437. union xhci_trb *dequeue;
  1438. struct xhci_segment *deq_seg;
  1439. struct list_head td_list;
  1440. /*
  1441. * Write the cycle state into the TRB cycle field to give ownership of
  1442. * the TRB to the host controller (if we are the producer), or to check
  1443. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1444. */
  1445. u32 cycle_state;
  1446. unsigned int stream_id;
  1447. unsigned int num_segs;
  1448. unsigned int num_trbs_free;
  1449. unsigned int num_trbs_free_temp;
  1450. unsigned int bounce_buf_len;
  1451. enum xhci_ring_type type;
  1452. bool last_td_was_short;
  1453. struct radix_tree_root *trb_address_map;
  1454. };
  1455. struct xhci_erst_entry {
  1456. /* 64-bit event ring segment address */
  1457. __le64 seg_addr;
  1458. __le32 seg_size;
  1459. /* Set to zero */
  1460. __le32 rsvd;
  1461. };
  1462. struct xhci_erst {
  1463. struct xhci_erst_entry *entries;
  1464. unsigned int num_entries;
  1465. /* xhci->event_ring keeps track of segment dma addresses */
  1466. dma_addr_t erst_dma_addr;
  1467. /* Num entries the ERST can contain */
  1468. unsigned int erst_size;
  1469. };
  1470. struct xhci_scratchpad {
  1471. u64 *sp_array;
  1472. dma_addr_t sp_dma;
  1473. void **sp_buffers;
  1474. };
  1475. struct urb_priv {
  1476. int num_tds;
  1477. int num_tds_done;
  1478. struct xhci_td td[0];
  1479. };
  1480. /*
  1481. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1482. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1483. * meaning 64 ring segments.
  1484. * Initial allocated size of the ERST, in number of entries */
  1485. #define ERST_NUM_SEGS 1
  1486. /* Initial allocated size of the ERST, in number of entries */
  1487. #define ERST_SIZE 64
  1488. /* Initial number of event segment rings allocated */
  1489. #define ERST_ENTRIES 1
  1490. /* Poll every 60 seconds */
  1491. #define POLL_TIMEOUT 60
  1492. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1493. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1494. /* XXX: Make these module parameters */
  1495. struct s3_save {
  1496. u32 command;
  1497. u32 dev_nt;
  1498. u64 dcbaa_ptr;
  1499. u32 config_reg;
  1500. u32 irq_pending;
  1501. u32 irq_control;
  1502. u32 erst_size;
  1503. u64 erst_base;
  1504. u64 erst_dequeue;
  1505. };
  1506. /* Use for lpm */
  1507. struct dev_info {
  1508. u32 dev_id;
  1509. struct list_head list;
  1510. };
  1511. struct xhci_bus_state {
  1512. unsigned long bus_suspended;
  1513. unsigned long next_statechange;
  1514. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1515. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1516. u32 port_c_suspend;
  1517. u32 suspended_ports;
  1518. u32 port_remote_wakeup;
  1519. unsigned long resume_done[USB_MAXCHILDREN];
  1520. /* which ports have started to resume */
  1521. unsigned long resuming_ports;
  1522. /* Which ports are waiting on RExit to U0 transition. */
  1523. unsigned long rexit_ports;
  1524. struct completion rexit_done[USB_MAXCHILDREN];
  1525. };
  1526. /*
  1527. * It can take up to 20 ms to transition from RExit to U0 on the
  1528. * Intel Lynx Point LP xHCI host.
  1529. */
  1530. #define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
  1531. static inline unsigned int hcd_index(struct usb_hcd *hcd)
  1532. {
  1533. if (hcd->speed >= HCD_USB3)
  1534. return 0;
  1535. else
  1536. return 1;
  1537. }
  1538. struct xhci_port {
  1539. __le32 __iomem *addr;
  1540. int hw_portnum;
  1541. int hcd_portnum;
  1542. struct xhci_hub *rhub;
  1543. };
  1544. struct xhci_hub {
  1545. struct xhci_port **ports;
  1546. unsigned int num_ports;
  1547. struct usb_hcd *hcd;
  1548. /* supported prococol extended capabiliy values */
  1549. u8 maj_rev;
  1550. u8 min_rev;
  1551. u32 *psi; /* array of protocol speed ID entries */
  1552. u8 psi_count;
  1553. u8 psi_uid_count;
  1554. };
  1555. /* There is one xhci_hcd structure per controller */
  1556. struct xhci_hcd {
  1557. struct usb_hcd *main_hcd;
  1558. struct usb_hcd *shared_hcd;
  1559. /* glue to PCI and HCD framework */
  1560. struct xhci_cap_regs __iomem *cap_regs;
  1561. struct xhci_op_regs __iomem *op_regs;
  1562. struct xhci_run_regs __iomem *run_regs;
  1563. struct xhci_doorbell_array __iomem *dba;
  1564. /* Our HCD's current interrupter register set */
  1565. struct xhci_intr_reg __iomem *ir_set;
  1566. /* Cached register copies of read-only HC data */
  1567. __u32 hcs_params1;
  1568. __u32 hcs_params2;
  1569. __u32 hcs_params3;
  1570. __u32 hcc_params;
  1571. __u32 hcc_params2;
  1572. spinlock_t lock;
  1573. /* packed release number */
  1574. u8 sbrn;
  1575. u16 hci_version;
  1576. u8 max_slots;
  1577. u8 max_interrupters;
  1578. u8 max_ports;
  1579. u8 isoc_threshold;
  1580. /* imod_interval in ns (I * 250ns) */
  1581. u32 imod_interval;
  1582. int event_ring_max;
  1583. /* 4KB min, 128MB max */
  1584. int page_size;
  1585. /* Valid values are 12 to 20, inclusive */
  1586. int page_shift;
  1587. /* msi-x vectors */
  1588. int msix_count;
  1589. /* optional clocks */
  1590. struct clk *clk;
  1591. struct clk *reg_clk;
  1592. /* data structures */
  1593. struct xhci_device_context_array *dcbaa;
  1594. struct xhci_ring *cmd_ring;
  1595. unsigned int cmd_ring_state;
  1596. #define CMD_RING_STATE_RUNNING (1 << 0)
  1597. #define CMD_RING_STATE_ABORTED (1 << 1)
  1598. #define CMD_RING_STATE_STOPPED (1 << 2)
  1599. struct list_head cmd_list;
  1600. unsigned int cmd_ring_reserved_trbs;
  1601. struct delayed_work cmd_timer;
  1602. struct completion cmd_ring_stop_completion;
  1603. struct xhci_command *current_cmd;
  1604. struct xhci_ring *event_ring;
  1605. struct xhci_erst erst;
  1606. /* Scratchpad */
  1607. struct xhci_scratchpad *scratchpad;
  1608. /* Store LPM test failed devices' information */
  1609. struct list_head lpm_failed_devs;
  1610. /* slot enabling and address device helpers */
  1611. /* these are not thread safe so use mutex */
  1612. struct mutex mutex;
  1613. /* For USB 3.0 LPM enable/disable. */
  1614. struct xhci_command *lpm_command;
  1615. /* Internal mirror of the HW's dcbaa */
  1616. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1617. /* For keeping track of bandwidth domains per roothub. */
  1618. struct xhci_root_port_bw_info *rh_bw;
  1619. /* DMA pools */
  1620. struct dma_pool *device_pool;
  1621. struct dma_pool *segment_pool;
  1622. struct dma_pool *small_streams_pool;
  1623. struct dma_pool *medium_streams_pool;
  1624. /* Host controller watchdog timer structures */
  1625. unsigned int xhc_state;
  1626. u32 command;
  1627. struct s3_save s3;
  1628. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1629. *
  1630. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1631. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1632. * that sees this status (other than the timer that set it) should stop touching
  1633. * hardware immediately. Interrupt handlers should return immediately when
  1634. * they see this status (any time they drop and re-acquire xhci->lock).
  1635. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1636. * putting the TD on the canceled list, etc.
  1637. *
  1638. * There are no reports of xHCI host controllers that display this issue.
  1639. */
  1640. #define XHCI_STATE_DYING (1 << 0)
  1641. #define XHCI_STATE_HALTED (1 << 1)
  1642. #define XHCI_STATE_REMOVING (1 << 2)
  1643. unsigned long long quirks;
  1644. #define XHCI_LINK_TRB_QUIRK BIT_ULL(0)
  1645. #define XHCI_RESET_EP_QUIRK BIT_ULL(1)
  1646. #define XHCI_NEC_HOST BIT_ULL(2)
  1647. #define XHCI_AMD_PLL_FIX BIT_ULL(3)
  1648. #define XHCI_SPURIOUS_SUCCESS BIT_ULL(4)
  1649. /*
  1650. * Certain Intel host controllers have a limit to the number of endpoint
  1651. * contexts they can handle. Ideally, they would signal that they can't handle
  1652. * anymore endpoint contexts by returning a Resource Error for the Configure
  1653. * Endpoint command, but they don't. Instead they expect software to keep track
  1654. * of the number of active endpoints for them, across configure endpoint
  1655. * commands, reset device commands, disable slot commands, and address device
  1656. * commands.
  1657. */
  1658. #define XHCI_EP_LIMIT_QUIRK BIT_ULL(5)
  1659. #define XHCI_BROKEN_MSI BIT_ULL(6)
  1660. #define XHCI_RESET_ON_RESUME BIT_ULL(7)
  1661. #define XHCI_SW_BW_CHECKING BIT_ULL(8)
  1662. #define XHCI_AMD_0x96_HOST BIT_ULL(9)
  1663. #define XHCI_TRUST_TX_LENGTH BIT_ULL(10)
  1664. #define XHCI_LPM_SUPPORT BIT_ULL(11)
  1665. #define XHCI_INTEL_HOST BIT_ULL(12)
  1666. #define XHCI_SPURIOUS_REBOOT BIT_ULL(13)
  1667. #define XHCI_COMP_MODE_QUIRK BIT_ULL(14)
  1668. #define XHCI_AVOID_BEI BIT_ULL(15)
  1669. #define XHCI_PLAT BIT_ULL(16)
  1670. #define XHCI_SLOW_SUSPEND BIT_ULL(17)
  1671. #define XHCI_SPURIOUS_WAKEUP BIT_ULL(18)
  1672. /* For controllers with a broken beyond repair streams implementation */
  1673. #define XHCI_BROKEN_STREAMS BIT_ULL(19)
  1674. #define XHCI_PME_STUCK_QUIRK BIT_ULL(20)
  1675. #define XHCI_MTK_HOST BIT_ULL(21)
  1676. #define XHCI_SSIC_PORT_UNUSED BIT_ULL(22)
  1677. #define XHCI_NO_64BIT_SUPPORT BIT_ULL(23)
  1678. #define XHCI_MISSING_CAS BIT_ULL(24)
  1679. /* For controller with a broken Port Disable implementation */
  1680. #define XHCI_BROKEN_PORT_PED BIT_ULL(25)
  1681. #define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26)
  1682. #define XHCI_U2_DISABLE_WAKE BIT_ULL(27)
  1683. #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28)
  1684. #define XHCI_HW_LPM_DISABLE BIT_ULL(29)
  1685. #define XHCI_SUSPEND_DELAY BIT_ULL(30)
  1686. #define XHCI_INTEL_USB_ROLE_SW BIT_ULL(31)
  1687. #define XHCI_ZERO_64B_REGS BIT_ULL(32)
  1688. unsigned int num_active_eps;
  1689. unsigned int limit_active_eps;
  1690. /* There are two roothubs to keep track of bus suspend info for */
  1691. struct xhci_bus_state bus_state[2];
  1692. struct xhci_port *hw_ports;
  1693. struct xhci_hub usb2_rhub;
  1694. struct xhci_hub usb3_rhub;
  1695. /* support xHCI 0.96 spec USB2 software LPM */
  1696. unsigned sw_lpm_support:1;
  1697. /* support xHCI 1.0 spec USB2 hardware LPM */
  1698. unsigned hw_lpm_support:1;
  1699. /* cached usb2 extened protocol capabilites */
  1700. u32 *ext_caps;
  1701. unsigned int num_ext_caps;
  1702. /* Compliance Mode Recovery Data */
  1703. struct timer_list comp_mode_recovery_timer;
  1704. u32 port_status_u0;
  1705. u16 test_mode;
  1706. /* Compliance Mode Timer Triggered every 2 seconds */
  1707. #define COMP_MODE_RCVRY_MSECS 2000
  1708. struct dentry *debugfs_root;
  1709. struct dentry *debugfs_slots;
  1710. struct list_head regset_list;
  1711. void *dbc;
  1712. /* platform-specific data -- must come last */
  1713. unsigned long priv[0] __aligned(sizeof(s64));
  1714. };
  1715. /* Platform specific overrides to generic XHCI hc_driver ops */
  1716. struct xhci_driver_overrides {
  1717. size_t extra_priv_size;
  1718. int (*reset)(struct usb_hcd *hcd);
  1719. int (*start)(struct usb_hcd *hcd);
  1720. };
  1721. #define XHCI_CFC_DELAY 10
  1722. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1723. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1724. {
  1725. struct usb_hcd *primary_hcd;
  1726. if (usb_hcd_is_primary_hcd(hcd))
  1727. primary_hcd = hcd;
  1728. else
  1729. primary_hcd = hcd->primary_hcd;
  1730. return (struct xhci_hcd *) (primary_hcd->hcd_priv);
  1731. }
  1732. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1733. {
  1734. return xhci->main_hcd;
  1735. }
  1736. #define xhci_dbg(xhci, fmt, args...) \
  1737. dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1738. #define xhci_err(xhci, fmt, args...) \
  1739. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1740. #define xhci_warn(xhci, fmt, args...) \
  1741. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1742. #define xhci_warn_ratelimited(xhci, fmt, args...) \
  1743. dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1744. #define xhci_info(xhci, fmt, args...) \
  1745. dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1746. /*
  1747. * Registers should always be accessed with double word or quad word accesses.
  1748. *
  1749. * Some xHCI implementations may support 64-bit address pointers. Registers
  1750. * with 64-bit address pointers should be written to with dword accesses by
  1751. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1752. * xHCI implementations that do not support 64-bit address pointers will ignore
  1753. * the high dword, and write order is irrelevant.
  1754. */
  1755. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1756. __le64 __iomem *regs)
  1757. {
  1758. return lo_hi_readq(regs);
  1759. }
  1760. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1761. const u64 val, __le64 __iomem *regs)
  1762. {
  1763. lo_hi_writeq(val, regs);
  1764. }
  1765. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1766. {
  1767. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1768. }
  1769. /* xHCI debugging */
  1770. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1771. struct xhci_container_ctx *ctx);
  1772. void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
  1773. const char *fmt, ...);
  1774. /* xHCI memory management */
  1775. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1776. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1777. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1778. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1779. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1780. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1781. struct usb_device *udev);
  1782. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1783. unsigned int xhci_get_endpoint_address(unsigned int ep_index);
  1784. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1785. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1786. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1787. struct xhci_virt_device *virt_dev,
  1788. int old_active_eps);
  1789. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1790. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1791. struct xhci_container_ctx *in_ctx,
  1792. struct xhci_input_control_ctx *ctrl_ctx,
  1793. struct xhci_virt_device *virt_dev);
  1794. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1795. struct xhci_container_ctx *in_ctx,
  1796. struct xhci_container_ctx *out_ctx,
  1797. unsigned int ep_index);
  1798. void xhci_slot_copy(struct xhci_hcd *xhci,
  1799. struct xhci_container_ctx *in_ctx,
  1800. struct xhci_container_ctx *out_ctx);
  1801. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1802. struct usb_device *udev, struct usb_host_endpoint *ep,
  1803. gfp_t mem_flags);
  1804. struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  1805. unsigned int num_segs, unsigned int cycle_state,
  1806. enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
  1807. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1808. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1809. unsigned int num_trbs, gfp_t flags);
  1810. int xhci_alloc_erst(struct xhci_hcd *xhci,
  1811. struct xhci_ring *evt_ring,
  1812. struct xhci_erst *erst,
  1813. gfp_t flags);
  1814. void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1815. void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
  1816. struct xhci_virt_device *virt_dev,
  1817. unsigned int ep_index);
  1818. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1819. unsigned int num_stream_ctxs,
  1820. unsigned int num_streams,
  1821. unsigned int max_packet, gfp_t flags);
  1822. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1823. struct xhci_stream_info *stream_info);
  1824. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1825. struct xhci_ep_ctx *ep_ctx,
  1826. struct xhci_stream_info *stream_info);
  1827. void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
  1828. struct xhci_virt_ep *ep);
  1829. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1830. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1831. struct xhci_ring *xhci_dma_to_transfer_ring(
  1832. struct xhci_virt_ep *ep,
  1833. u64 address);
  1834. struct xhci_ring *xhci_stream_id_to_ring(
  1835. struct xhci_virt_device *dev,
  1836. unsigned int ep_index,
  1837. unsigned int stream_id);
  1838. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1839. bool allocate_completion, gfp_t mem_flags);
  1840. struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
  1841. bool allocate_completion, gfp_t mem_flags);
  1842. void xhci_urb_free_priv(struct urb_priv *urb_priv);
  1843. void xhci_free_command(struct xhci_hcd *xhci,
  1844. struct xhci_command *command);
  1845. struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  1846. int type, gfp_t flags);
  1847. void xhci_free_container_ctx(struct xhci_hcd *xhci,
  1848. struct xhci_container_ctx *ctx);
  1849. /* xHCI host controller glue */
  1850. typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
  1851. int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
  1852. void xhci_quiesce(struct xhci_hcd *xhci);
  1853. int xhci_halt(struct xhci_hcd *xhci);
  1854. int xhci_start(struct xhci_hcd *xhci);
  1855. int xhci_reset(struct xhci_hcd *xhci);
  1856. int xhci_run(struct usb_hcd *hcd);
  1857. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
  1858. void xhci_init_driver(struct hc_driver *drv,
  1859. const struct xhci_driver_overrides *over);
  1860. int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
  1861. int xhci_ext_cap_init(struct xhci_hcd *xhci);
  1862. int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
  1863. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1864. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1865. irqreturn_t xhci_msi_irq(int irq, void *hcd);
  1866. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1867. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1868. struct xhci_virt_device *virt_dev,
  1869. struct usb_device *hdev,
  1870. struct usb_tt *tt, gfp_t mem_flags);
  1871. /* xHCI ring, segment, TRB, and TD functions */
  1872. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1873. struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
  1874. struct xhci_segment *start_seg, union xhci_trb *start_trb,
  1875. union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
  1876. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1877. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1878. int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1879. u32 trb_type, u32 slot_id);
  1880. int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1881. dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
  1882. int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1883. u32 field1, u32 field2, u32 field3, u32 field4);
  1884. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1885. int slot_id, unsigned int ep_index, int suspend);
  1886. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1887. int slot_id, unsigned int ep_index);
  1888. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1889. int slot_id, unsigned int ep_index);
  1890. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1891. int slot_id, unsigned int ep_index);
  1892. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1893. struct urb *urb, int slot_id, unsigned int ep_index);
  1894. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
  1895. struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
  1896. bool command_must_succeed);
  1897. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1898. dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
  1899. int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1900. int slot_id, unsigned int ep_index,
  1901. enum xhci_ep_reset_type reset_type);
  1902. int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1903. u32 slot_id);
  1904. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1905. unsigned int slot_id, unsigned int ep_index,
  1906. unsigned int stream_id, struct xhci_td *cur_td,
  1907. struct xhci_dequeue_state *state);
  1908. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1909. unsigned int slot_id, unsigned int ep_index,
  1910. struct xhci_dequeue_state *deq_state);
  1911. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
  1912. unsigned int stream_id, struct xhci_td *td);
  1913. void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
  1914. void xhci_handle_command_timeout(struct work_struct *work);
  1915. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1916. unsigned int ep_index, unsigned int stream_id);
  1917. void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
  1918. void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1919. unsigned int count_trbs(u64 addr, u64 len);
  1920. /* xHCI roothub code */
  1921. void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
  1922. u32 link_state);
  1923. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
  1924. u32 port_bit);
  1925. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1926. char *buf, u16 wLength);
  1927. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1928. int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
  1929. struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
  1930. void xhci_hc_died(struct xhci_hcd *xhci);
  1931. #ifdef CONFIG_PM
  1932. int xhci_bus_suspend(struct usb_hcd *hcd);
  1933. int xhci_bus_resume(struct usb_hcd *hcd);
  1934. #else
  1935. #define xhci_bus_suspend NULL
  1936. #define xhci_bus_resume NULL
  1937. #endif /* CONFIG_PM */
  1938. u32 xhci_port_state_to_neutral(u32 state);
  1939. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  1940. u16 port);
  1941. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1942. /* xHCI contexts */
  1943. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
  1944. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1945. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1946. struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  1947. unsigned int slot_id, unsigned int ep_index,
  1948. unsigned int stream_id);
  1949. static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  1950. struct urb *urb)
  1951. {
  1952. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  1953. xhci_get_endpoint_index(&urb->ep->desc),
  1954. urb->stream_id);
  1955. }
  1956. static inline char *xhci_slot_state_string(u32 state)
  1957. {
  1958. switch (state) {
  1959. case SLOT_STATE_ENABLED:
  1960. return "enabled/disabled";
  1961. case SLOT_STATE_DEFAULT:
  1962. return "default";
  1963. case SLOT_STATE_ADDRESSED:
  1964. return "addressed";
  1965. case SLOT_STATE_CONFIGURED:
  1966. return "configured";
  1967. default:
  1968. return "reserved";
  1969. }
  1970. }
  1971. static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
  1972. u32 field3)
  1973. {
  1974. static char str[256];
  1975. int type = TRB_FIELD_TO_TYPE(field3);
  1976. switch (type) {
  1977. case TRB_LINK:
  1978. sprintf(str,
  1979. "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
  1980. field1, field0, GET_INTR_TARGET(field2),
  1981. xhci_trb_type_string(type),
  1982. field3 & TRB_IOC ? 'I' : 'i',
  1983. field3 & TRB_CHAIN ? 'C' : 'c',
  1984. field3 & TRB_TC ? 'T' : 't',
  1985. field3 & TRB_CYCLE ? 'C' : 'c');
  1986. break;
  1987. case TRB_TRANSFER:
  1988. case TRB_COMPLETION:
  1989. case TRB_PORT_STATUS:
  1990. case TRB_BANDWIDTH_EVENT:
  1991. case TRB_DOORBELL:
  1992. case TRB_HC_EVENT:
  1993. case TRB_DEV_NOTE:
  1994. case TRB_MFINDEX_WRAP:
  1995. sprintf(str,
  1996. "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
  1997. field1, field0,
  1998. xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
  1999. EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
  2000. /* Macro decrements 1, maybe it shouldn't?!? */
  2001. TRB_TO_EP_INDEX(field3) + 1,
  2002. xhci_trb_type_string(type),
  2003. field3 & EVENT_DATA ? 'E' : 'e',
  2004. field3 & TRB_CYCLE ? 'C' : 'c');
  2005. break;
  2006. case TRB_SETUP:
  2007. sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
  2008. field0 & 0xff,
  2009. (field0 & 0xff00) >> 8,
  2010. (field0 & 0xff000000) >> 24,
  2011. (field0 & 0xff0000) >> 16,
  2012. (field1 & 0xff00) >> 8,
  2013. field1 & 0xff,
  2014. (field1 & 0xff000000) >> 16 |
  2015. (field1 & 0xff0000) >> 16,
  2016. TRB_LEN(field2), GET_TD_SIZE(field2),
  2017. GET_INTR_TARGET(field2),
  2018. xhci_trb_type_string(type),
  2019. field3 & TRB_IDT ? 'I' : 'i',
  2020. field3 & TRB_IOC ? 'I' : 'i',
  2021. field3 & TRB_CYCLE ? 'C' : 'c');
  2022. break;
  2023. case TRB_DATA:
  2024. sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
  2025. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2026. GET_INTR_TARGET(field2),
  2027. xhci_trb_type_string(type),
  2028. field3 & TRB_IDT ? 'I' : 'i',
  2029. field3 & TRB_IOC ? 'I' : 'i',
  2030. field3 & TRB_CHAIN ? 'C' : 'c',
  2031. field3 & TRB_NO_SNOOP ? 'S' : 's',
  2032. field3 & TRB_ISP ? 'I' : 'i',
  2033. field3 & TRB_ENT ? 'E' : 'e',
  2034. field3 & TRB_CYCLE ? 'C' : 'c');
  2035. break;
  2036. case TRB_STATUS:
  2037. sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
  2038. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2039. GET_INTR_TARGET(field2),
  2040. xhci_trb_type_string(type),
  2041. field3 & TRB_IOC ? 'I' : 'i',
  2042. field3 & TRB_CHAIN ? 'C' : 'c',
  2043. field3 & TRB_ENT ? 'E' : 'e',
  2044. field3 & TRB_CYCLE ? 'C' : 'c');
  2045. break;
  2046. case TRB_NORMAL:
  2047. case TRB_ISOC:
  2048. case TRB_EVENT_DATA:
  2049. case TRB_TR_NOOP:
  2050. sprintf(str,
  2051. "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
  2052. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2053. GET_INTR_TARGET(field2),
  2054. xhci_trb_type_string(type),
  2055. field3 & TRB_BEI ? 'B' : 'b',
  2056. field3 & TRB_IDT ? 'I' : 'i',
  2057. field3 & TRB_IOC ? 'I' : 'i',
  2058. field3 & TRB_CHAIN ? 'C' : 'c',
  2059. field3 & TRB_NO_SNOOP ? 'S' : 's',
  2060. field3 & TRB_ISP ? 'I' : 'i',
  2061. field3 & TRB_ENT ? 'E' : 'e',
  2062. field3 & TRB_CYCLE ? 'C' : 'c');
  2063. break;
  2064. case TRB_CMD_NOOP:
  2065. case TRB_ENABLE_SLOT:
  2066. sprintf(str,
  2067. "%s: flags %c",
  2068. xhci_trb_type_string(type),
  2069. field3 & TRB_CYCLE ? 'C' : 'c');
  2070. break;
  2071. case TRB_DISABLE_SLOT:
  2072. case TRB_NEG_BANDWIDTH:
  2073. sprintf(str,
  2074. "%s: slot %d flags %c",
  2075. xhci_trb_type_string(type),
  2076. TRB_TO_SLOT_ID(field3),
  2077. field3 & TRB_CYCLE ? 'C' : 'c');
  2078. break;
  2079. case TRB_ADDR_DEV:
  2080. sprintf(str,
  2081. "%s: ctx %08x%08x slot %d flags %c:%c",
  2082. xhci_trb_type_string(type),
  2083. field1, field0,
  2084. TRB_TO_SLOT_ID(field3),
  2085. field3 & TRB_BSR ? 'B' : 'b',
  2086. field3 & TRB_CYCLE ? 'C' : 'c');
  2087. break;
  2088. case TRB_CONFIG_EP:
  2089. sprintf(str,
  2090. "%s: ctx %08x%08x slot %d flags %c:%c",
  2091. xhci_trb_type_string(type),
  2092. field1, field0,
  2093. TRB_TO_SLOT_ID(field3),
  2094. field3 & TRB_DC ? 'D' : 'd',
  2095. field3 & TRB_CYCLE ? 'C' : 'c');
  2096. break;
  2097. case TRB_EVAL_CONTEXT:
  2098. sprintf(str,
  2099. "%s: ctx %08x%08x slot %d flags %c",
  2100. xhci_trb_type_string(type),
  2101. field1, field0,
  2102. TRB_TO_SLOT_ID(field3),
  2103. field3 & TRB_CYCLE ? 'C' : 'c');
  2104. break;
  2105. case TRB_RESET_EP:
  2106. sprintf(str,
  2107. "%s: ctx %08x%08x slot %d ep %d flags %c",
  2108. xhci_trb_type_string(type),
  2109. field1, field0,
  2110. TRB_TO_SLOT_ID(field3),
  2111. /* Macro decrements 1, maybe it shouldn't?!? */
  2112. TRB_TO_EP_INDEX(field3) + 1,
  2113. field3 & TRB_CYCLE ? 'C' : 'c');
  2114. break;
  2115. case TRB_STOP_RING:
  2116. sprintf(str,
  2117. "%s: slot %d sp %d ep %d flags %c",
  2118. xhci_trb_type_string(type),
  2119. TRB_TO_SLOT_ID(field3),
  2120. TRB_TO_SUSPEND_PORT(field3),
  2121. /* Macro decrements 1, maybe it shouldn't?!? */
  2122. TRB_TO_EP_INDEX(field3) + 1,
  2123. field3 & TRB_CYCLE ? 'C' : 'c');
  2124. break;
  2125. case TRB_SET_DEQ:
  2126. sprintf(str,
  2127. "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
  2128. xhci_trb_type_string(type),
  2129. field1, field0,
  2130. TRB_TO_STREAM_ID(field2),
  2131. TRB_TO_SLOT_ID(field3),
  2132. /* Macro decrements 1, maybe it shouldn't?!? */
  2133. TRB_TO_EP_INDEX(field3) + 1,
  2134. field3 & TRB_CYCLE ? 'C' : 'c');
  2135. break;
  2136. case TRB_RESET_DEV:
  2137. sprintf(str,
  2138. "%s: slot %d flags %c",
  2139. xhci_trb_type_string(type),
  2140. TRB_TO_SLOT_ID(field3),
  2141. field3 & TRB_CYCLE ? 'C' : 'c');
  2142. break;
  2143. case TRB_FORCE_EVENT:
  2144. sprintf(str,
  2145. "%s: event %08x%08x vf intr %d vf id %d flags %c",
  2146. xhci_trb_type_string(type),
  2147. field1, field0,
  2148. TRB_TO_VF_INTR_TARGET(field2),
  2149. TRB_TO_VF_ID(field3),
  2150. field3 & TRB_CYCLE ? 'C' : 'c');
  2151. break;
  2152. case TRB_SET_LT:
  2153. sprintf(str,
  2154. "%s: belt %d flags %c",
  2155. xhci_trb_type_string(type),
  2156. TRB_TO_BELT(field3),
  2157. field3 & TRB_CYCLE ? 'C' : 'c');
  2158. break;
  2159. case TRB_GET_BW:
  2160. sprintf(str,
  2161. "%s: ctx %08x%08x slot %d speed %d flags %c",
  2162. xhci_trb_type_string(type),
  2163. field1, field0,
  2164. TRB_TO_SLOT_ID(field3),
  2165. TRB_TO_DEV_SPEED(field3),
  2166. field3 & TRB_CYCLE ? 'C' : 'c');
  2167. break;
  2168. case TRB_FORCE_HEADER:
  2169. sprintf(str,
  2170. "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
  2171. xhci_trb_type_string(type),
  2172. field2, field1, field0 & 0xffffffe0,
  2173. TRB_TO_PACKET_TYPE(field0),
  2174. TRB_TO_ROOTHUB_PORT(field3),
  2175. field3 & TRB_CYCLE ? 'C' : 'c');
  2176. break;
  2177. default:
  2178. sprintf(str,
  2179. "type '%s' -> raw %08x %08x %08x %08x",
  2180. xhci_trb_type_string(type),
  2181. field0, field1, field2, field3);
  2182. }
  2183. return str;
  2184. }
  2185. static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
  2186. u32 tt_info, u32 state)
  2187. {
  2188. static char str[1024];
  2189. u32 speed;
  2190. u32 hub;
  2191. u32 mtt;
  2192. int ret = 0;
  2193. speed = info & DEV_SPEED;
  2194. hub = info & DEV_HUB;
  2195. mtt = info & DEV_MTT;
  2196. ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
  2197. info & ROUTE_STRING_MASK,
  2198. ({ char *s;
  2199. switch (speed) {
  2200. case SLOT_SPEED_FS:
  2201. s = "full-speed";
  2202. break;
  2203. case SLOT_SPEED_LS:
  2204. s = "low-speed";
  2205. break;
  2206. case SLOT_SPEED_HS:
  2207. s = "high-speed";
  2208. break;
  2209. case SLOT_SPEED_SS:
  2210. s = "super-speed";
  2211. break;
  2212. case SLOT_SPEED_SSP:
  2213. s = "super-speed plus";
  2214. break;
  2215. default:
  2216. s = "UNKNOWN speed";
  2217. } s; }),
  2218. mtt ? " multi-TT" : "",
  2219. hub ? " Hub" : "",
  2220. (info & LAST_CTX_MASK) >> 27,
  2221. info2 & MAX_EXIT,
  2222. DEVINFO_TO_ROOT_HUB_PORT(info2),
  2223. DEVINFO_TO_MAX_PORTS(info2));
  2224. ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
  2225. tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
  2226. GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
  2227. state & DEV_ADDR_MASK,
  2228. xhci_slot_state_string(GET_SLOT_STATE(state)));
  2229. return str;
  2230. }
  2231. static inline const char *xhci_portsc_link_state_string(u32 portsc)
  2232. {
  2233. switch (portsc & PORT_PLS_MASK) {
  2234. case XDEV_U0:
  2235. return "U0";
  2236. case XDEV_U1:
  2237. return "U1";
  2238. case XDEV_U2:
  2239. return "U2";
  2240. case XDEV_U3:
  2241. return "U3";
  2242. case XDEV_DISABLED:
  2243. return "Disabled";
  2244. case XDEV_RXDETECT:
  2245. return "RxDetect";
  2246. case XDEV_INACTIVE:
  2247. return "Inactive";
  2248. case XDEV_POLLING:
  2249. return "Polling";
  2250. case XDEV_RECOVERY:
  2251. return "Recovery";
  2252. case XDEV_HOT_RESET:
  2253. return "Hot Reset";
  2254. case XDEV_COMP_MODE:
  2255. return "Compliance mode";
  2256. case XDEV_TEST_MODE:
  2257. return "Test mode";
  2258. case XDEV_RESUME:
  2259. return "Resume";
  2260. default:
  2261. break;
  2262. }
  2263. return "Unknown";
  2264. }
  2265. static inline const char *xhci_decode_portsc(u32 portsc)
  2266. {
  2267. static char str[256];
  2268. int ret;
  2269. ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
  2270. portsc & PORT_POWER ? "Powered" : "Powered-off",
  2271. portsc & PORT_CONNECT ? "Connected" : "Not-connected",
  2272. portsc & PORT_PE ? "Enabled" : "Disabled",
  2273. xhci_portsc_link_state_string(portsc),
  2274. DEV_PORT_SPEED(portsc));
  2275. if (portsc & PORT_OC)
  2276. ret += sprintf(str + ret, "OverCurrent ");
  2277. if (portsc & PORT_RESET)
  2278. ret += sprintf(str + ret, "In-Reset ");
  2279. ret += sprintf(str + ret, "Change: ");
  2280. if (portsc & PORT_CSC)
  2281. ret += sprintf(str + ret, "CSC ");
  2282. if (portsc & PORT_PEC)
  2283. ret += sprintf(str + ret, "PEC ");
  2284. if (portsc & PORT_WRC)
  2285. ret += sprintf(str + ret, "WRC ");
  2286. if (portsc & PORT_OCC)
  2287. ret += sprintf(str + ret, "OCC ");
  2288. if (portsc & PORT_RC)
  2289. ret += sprintf(str + ret, "PRC ");
  2290. if (portsc & PORT_PLC)
  2291. ret += sprintf(str + ret, "PLC ");
  2292. if (portsc & PORT_CEC)
  2293. ret += sprintf(str + ret, "CEC ");
  2294. if (portsc & PORT_CAS)
  2295. ret += sprintf(str + ret, "CAS ");
  2296. ret += sprintf(str + ret, "Wake: ");
  2297. if (portsc & PORT_WKCONN_E)
  2298. ret += sprintf(str + ret, "WCE ");
  2299. if (portsc & PORT_WKDISC_E)
  2300. ret += sprintf(str + ret, "WDE ");
  2301. if (portsc & PORT_WKOC_E)
  2302. ret += sprintf(str + ret, "WOE ");
  2303. return str;
  2304. }
  2305. static inline const char *xhci_ep_state_string(u8 state)
  2306. {
  2307. switch (state) {
  2308. case EP_STATE_DISABLED:
  2309. return "disabled";
  2310. case EP_STATE_RUNNING:
  2311. return "running";
  2312. case EP_STATE_HALTED:
  2313. return "halted";
  2314. case EP_STATE_STOPPED:
  2315. return "stopped";
  2316. case EP_STATE_ERROR:
  2317. return "error";
  2318. default:
  2319. return "INVALID";
  2320. }
  2321. }
  2322. static inline const char *xhci_ep_type_string(u8 type)
  2323. {
  2324. switch (type) {
  2325. case ISOC_OUT_EP:
  2326. return "Isoc OUT";
  2327. case BULK_OUT_EP:
  2328. return "Bulk OUT";
  2329. case INT_OUT_EP:
  2330. return "Int OUT";
  2331. case CTRL_EP:
  2332. return "Ctrl";
  2333. case ISOC_IN_EP:
  2334. return "Isoc IN";
  2335. case BULK_IN_EP:
  2336. return "Bulk IN";
  2337. case INT_IN_EP:
  2338. return "Int IN";
  2339. default:
  2340. return "INVALID";
  2341. }
  2342. }
  2343. static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
  2344. u32 tx_info)
  2345. {
  2346. static char str[1024];
  2347. int ret;
  2348. u32 esit;
  2349. u16 maxp;
  2350. u16 avg;
  2351. u8 max_pstr;
  2352. u8 ep_state;
  2353. u8 interval;
  2354. u8 ep_type;
  2355. u8 burst;
  2356. u8 cerr;
  2357. u8 mult;
  2358. bool lsa;
  2359. bool hid;
  2360. esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
  2361. CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
  2362. ep_state = info & EP_STATE_MASK;
  2363. max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
  2364. interval = CTX_TO_EP_INTERVAL(info);
  2365. mult = CTX_TO_EP_MULT(info) + 1;
  2366. lsa = !!(info & EP_HAS_LSA);
  2367. cerr = (info2 & (3 << 1)) >> 1;
  2368. ep_type = CTX_TO_EP_TYPE(info2);
  2369. hid = !!(info2 & (1 << 7));
  2370. burst = CTX_TO_MAX_BURST(info2);
  2371. maxp = MAX_PACKET_DECODED(info2);
  2372. avg = EP_AVG_TRB_LENGTH(tx_info);
  2373. ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
  2374. xhci_ep_state_string(ep_state), mult,
  2375. max_pstr, lsa ? "LSA " : "");
  2376. ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
  2377. (1 << interval) * 125, esit, cerr);
  2378. ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
  2379. xhci_ep_type_string(ep_type), hid ? "HID" : "",
  2380. burst, maxp, deq);
  2381. ret += sprintf(str + ret, "avg trb len %d", avg);
  2382. return str;
  2383. }
  2384. #endif /* __LINUX_XHCI_HCD_H */