sccnxp.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * NXP (Philips) SCC+++(SCN+++) serial driver
  4. *
  5. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  6. *
  7. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  8. */
  9. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  10. #define SUPPORT_SYSRQ
  11. #endif
  12. #include <linux/clk.h>
  13. #include <linux/err.h>
  14. #include <linux/module.h>
  15. #include <linux/device.h>
  16. #include <linux/console.h>
  17. #include <linux/serial_core.h>
  18. #include <linux/serial.h>
  19. #include <linux/io.h>
  20. #include <linux/tty.h>
  21. #include <linux/tty_flip.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/serial-sccnxp.h>
  25. #include <linux/regulator/consumer.h>
  26. #define SCCNXP_NAME "uart-sccnxp"
  27. #define SCCNXP_MAJOR 204
  28. #define SCCNXP_MINOR 205
  29. #define SCCNXP_MR_REG (0x00)
  30. # define MR0_BAUD_NORMAL (0 << 0)
  31. # define MR0_BAUD_EXT1 (1 << 0)
  32. # define MR0_BAUD_EXT2 (5 << 0)
  33. # define MR0_FIFO (1 << 3)
  34. # define MR0_TXLVL (1 << 4)
  35. # define MR1_BITS_5 (0 << 0)
  36. # define MR1_BITS_6 (1 << 0)
  37. # define MR1_BITS_7 (2 << 0)
  38. # define MR1_BITS_8 (3 << 0)
  39. # define MR1_PAR_EVN (0 << 2)
  40. # define MR1_PAR_ODD (1 << 2)
  41. # define MR1_PAR_NO (4 << 2)
  42. # define MR2_STOP1 (7 << 0)
  43. # define MR2_STOP2 (0xf << 0)
  44. #define SCCNXP_SR_REG (0x01)
  45. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  46. # define SR_RXRDY (1 << 0)
  47. # define SR_FULL (1 << 1)
  48. # define SR_TXRDY (1 << 2)
  49. # define SR_TXEMT (1 << 3)
  50. # define SR_OVR (1 << 4)
  51. # define SR_PE (1 << 5)
  52. # define SR_FE (1 << 6)
  53. # define SR_BRK (1 << 7)
  54. #define SCCNXP_CR_REG (0x02)
  55. # define CR_RX_ENABLE (1 << 0)
  56. # define CR_RX_DISABLE (1 << 1)
  57. # define CR_TX_ENABLE (1 << 2)
  58. # define CR_TX_DISABLE (1 << 3)
  59. # define CR_CMD_MRPTR1 (0x01 << 4)
  60. # define CR_CMD_RX_RESET (0x02 << 4)
  61. # define CR_CMD_TX_RESET (0x03 << 4)
  62. # define CR_CMD_STATUS_RESET (0x04 << 4)
  63. # define CR_CMD_BREAK_RESET (0x05 << 4)
  64. # define CR_CMD_START_BREAK (0x06 << 4)
  65. # define CR_CMD_STOP_BREAK (0x07 << 4)
  66. # define CR_CMD_MRPTR0 (0x0b << 4)
  67. #define SCCNXP_RHR_REG (0x03)
  68. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  69. #define SCCNXP_IPCR_REG (0x04)
  70. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  71. # define ACR_BAUD0 (0 << 7)
  72. # define ACR_BAUD1 (1 << 7)
  73. # define ACR_TIMER_MODE (6 << 4)
  74. #define SCCNXP_ISR_REG (0x05)
  75. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  76. # define IMR_TXRDY (1 << 0)
  77. # define IMR_RXRDY (1 << 1)
  78. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  79. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  80. #define SCCNXP_IPR_REG (0x0d)
  81. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  82. #define SCCNXP_SOP_REG (0x0e)
  83. #define SCCNXP_ROP_REG (0x0f)
  84. /* Route helpers */
  85. #define MCTRL_MASK(sig) (0xf << (sig))
  86. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  87. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  88. #define SCCNXP_HAVE_IO 0x00000001
  89. #define SCCNXP_HAVE_MR0 0x00000002
  90. struct sccnxp_chip {
  91. const char *name;
  92. unsigned int nr;
  93. unsigned long freq_min;
  94. unsigned long freq_std;
  95. unsigned long freq_max;
  96. unsigned int flags;
  97. unsigned int fifosize;
  98. };
  99. struct sccnxp_port {
  100. struct uart_driver uart;
  101. struct uart_port port[SCCNXP_MAX_UARTS];
  102. bool opened[SCCNXP_MAX_UARTS];
  103. int irq;
  104. u8 imr;
  105. struct sccnxp_chip *chip;
  106. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  107. struct console console;
  108. #endif
  109. spinlock_t lock;
  110. bool poll;
  111. struct timer_list timer;
  112. struct sccnxp_pdata pdata;
  113. struct regulator *regulator;
  114. };
  115. static const struct sccnxp_chip sc2681 = {
  116. .name = "SC2681",
  117. .nr = 2,
  118. .freq_min = 1000000,
  119. .freq_std = 3686400,
  120. .freq_max = 4000000,
  121. .flags = SCCNXP_HAVE_IO,
  122. .fifosize = 3,
  123. };
  124. static const struct sccnxp_chip sc2691 = {
  125. .name = "SC2691",
  126. .nr = 1,
  127. .freq_min = 1000000,
  128. .freq_std = 3686400,
  129. .freq_max = 4000000,
  130. .flags = 0,
  131. .fifosize = 3,
  132. };
  133. static const struct sccnxp_chip sc2692 = {
  134. .name = "SC2692",
  135. .nr = 2,
  136. .freq_min = 1000000,
  137. .freq_std = 3686400,
  138. .freq_max = 4000000,
  139. .flags = SCCNXP_HAVE_IO,
  140. .fifosize = 3,
  141. };
  142. static const struct sccnxp_chip sc2891 = {
  143. .name = "SC2891",
  144. .nr = 1,
  145. .freq_min = 100000,
  146. .freq_std = 3686400,
  147. .freq_max = 8000000,
  148. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  149. .fifosize = 16,
  150. };
  151. static const struct sccnxp_chip sc2892 = {
  152. .name = "SC2892",
  153. .nr = 2,
  154. .freq_min = 100000,
  155. .freq_std = 3686400,
  156. .freq_max = 8000000,
  157. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  158. .fifosize = 16,
  159. };
  160. static const struct sccnxp_chip sc28202 = {
  161. .name = "SC28202",
  162. .nr = 2,
  163. .freq_min = 1000000,
  164. .freq_std = 14745600,
  165. .freq_max = 50000000,
  166. .flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0,
  167. .fifosize = 256,
  168. };
  169. static const struct sccnxp_chip sc68681 = {
  170. .name = "SC68681",
  171. .nr = 2,
  172. .freq_min = 1000000,
  173. .freq_std = 3686400,
  174. .freq_max = 4000000,
  175. .flags = SCCNXP_HAVE_IO,
  176. .fifosize = 3,
  177. };
  178. static const struct sccnxp_chip sc68692 = {
  179. .name = "SC68692",
  180. .nr = 2,
  181. .freq_min = 1000000,
  182. .freq_std = 3686400,
  183. .freq_max = 4000000,
  184. .flags = SCCNXP_HAVE_IO,
  185. .fifosize = 3,
  186. };
  187. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  188. {
  189. return readb(port->membase + (reg << port->regshift));
  190. }
  191. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  192. {
  193. writeb(v, port->membase + (reg << port->regshift));
  194. }
  195. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  196. {
  197. return sccnxp_read(port, (port->line << 3) + reg);
  198. }
  199. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  200. {
  201. sccnxp_write(port, (port->line << 3) + reg, v);
  202. }
  203. static int sccnxp_update_best_err(int a, int b, int *besterr)
  204. {
  205. int err = abs(a - b);
  206. if ((*besterr < 0) || (*besterr > err)) {
  207. *besterr = err;
  208. return 0;
  209. }
  210. return 1;
  211. }
  212. static const struct {
  213. u8 csr;
  214. u8 acr;
  215. u8 mr0;
  216. int baud;
  217. } baud_std[] = {
  218. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  219. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  220. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  221. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  222. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  223. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  224. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  225. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  226. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  227. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  228. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  229. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  230. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  231. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  232. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  233. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  234. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  235. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  236. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  237. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  238. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  239. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  240. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  241. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  242. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  243. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  244. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  245. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  246. { 0, 0, 0, 0 }
  247. };
  248. static int sccnxp_set_baud(struct uart_port *port, int baud)
  249. {
  250. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  251. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  252. struct sccnxp_chip *chip = s->chip;
  253. u8 i, acr = 0, csr = 0, mr0 = 0;
  254. /* Find best baud from table */
  255. for (i = 0; baud_std[i].baud && besterr; i++) {
  256. if (baud_std[i].mr0 && !(chip->flags & SCCNXP_HAVE_MR0))
  257. continue;
  258. div_std = DIV_ROUND_CLOSEST(chip->freq_std, baud_std[i].baud);
  259. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  260. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  261. acr = baud_std[i].acr;
  262. csr = baud_std[i].csr;
  263. mr0 = baud_std[i].mr0;
  264. bestbaud = tmp_baud;
  265. }
  266. }
  267. if (chip->flags & SCCNXP_HAVE_MR0) {
  268. /* Enable FIFO, set half level for TX */
  269. mr0 |= MR0_FIFO | MR0_TXLVL;
  270. /* Update MR0 */
  271. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  272. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  273. }
  274. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  275. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  276. if (baud != bestbaud)
  277. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  278. baud, bestbaud);
  279. return bestbaud;
  280. }
  281. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  282. {
  283. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  284. s->imr |= mask << (port->line * 4);
  285. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  286. }
  287. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  288. {
  289. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  290. s->imr &= ~(mask << (port->line * 4));
  291. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  292. }
  293. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  294. {
  295. u8 bitmask;
  296. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  297. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  298. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  299. if (state)
  300. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  301. else
  302. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  303. }
  304. }
  305. static void sccnxp_handle_rx(struct uart_port *port)
  306. {
  307. u8 sr;
  308. unsigned int ch, flag;
  309. for (;;) {
  310. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  311. if (!(sr & SR_RXRDY))
  312. break;
  313. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  314. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  315. port->icount.rx++;
  316. flag = TTY_NORMAL;
  317. if (unlikely(sr)) {
  318. if (sr & SR_BRK) {
  319. port->icount.brk++;
  320. sccnxp_port_write(port, SCCNXP_CR_REG,
  321. CR_CMD_BREAK_RESET);
  322. if (uart_handle_break(port))
  323. continue;
  324. } else if (sr & SR_PE)
  325. port->icount.parity++;
  326. else if (sr & SR_FE)
  327. port->icount.frame++;
  328. else if (sr & SR_OVR) {
  329. port->icount.overrun++;
  330. sccnxp_port_write(port, SCCNXP_CR_REG,
  331. CR_CMD_STATUS_RESET);
  332. }
  333. sr &= port->read_status_mask;
  334. if (sr & SR_BRK)
  335. flag = TTY_BREAK;
  336. else if (sr & SR_PE)
  337. flag = TTY_PARITY;
  338. else if (sr & SR_FE)
  339. flag = TTY_FRAME;
  340. else if (sr & SR_OVR)
  341. flag = TTY_OVERRUN;
  342. }
  343. if (uart_handle_sysrq_char(port, ch))
  344. continue;
  345. if (sr & port->ignore_status_mask)
  346. continue;
  347. uart_insert_char(port, sr, SR_OVR, ch, flag);
  348. }
  349. tty_flip_buffer_push(&port->state->port);
  350. }
  351. static void sccnxp_handle_tx(struct uart_port *port)
  352. {
  353. u8 sr;
  354. struct circ_buf *xmit = &port->state->xmit;
  355. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  356. if (unlikely(port->x_char)) {
  357. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  358. port->icount.tx++;
  359. port->x_char = 0;
  360. return;
  361. }
  362. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  363. /* Disable TX if FIFO is empty */
  364. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  365. sccnxp_disable_irq(port, IMR_TXRDY);
  366. /* Set direction to input */
  367. if (s->chip->flags & SCCNXP_HAVE_IO)
  368. sccnxp_set_bit(port, DIR_OP, 0);
  369. }
  370. return;
  371. }
  372. while (!uart_circ_empty(xmit)) {
  373. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  374. if (!(sr & SR_TXRDY))
  375. break;
  376. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  377. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  378. port->icount.tx++;
  379. }
  380. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  381. uart_write_wakeup(port);
  382. }
  383. static void sccnxp_handle_events(struct sccnxp_port *s)
  384. {
  385. int i;
  386. u8 isr;
  387. do {
  388. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  389. isr &= s->imr;
  390. if (!isr)
  391. break;
  392. for (i = 0; i < s->uart.nr; i++) {
  393. if (s->opened[i] && (isr & ISR_RXRDY(i)))
  394. sccnxp_handle_rx(&s->port[i]);
  395. if (s->opened[i] && (isr & ISR_TXRDY(i)))
  396. sccnxp_handle_tx(&s->port[i]);
  397. }
  398. } while (1);
  399. }
  400. static void sccnxp_timer(struct timer_list *t)
  401. {
  402. struct sccnxp_port *s = from_timer(s, t, timer);
  403. unsigned long flags;
  404. spin_lock_irqsave(&s->lock, flags);
  405. sccnxp_handle_events(s);
  406. spin_unlock_irqrestore(&s->lock, flags);
  407. mod_timer(&s->timer, jiffies + usecs_to_jiffies(s->pdata.poll_time_us));
  408. }
  409. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  410. {
  411. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  412. unsigned long flags;
  413. spin_lock_irqsave(&s->lock, flags);
  414. sccnxp_handle_events(s);
  415. spin_unlock_irqrestore(&s->lock, flags);
  416. return IRQ_HANDLED;
  417. }
  418. static void sccnxp_start_tx(struct uart_port *port)
  419. {
  420. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  421. unsigned long flags;
  422. spin_lock_irqsave(&s->lock, flags);
  423. /* Set direction to output */
  424. if (s->chip->flags & SCCNXP_HAVE_IO)
  425. sccnxp_set_bit(port, DIR_OP, 1);
  426. sccnxp_enable_irq(port, IMR_TXRDY);
  427. spin_unlock_irqrestore(&s->lock, flags);
  428. }
  429. static void sccnxp_stop_tx(struct uart_port *port)
  430. {
  431. /* Do nothing */
  432. }
  433. static void sccnxp_stop_rx(struct uart_port *port)
  434. {
  435. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  436. unsigned long flags;
  437. spin_lock_irqsave(&s->lock, flags);
  438. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  439. spin_unlock_irqrestore(&s->lock, flags);
  440. }
  441. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  442. {
  443. u8 val;
  444. unsigned long flags;
  445. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  446. spin_lock_irqsave(&s->lock, flags);
  447. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  448. spin_unlock_irqrestore(&s->lock, flags);
  449. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  450. }
  451. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  452. {
  453. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  454. unsigned long flags;
  455. if (!(s->chip->flags & SCCNXP_HAVE_IO))
  456. return;
  457. spin_lock_irqsave(&s->lock, flags);
  458. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  459. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  460. spin_unlock_irqrestore(&s->lock, flags);
  461. }
  462. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  463. {
  464. u8 bitmask, ipr;
  465. unsigned long flags;
  466. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  467. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  468. if (!(s->chip->flags & SCCNXP_HAVE_IO))
  469. return mctrl;
  470. spin_lock_irqsave(&s->lock, flags);
  471. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  472. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  473. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  474. DSR_IP);
  475. mctrl &= ~TIOCM_DSR;
  476. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  477. }
  478. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  479. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  480. CTS_IP);
  481. mctrl &= ~TIOCM_CTS;
  482. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  483. }
  484. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  485. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  486. DCD_IP);
  487. mctrl &= ~TIOCM_CAR;
  488. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  489. }
  490. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  491. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  492. RNG_IP);
  493. mctrl &= ~TIOCM_RNG;
  494. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  495. }
  496. spin_unlock_irqrestore(&s->lock, flags);
  497. return mctrl;
  498. }
  499. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  500. {
  501. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  502. unsigned long flags;
  503. spin_lock_irqsave(&s->lock, flags);
  504. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  505. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  506. spin_unlock_irqrestore(&s->lock, flags);
  507. }
  508. static void sccnxp_set_termios(struct uart_port *port,
  509. struct ktermios *termios, struct ktermios *old)
  510. {
  511. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  512. unsigned long flags;
  513. u8 mr1, mr2;
  514. int baud;
  515. spin_lock_irqsave(&s->lock, flags);
  516. /* Mask termios capabilities we don't support */
  517. termios->c_cflag &= ~CMSPAR;
  518. /* Disable RX & TX, reset break condition, status and FIFOs */
  519. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  520. CR_RX_DISABLE | CR_TX_DISABLE);
  521. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  522. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  523. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  524. /* Word size */
  525. switch (termios->c_cflag & CSIZE) {
  526. case CS5:
  527. mr1 = MR1_BITS_5;
  528. break;
  529. case CS6:
  530. mr1 = MR1_BITS_6;
  531. break;
  532. case CS7:
  533. mr1 = MR1_BITS_7;
  534. break;
  535. case CS8:
  536. default:
  537. mr1 = MR1_BITS_8;
  538. break;
  539. }
  540. /* Parity */
  541. if (termios->c_cflag & PARENB) {
  542. if (termios->c_cflag & PARODD)
  543. mr1 |= MR1_PAR_ODD;
  544. } else
  545. mr1 |= MR1_PAR_NO;
  546. /* Stop bits */
  547. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  548. /* Update desired format */
  549. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  550. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  551. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  552. /* Set read status mask */
  553. port->read_status_mask = SR_OVR;
  554. if (termios->c_iflag & INPCK)
  555. port->read_status_mask |= SR_PE | SR_FE;
  556. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  557. port->read_status_mask |= SR_BRK;
  558. /* Set status ignore mask */
  559. port->ignore_status_mask = 0;
  560. if (termios->c_iflag & IGNBRK)
  561. port->ignore_status_mask |= SR_BRK;
  562. if (termios->c_iflag & IGNPAR)
  563. port->ignore_status_mask |= SR_PE;
  564. if (!(termios->c_cflag & CREAD))
  565. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  566. /* Setup baudrate */
  567. baud = uart_get_baud_rate(port, termios, old, 50,
  568. (s->chip->flags & SCCNXP_HAVE_MR0) ?
  569. 230400 : 38400);
  570. baud = sccnxp_set_baud(port, baud);
  571. /* Update timeout according to new baud rate */
  572. uart_update_timeout(port, termios->c_cflag, baud);
  573. /* Report actual baudrate back to core */
  574. if (tty_termios_baud_rate(termios))
  575. tty_termios_encode_baud_rate(termios, baud, baud);
  576. /* Enable RX & TX */
  577. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  578. spin_unlock_irqrestore(&s->lock, flags);
  579. }
  580. static int sccnxp_startup(struct uart_port *port)
  581. {
  582. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  583. unsigned long flags;
  584. spin_lock_irqsave(&s->lock, flags);
  585. if (s->chip->flags & SCCNXP_HAVE_IO) {
  586. /* Outputs are controlled manually */
  587. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  588. }
  589. /* Reset break condition, status and FIFOs */
  590. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  591. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  592. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  593. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  594. /* Enable RX & TX */
  595. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  596. /* Enable RX interrupt */
  597. sccnxp_enable_irq(port, IMR_RXRDY);
  598. s->opened[port->line] = 1;
  599. spin_unlock_irqrestore(&s->lock, flags);
  600. return 0;
  601. }
  602. static void sccnxp_shutdown(struct uart_port *port)
  603. {
  604. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  605. unsigned long flags;
  606. spin_lock_irqsave(&s->lock, flags);
  607. s->opened[port->line] = 0;
  608. /* Disable interrupts */
  609. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  610. /* Disable TX & RX */
  611. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  612. /* Leave direction to input */
  613. if (s->chip->flags & SCCNXP_HAVE_IO)
  614. sccnxp_set_bit(port, DIR_OP, 0);
  615. spin_unlock_irqrestore(&s->lock, flags);
  616. }
  617. static const char *sccnxp_type(struct uart_port *port)
  618. {
  619. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  620. return (port->type == PORT_SC26XX) ? s->chip->name : NULL;
  621. }
  622. static void sccnxp_release_port(struct uart_port *port)
  623. {
  624. /* Do nothing */
  625. }
  626. static int sccnxp_request_port(struct uart_port *port)
  627. {
  628. /* Do nothing */
  629. return 0;
  630. }
  631. static void sccnxp_config_port(struct uart_port *port, int flags)
  632. {
  633. if (flags & UART_CONFIG_TYPE)
  634. port->type = PORT_SC26XX;
  635. }
  636. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  637. {
  638. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  639. return 0;
  640. if (s->irq == port->irq)
  641. return 0;
  642. return -EINVAL;
  643. }
  644. static const struct uart_ops sccnxp_ops = {
  645. .tx_empty = sccnxp_tx_empty,
  646. .set_mctrl = sccnxp_set_mctrl,
  647. .get_mctrl = sccnxp_get_mctrl,
  648. .stop_tx = sccnxp_stop_tx,
  649. .start_tx = sccnxp_start_tx,
  650. .stop_rx = sccnxp_stop_rx,
  651. .break_ctl = sccnxp_break_ctl,
  652. .startup = sccnxp_startup,
  653. .shutdown = sccnxp_shutdown,
  654. .set_termios = sccnxp_set_termios,
  655. .type = sccnxp_type,
  656. .release_port = sccnxp_release_port,
  657. .request_port = sccnxp_request_port,
  658. .config_port = sccnxp_config_port,
  659. .verify_port = sccnxp_verify_port,
  660. };
  661. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  662. static void sccnxp_console_putchar(struct uart_port *port, int c)
  663. {
  664. int tryes = 100000;
  665. while (tryes--) {
  666. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  667. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  668. break;
  669. }
  670. barrier();
  671. }
  672. }
  673. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  674. {
  675. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  676. struct uart_port *port = &s->port[co->index];
  677. unsigned long flags;
  678. spin_lock_irqsave(&s->lock, flags);
  679. uart_console_write(port, c, n, sccnxp_console_putchar);
  680. spin_unlock_irqrestore(&s->lock, flags);
  681. }
  682. static int sccnxp_console_setup(struct console *co, char *options)
  683. {
  684. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  685. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  686. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  687. if (options)
  688. uart_parse_options(options, &baud, &parity, &bits, &flow);
  689. return uart_set_options(port, co, baud, parity, bits, flow);
  690. }
  691. #endif
  692. static const struct platform_device_id sccnxp_id_table[] = {
  693. { .name = "sc2681", .driver_data = (kernel_ulong_t)&sc2681, },
  694. { .name = "sc2691", .driver_data = (kernel_ulong_t)&sc2691, },
  695. { .name = "sc2692", .driver_data = (kernel_ulong_t)&sc2692, },
  696. { .name = "sc2891", .driver_data = (kernel_ulong_t)&sc2891, },
  697. { .name = "sc2892", .driver_data = (kernel_ulong_t)&sc2892, },
  698. { .name = "sc28202", .driver_data = (kernel_ulong_t)&sc28202, },
  699. { .name = "sc68681", .driver_data = (kernel_ulong_t)&sc68681, },
  700. { .name = "sc68692", .driver_data = (kernel_ulong_t)&sc68692, },
  701. { }
  702. };
  703. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  704. static int sccnxp_probe(struct platform_device *pdev)
  705. {
  706. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  707. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  708. int i, ret, uartclk;
  709. struct sccnxp_port *s;
  710. void __iomem *membase;
  711. struct clk *clk;
  712. membase = devm_ioremap_resource(&pdev->dev, res);
  713. if (IS_ERR(membase))
  714. return PTR_ERR(membase);
  715. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  716. if (!s) {
  717. dev_err(&pdev->dev, "Error allocating port structure\n");
  718. return -ENOMEM;
  719. }
  720. platform_set_drvdata(pdev, s);
  721. spin_lock_init(&s->lock);
  722. s->chip = (struct sccnxp_chip *)pdev->id_entry->driver_data;
  723. s->regulator = devm_regulator_get(&pdev->dev, "vcc");
  724. if (!IS_ERR(s->regulator)) {
  725. ret = regulator_enable(s->regulator);
  726. if (ret) {
  727. dev_err(&pdev->dev,
  728. "Failed to enable regulator: %i\n", ret);
  729. return ret;
  730. }
  731. } else if (PTR_ERR(s->regulator) == -EPROBE_DEFER)
  732. return -EPROBE_DEFER;
  733. clk = devm_clk_get(&pdev->dev, NULL);
  734. if (IS_ERR(clk)) {
  735. ret = PTR_ERR(clk);
  736. if (ret == -EPROBE_DEFER)
  737. goto err_out;
  738. uartclk = 0;
  739. } else {
  740. ret = clk_prepare_enable(clk);
  741. if (ret)
  742. goto err_out;
  743. ret = devm_add_action_or_reset(&pdev->dev,
  744. (void(*)(void *))clk_disable_unprepare,
  745. clk);
  746. if (ret)
  747. goto err_out;
  748. uartclk = clk_get_rate(clk);
  749. }
  750. if (!uartclk) {
  751. dev_notice(&pdev->dev, "Using default clock frequency\n");
  752. uartclk = s->chip->freq_std;
  753. }
  754. /* Check input frequency */
  755. if ((uartclk < s->chip->freq_min) || (uartclk > s->chip->freq_max)) {
  756. dev_err(&pdev->dev, "Frequency out of bounds\n");
  757. ret = -EINVAL;
  758. goto err_out;
  759. }
  760. if (pdata)
  761. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  762. if (s->pdata.poll_time_us) {
  763. dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
  764. s->pdata.poll_time_us);
  765. s->poll = 1;
  766. }
  767. if (!s->poll) {
  768. s->irq = platform_get_irq(pdev, 0);
  769. if (s->irq < 0) {
  770. dev_err(&pdev->dev, "Missing irq resource data\n");
  771. ret = -ENXIO;
  772. goto err_out;
  773. }
  774. }
  775. s->uart.owner = THIS_MODULE;
  776. s->uart.dev_name = "ttySC";
  777. s->uart.major = SCCNXP_MAJOR;
  778. s->uart.minor = SCCNXP_MINOR;
  779. s->uart.nr = s->chip->nr;
  780. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  781. s->uart.cons = &s->console;
  782. s->uart.cons->device = uart_console_device;
  783. s->uart.cons->write = sccnxp_console_write;
  784. s->uart.cons->setup = sccnxp_console_setup;
  785. s->uart.cons->flags = CON_PRINTBUFFER;
  786. s->uart.cons->index = -1;
  787. s->uart.cons->data = s;
  788. strcpy(s->uart.cons->name, "ttySC");
  789. #endif
  790. ret = uart_register_driver(&s->uart);
  791. if (ret) {
  792. dev_err(&pdev->dev, "Registering UART driver failed\n");
  793. goto err_out;
  794. }
  795. for (i = 0; i < s->uart.nr; i++) {
  796. s->port[i].line = i;
  797. s->port[i].dev = &pdev->dev;
  798. s->port[i].irq = s->irq;
  799. s->port[i].type = PORT_SC26XX;
  800. s->port[i].fifosize = s->chip->fifosize;
  801. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  802. s->port[i].iotype = UPIO_MEM;
  803. s->port[i].mapbase = res->start;
  804. s->port[i].membase = membase;
  805. s->port[i].regshift = s->pdata.reg_shift;
  806. s->port[i].uartclk = uartclk;
  807. s->port[i].ops = &sccnxp_ops;
  808. uart_add_one_port(&s->uart, &s->port[i]);
  809. /* Set direction to input */
  810. if (s->chip->flags & SCCNXP_HAVE_IO)
  811. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  812. }
  813. /* Disable interrupts */
  814. s->imr = 0;
  815. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  816. if (!s->poll) {
  817. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
  818. sccnxp_ist,
  819. IRQF_TRIGGER_FALLING |
  820. IRQF_ONESHOT,
  821. dev_name(&pdev->dev), s);
  822. if (!ret)
  823. return 0;
  824. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  825. } else {
  826. timer_setup(&s->timer, sccnxp_timer, 0);
  827. mod_timer(&s->timer, jiffies +
  828. usecs_to_jiffies(s->pdata.poll_time_us));
  829. return 0;
  830. }
  831. uart_unregister_driver(&s->uart);
  832. err_out:
  833. if (!IS_ERR(s->regulator))
  834. regulator_disable(s->regulator);
  835. return ret;
  836. }
  837. static int sccnxp_remove(struct platform_device *pdev)
  838. {
  839. int i;
  840. struct sccnxp_port *s = platform_get_drvdata(pdev);
  841. if (!s->poll)
  842. devm_free_irq(&pdev->dev, s->irq, s);
  843. else
  844. del_timer_sync(&s->timer);
  845. for (i = 0; i < s->uart.nr; i++)
  846. uart_remove_one_port(&s->uart, &s->port[i]);
  847. uart_unregister_driver(&s->uart);
  848. if (!IS_ERR(s->regulator))
  849. return regulator_disable(s->regulator);
  850. return 0;
  851. }
  852. static struct platform_driver sccnxp_uart_driver = {
  853. .driver = {
  854. .name = SCCNXP_NAME,
  855. },
  856. .probe = sccnxp_probe,
  857. .remove = sccnxp_remove,
  858. .id_table = sccnxp_id_table,
  859. };
  860. module_platform_driver(sccnxp_uart_driver);
  861. MODULE_LICENSE("GPL v2");
  862. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  863. MODULE_DESCRIPTION("SCCNXP serial driver");