msm_serial.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for msm7k serial device and console
  4. *
  5. * Copyright (C) 2007 Google, Inc.
  6. * Author: Robert Love <rlove@google.com>
  7. * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
  8. */
  9. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  10. # define SUPPORT_SYSRQ
  11. #endif
  12. #include <linux/kernel.h>
  13. #include <linux/atomic.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/dmaengine.h>
  16. #include <linux/module.h>
  17. #include <linux/io.h>
  18. #include <linux/ioport.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #include <linux/console.h>
  22. #include <linux/tty.h>
  23. #include <linux/tty_flip.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/slab.h>
  26. #include <linux/clk.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/delay.h>
  29. #include <linux/of.h>
  30. #include <linux/of_device.h>
  31. #include <linux/wait.h>
  32. #define UART_MR1 0x0000
  33. #define UART_MR1_AUTO_RFR_LEVEL0 0x3F
  34. #define UART_MR1_AUTO_RFR_LEVEL1 0x3FF00
  35. #define UART_DM_MR1_AUTO_RFR_LEVEL1 0xFFFFFF00
  36. #define UART_MR1_RX_RDY_CTL BIT(7)
  37. #define UART_MR1_CTS_CTL BIT(6)
  38. #define UART_MR2 0x0004
  39. #define UART_MR2_ERROR_MODE BIT(6)
  40. #define UART_MR2_BITS_PER_CHAR 0x30
  41. #define UART_MR2_BITS_PER_CHAR_5 (0x0 << 4)
  42. #define UART_MR2_BITS_PER_CHAR_6 (0x1 << 4)
  43. #define UART_MR2_BITS_PER_CHAR_7 (0x2 << 4)
  44. #define UART_MR2_BITS_PER_CHAR_8 (0x3 << 4)
  45. #define UART_MR2_STOP_BIT_LEN_ONE (0x1 << 2)
  46. #define UART_MR2_STOP_BIT_LEN_TWO (0x3 << 2)
  47. #define UART_MR2_PARITY_MODE_NONE 0x0
  48. #define UART_MR2_PARITY_MODE_ODD 0x1
  49. #define UART_MR2_PARITY_MODE_EVEN 0x2
  50. #define UART_MR2_PARITY_MODE_SPACE 0x3
  51. #define UART_MR2_PARITY_MODE 0x3
  52. #define UART_CSR 0x0008
  53. #define UART_TF 0x000C
  54. #define UARTDM_TF 0x0070
  55. #define UART_CR 0x0010
  56. #define UART_CR_CMD_NULL (0 << 4)
  57. #define UART_CR_CMD_RESET_RX (1 << 4)
  58. #define UART_CR_CMD_RESET_TX (2 << 4)
  59. #define UART_CR_CMD_RESET_ERR (3 << 4)
  60. #define UART_CR_CMD_RESET_BREAK_INT (4 << 4)
  61. #define UART_CR_CMD_START_BREAK (5 << 4)
  62. #define UART_CR_CMD_STOP_BREAK (6 << 4)
  63. #define UART_CR_CMD_RESET_CTS (7 << 4)
  64. #define UART_CR_CMD_RESET_STALE_INT (8 << 4)
  65. #define UART_CR_CMD_PACKET_MODE (9 << 4)
  66. #define UART_CR_CMD_MODE_RESET (12 << 4)
  67. #define UART_CR_CMD_SET_RFR (13 << 4)
  68. #define UART_CR_CMD_RESET_RFR (14 << 4)
  69. #define UART_CR_CMD_PROTECTION_EN (16 << 4)
  70. #define UART_CR_CMD_STALE_EVENT_DISABLE (6 << 8)
  71. #define UART_CR_CMD_STALE_EVENT_ENABLE (80 << 4)
  72. #define UART_CR_CMD_FORCE_STALE (4 << 8)
  73. #define UART_CR_CMD_RESET_TX_READY (3 << 8)
  74. #define UART_CR_TX_DISABLE BIT(3)
  75. #define UART_CR_TX_ENABLE BIT(2)
  76. #define UART_CR_RX_DISABLE BIT(1)
  77. #define UART_CR_RX_ENABLE BIT(0)
  78. #define UART_CR_CMD_RESET_RXBREAK_START ((1 << 11) | (2 << 4))
  79. #define UART_IMR 0x0014
  80. #define UART_IMR_TXLEV BIT(0)
  81. #define UART_IMR_RXSTALE BIT(3)
  82. #define UART_IMR_RXLEV BIT(4)
  83. #define UART_IMR_DELTA_CTS BIT(5)
  84. #define UART_IMR_CURRENT_CTS BIT(6)
  85. #define UART_IMR_RXBREAK_START BIT(10)
  86. #define UART_IPR_RXSTALE_LAST 0x20
  87. #define UART_IPR_STALE_LSB 0x1F
  88. #define UART_IPR_STALE_TIMEOUT_MSB 0x3FF80
  89. #define UART_DM_IPR_STALE_TIMEOUT_MSB 0xFFFFFF80
  90. #define UART_IPR 0x0018
  91. #define UART_TFWR 0x001C
  92. #define UART_RFWR 0x0020
  93. #define UART_HCR 0x0024
  94. #define UART_MREG 0x0028
  95. #define UART_NREG 0x002C
  96. #define UART_DREG 0x0030
  97. #define UART_MNDREG 0x0034
  98. #define UART_IRDA 0x0038
  99. #define UART_MISR_MODE 0x0040
  100. #define UART_MISR_RESET 0x0044
  101. #define UART_MISR_EXPORT 0x0048
  102. #define UART_MISR_VAL 0x004C
  103. #define UART_TEST_CTRL 0x0050
  104. #define UART_SR 0x0008
  105. #define UART_SR_HUNT_CHAR BIT(7)
  106. #define UART_SR_RX_BREAK BIT(6)
  107. #define UART_SR_PAR_FRAME_ERR BIT(5)
  108. #define UART_SR_OVERRUN BIT(4)
  109. #define UART_SR_TX_EMPTY BIT(3)
  110. #define UART_SR_TX_READY BIT(2)
  111. #define UART_SR_RX_FULL BIT(1)
  112. #define UART_SR_RX_READY BIT(0)
  113. #define UART_RF 0x000C
  114. #define UARTDM_RF 0x0070
  115. #define UART_MISR 0x0010
  116. #define UART_ISR 0x0014
  117. #define UART_ISR_TX_READY BIT(7)
  118. #define UARTDM_RXFS 0x50
  119. #define UARTDM_RXFS_BUF_SHIFT 0x7
  120. #define UARTDM_RXFS_BUF_MASK 0x7
  121. #define UARTDM_DMEN 0x3C
  122. #define UARTDM_DMEN_RX_SC_ENABLE BIT(5)
  123. #define UARTDM_DMEN_TX_SC_ENABLE BIT(4)
  124. #define UARTDM_DMEN_TX_BAM_ENABLE BIT(2) /* UARTDM_1P4 */
  125. #define UARTDM_DMEN_TX_DM_ENABLE BIT(0) /* < UARTDM_1P4 */
  126. #define UARTDM_DMEN_RX_BAM_ENABLE BIT(3) /* UARTDM_1P4 */
  127. #define UARTDM_DMEN_RX_DM_ENABLE BIT(1) /* < UARTDM_1P4 */
  128. #define UARTDM_DMRX 0x34
  129. #define UARTDM_NCF_TX 0x40
  130. #define UARTDM_RX_TOTAL_SNAP 0x38
  131. #define UARTDM_BURST_SIZE 16 /* in bytes */
  132. #define UARTDM_TX_AIGN(x) ((x) & ~0x3) /* valid for > 1p3 */
  133. #define UARTDM_TX_MAX 256 /* in bytes, valid for <= 1p3 */
  134. #define UARTDM_RX_SIZE (UART_XMIT_SIZE / 4)
  135. enum {
  136. UARTDM_1P1 = 1,
  137. UARTDM_1P2,
  138. UARTDM_1P3,
  139. UARTDM_1P4,
  140. };
  141. struct msm_dma {
  142. struct dma_chan *chan;
  143. enum dma_data_direction dir;
  144. dma_addr_t phys;
  145. unsigned char *virt;
  146. dma_cookie_t cookie;
  147. u32 enable_bit;
  148. unsigned int count;
  149. struct dma_async_tx_descriptor *desc;
  150. };
  151. struct msm_port {
  152. struct uart_port uart;
  153. char name[16];
  154. struct clk *clk;
  155. struct clk *pclk;
  156. unsigned int imr;
  157. int is_uartdm;
  158. unsigned int old_snap_state;
  159. bool break_detected;
  160. struct msm_dma tx_dma;
  161. struct msm_dma rx_dma;
  162. };
  163. #define UART_TO_MSM(uart_port) container_of(uart_port, struct msm_port, uart)
  164. static
  165. void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
  166. {
  167. writel_relaxed(val, port->membase + off);
  168. }
  169. static
  170. unsigned int msm_read(struct uart_port *port, unsigned int off)
  171. {
  172. return readl_relaxed(port->membase + off);
  173. }
  174. /*
  175. * Setup the MND registers to use the TCXO clock.
  176. */
  177. static void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
  178. {
  179. msm_write(port, 0x06, UART_MREG);
  180. msm_write(port, 0xF1, UART_NREG);
  181. msm_write(port, 0x0F, UART_DREG);
  182. msm_write(port, 0x1A, UART_MNDREG);
  183. port->uartclk = 1843200;
  184. }
  185. /*
  186. * Setup the MND registers to use the TCXO clock divided by 4.
  187. */
  188. static void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
  189. {
  190. msm_write(port, 0x18, UART_MREG);
  191. msm_write(port, 0xF6, UART_NREG);
  192. msm_write(port, 0x0F, UART_DREG);
  193. msm_write(port, 0x0A, UART_MNDREG);
  194. port->uartclk = 1843200;
  195. }
  196. static void msm_serial_set_mnd_regs(struct uart_port *port)
  197. {
  198. struct msm_port *msm_port = UART_TO_MSM(port);
  199. /*
  200. * These registers don't exist so we change the clk input rate
  201. * on uartdm hardware instead
  202. */
  203. if (msm_port->is_uartdm)
  204. return;
  205. if (port->uartclk == 19200000)
  206. msm_serial_set_mnd_regs_tcxo(port);
  207. else if (port->uartclk == 4800000)
  208. msm_serial_set_mnd_regs_tcxoby4(port);
  209. }
  210. static void msm_handle_tx(struct uart_port *port);
  211. static void msm_start_rx_dma(struct msm_port *msm_port);
  212. static void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
  213. {
  214. struct device *dev = port->dev;
  215. unsigned int mapped;
  216. u32 val;
  217. mapped = dma->count;
  218. dma->count = 0;
  219. dmaengine_terminate_all(dma->chan);
  220. /*
  221. * DMA Stall happens if enqueue and flush command happens concurrently.
  222. * For example before changing the baud rate/protocol configuration and
  223. * sending flush command to ADM, disable the channel of UARTDM.
  224. * Note: should not reset the receiver here immediately as it is not
  225. * suggested to do disable/reset or reset/disable at the same time.
  226. */
  227. val = msm_read(port, UARTDM_DMEN);
  228. val &= ~dma->enable_bit;
  229. msm_write(port, val, UARTDM_DMEN);
  230. if (mapped)
  231. dma_unmap_single(dev, dma->phys, mapped, dma->dir);
  232. }
  233. static void msm_release_dma(struct msm_port *msm_port)
  234. {
  235. struct msm_dma *dma;
  236. dma = &msm_port->tx_dma;
  237. if (dma->chan) {
  238. msm_stop_dma(&msm_port->uart, dma);
  239. dma_release_channel(dma->chan);
  240. }
  241. memset(dma, 0, sizeof(*dma));
  242. dma = &msm_port->rx_dma;
  243. if (dma->chan) {
  244. msm_stop_dma(&msm_port->uart, dma);
  245. dma_release_channel(dma->chan);
  246. kfree(dma->virt);
  247. }
  248. memset(dma, 0, sizeof(*dma));
  249. }
  250. static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
  251. {
  252. struct device *dev = msm_port->uart.dev;
  253. struct dma_slave_config conf;
  254. struct msm_dma *dma;
  255. u32 crci = 0;
  256. int ret;
  257. dma = &msm_port->tx_dma;
  258. /* allocate DMA resources, if available */
  259. dma->chan = dma_request_slave_channel_reason(dev, "tx");
  260. if (IS_ERR(dma->chan))
  261. goto no_tx;
  262. of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
  263. memset(&conf, 0, sizeof(conf));
  264. conf.direction = DMA_MEM_TO_DEV;
  265. conf.device_fc = true;
  266. conf.dst_addr = base + UARTDM_TF;
  267. conf.dst_maxburst = UARTDM_BURST_SIZE;
  268. conf.slave_id = crci;
  269. ret = dmaengine_slave_config(dma->chan, &conf);
  270. if (ret)
  271. goto rel_tx;
  272. dma->dir = DMA_TO_DEVICE;
  273. if (msm_port->is_uartdm < UARTDM_1P4)
  274. dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
  275. else
  276. dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
  277. return;
  278. rel_tx:
  279. dma_release_channel(dma->chan);
  280. no_tx:
  281. memset(dma, 0, sizeof(*dma));
  282. }
  283. static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
  284. {
  285. struct device *dev = msm_port->uart.dev;
  286. struct dma_slave_config conf;
  287. struct msm_dma *dma;
  288. u32 crci = 0;
  289. int ret;
  290. dma = &msm_port->rx_dma;
  291. /* allocate DMA resources, if available */
  292. dma->chan = dma_request_slave_channel_reason(dev, "rx");
  293. if (IS_ERR(dma->chan))
  294. goto no_rx;
  295. of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
  296. dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
  297. if (!dma->virt)
  298. goto rel_rx;
  299. memset(&conf, 0, sizeof(conf));
  300. conf.direction = DMA_DEV_TO_MEM;
  301. conf.device_fc = true;
  302. conf.src_addr = base + UARTDM_RF;
  303. conf.src_maxburst = UARTDM_BURST_SIZE;
  304. conf.slave_id = crci;
  305. ret = dmaengine_slave_config(dma->chan, &conf);
  306. if (ret)
  307. goto err;
  308. dma->dir = DMA_FROM_DEVICE;
  309. if (msm_port->is_uartdm < UARTDM_1P4)
  310. dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
  311. else
  312. dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
  313. return;
  314. err:
  315. kfree(dma->virt);
  316. rel_rx:
  317. dma_release_channel(dma->chan);
  318. no_rx:
  319. memset(dma, 0, sizeof(*dma));
  320. }
  321. static inline void msm_wait_for_xmitr(struct uart_port *port)
  322. {
  323. while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
  324. if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
  325. break;
  326. udelay(1);
  327. }
  328. msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
  329. }
  330. static void msm_stop_tx(struct uart_port *port)
  331. {
  332. struct msm_port *msm_port = UART_TO_MSM(port);
  333. msm_port->imr &= ~UART_IMR_TXLEV;
  334. msm_write(port, msm_port->imr, UART_IMR);
  335. }
  336. static void msm_start_tx(struct uart_port *port)
  337. {
  338. struct msm_port *msm_port = UART_TO_MSM(port);
  339. struct msm_dma *dma = &msm_port->tx_dma;
  340. /* Already started in DMA mode */
  341. if (dma->count)
  342. return;
  343. msm_port->imr |= UART_IMR_TXLEV;
  344. msm_write(port, msm_port->imr, UART_IMR);
  345. }
  346. static void msm_reset_dm_count(struct uart_port *port, int count)
  347. {
  348. msm_wait_for_xmitr(port);
  349. msm_write(port, count, UARTDM_NCF_TX);
  350. msm_read(port, UARTDM_NCF_TX);
  351. }
  352. static void msm_complete_tx_dma(void *args)
  353. {
  354. struct msm_port *msm_port = args;
  355. struct uart_port *port = &msm_port->uart;
  356. struct circ_buf *xmit = &port->state->xmit;
  357. struct msm_dma *dma = &msm_port->tx_dma;
  358. struct dma_tx_state state;
  359. enum dma_status status;
  360. unsigned long flags;
  361. unsigned int count;
  362. u32 val;
  363. spin_lock_irqsave(&port->lock, flags);
  364. /* Already stopped */
  365. if (!dma->count)
  366. goto done;
  367. status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
  368. dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
  369. val = msm_read(port, UARTDM_DMEN);
  370. val &= ~dma->enable_bit;
  371. msm_write(port, val, UARTDM_DMEN);
  372. if (msm_port->is_uartdm > UARTDM_1P3) {
  373. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  374. msm_write(port, UART_CR_TX_ENABLE, UART_CR);
  375. }
  376. count = dma->count - state.residue;
  377. port->icount.tx += count;
  378. dma->count = 0;
  379. xmit->tail += count;
  380. xmit->tail &= UART_XMIT_SIZE - 1;
  381. /* Restore "Tx FIFO below watermark" interrupt */
  382. msm_port->imr |= UART_IMR_TXLEV;
  383. msm_write(port, msm_port->imr, UART_IMR);
  384. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  385. uart_write_wakeup(port);
  386. msm_handle_tx(port);
  387. done:
  388. spin_unlock_irqrestore(&port->lock, flags);
  389. }
  390. static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
  391. {
  392. struct circ_buf *xmit = &msm_port->uart.state->xmit;
  393. struct uart_port *port = &msm_port->uart;
  394. struct msm_dma *dma = &msm_port->tx_dma;
  395. void *cpu_addr;
  396. int ret;
  397. u32 val;
  398. cpu_addr = &xmit->buf[xmit->tail];
  399. dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
  400. ret = dma_mapping_error(port->dev, dma->phys);
  401. if (ret)
  402. return ret;
  403. dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
  404. count, DMA_MEM_TO_DEV,
  405. DMA_PREP_INTERRUPT |
  406. DMA_PREP_FENCE);
  407. if (!dma->desc) {
  408. ret = -EIO;
  409. goto unmap;
  410. }
  411. dma->desc->callback = msm_complete_tx_dma;
  412. dma->desc->callback_param = msm_port;
  413. dma->cookie = dmaengine_submit(dma->desc);
  414. ret = dma_submit_error(dma->cookie);
  415. if (ret)
  416. goto unmap;
  417. /*
  418. * Using DMA complete for Tx FIFO reload, no need for
  419. * "Tx FIFO below watermark" one, disable it
  420. */
  421. msm_port->imr &= ~UART_IMR_TXLEV;
  422. msm_write(port, msm_port->imr, UART_IMR);
  423. dma->count = count;
  424. val = msm_read(port, UARTDM_DMEN);
  425. val |= dma->enable_bit;
  426. if (msm_port->is_uartdm < UARTDM_1P4)
  427. msm_write(port, val, UARTDM_DMEN);
  428. msm_reset_dm_count(port, count);
  429. if (msm_port->is_uartdm > UARTDM_1P3)
  430. msm_write(port, val, UARTDM_DMEN);
  431. dma_async_issue_pending(dma->chan);
  432. return 0;
  433. unmap:
  434. dma_unmap_single(port->dev, dma->phys, count, dma->dir);
  435. return ret;
  436. }
  437. static void msm_complete_rx_dma(void *args)
  438. {
  439. struct msm_port *msm_port = args;
  440. struct uart_port *port = &msm_port->uart;
  441. struct tty_port *tport = &port->state->port;
  442. struct msm_dma *dma = &msm_port->rx_dma;
  443. int count = 0, i, sysrq;
  444. unsigned long flags;
  445. u32 val;
  446. spin_lock_irqsave(&port->lock, flags);
  447. /* Already stopped */
  448. if (!dma->count)
  449. goto done;
  450. val = msm_read(port, UARTDM_DMEN);
  451. val &= ~dma->enable_bit;
  452. msm_write(port, val, UARTDM_DMEN);
  453. if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
  454. port->icount.overrun++;
  455. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  456. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  457. }
  458. count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
  459. port->icount.rx += count;
  460. dma->count = 0;
  461. dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
  462. for (i = 0; i < count; i++) {
  463. char flag = TTY_NORMAL;
  464. if (msm_port->break_detected && dma->virt[i] == 0) {
  465. port->icount.brk++;
  466. flag = TTY_BREAK;
  467. msm_port->break_detected = false;
  468. if (uart_handle_break(port))
  469. continue;
  470. }
  471. if (!(port->read_status_mask & UART_SR_RX_BREAK))
  472. flag = TTY_NORMAL;
  473. spin_unlock_irqrestore(&port->lock, flags);
  474. sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
  475. spin_lock_irqsave(&port->lock, flags);
  476. if (!sysrq)
  477. tty_insert_flip_char(tport, dma->virt[i], flag);
  478. }
  479. msm_start_rx_dma(msm_port);
  480. done:
  481. spin_unlock_irqrestore(&port->lock, flags);
  482. if (count)
  483. tty_flip_buffer_push(tport);
  484. }
  485. static void msm_start_rx_dma(struct msm_port *msm_port)
  486. {
  487. struct msm_dma *dma = &msm_port->rx_dma;
  488. struct uart_port *uart = &msm_port->uart;
  489. u32 val;
  490. int ret;
  491. if (!dma->chan)
  492. return;
  493. dma->phys = dma_map_single(uart->dev, dma->virt,
  494. UARTDM_RX_SIZE, dma->dir);
  495. ret = dma_mapping_error(uart->dev, dma->phys);
  496. if (ret)
  497. return;
  498. dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
  499. UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
  500. DMA_PREP_INTERRUPT);
  501. if (!dma->desc)
  502. goto unmap;
  503. dma->desc->callback = msm_complete_rx_dma;
  504. dma->desc->callback_param = msm_port;
  505. dma->cookie = dmaengine_submit(dma->desc);
  506. ret = dma_submit_error(dma->cookie);
  507. if (ret)
  508. goto unmap;
  509. /*
  510. * Using DMA for FIFO off-load, no need for "Rx FIFO over
  511. * watermark" or "stale" interrupts, disable them
  512. */
  513. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  514. /*
  515. * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
  516. * we need RXSTALE to flush input DMA fifo to memory
  517. */
  518. if (msm_port->is_uartdm < UARTDM_1P4)
  519. msm_port->imr |= UART_IMR_RXSTALE;
  520. msm_write(uart, msm_port->imr, UART_IMR);
  521. dma->count = UARTDM_RX_SIZE;
  522. dma_async_issue_pending(dma->chan);
  523. msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  524. msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  525. val = msm_read(uart, UARTDM_DMEN);
  526. val |= dma->enable_bit;
  527. if (msm_port->is_uartdm < UARTDM_1P4)
  528. msm_write(uart, val, UARTDM_DMEN);
  529. msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
  530. if (msm_port->is_uartdm > UARTDM_1P3)
  531. msm_write(uart, val, UARTDM_DMEN);
  532. return;
  533. unmap:
  534. dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
  535. }
  536. static void msm_stop_rx(struct uart_port *port)
  537. {
  538. struct msm_port *msm_port = UART_TO_MSM(port);
  539. struct msm_dma *dma = &msm_port->rx_dma;
  540. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  541. msm_write(port, msm_port->imr, UART_IMR);
  542. if (dma->chan)
  543. msm_stop_dma(port, dma);
  544. }
  545. static void msm_enable_ms(struct uart_port *port)
  546. {
  547. struct msm_port *msm_port = UART_TO_MSM(port);
  548. msm_port->imr |= UART_IMR_DELTA_CTS;
  549. msm_write(port, msm_port->imr, UART_IMR);
  550. }
  551. static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
  552. {
  553. struct tty_port *tport = &port->state->port;
  554. unsigned int sr;
  555. int count = 0;
  556. struct msm_port *msm_port = UART_TO_MSM(port);
  557. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  558. port->icount.overrun++;
  559. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  560. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  561. }
  562. if (misr & UART_IMR_RXSTALE) {
  563. count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
  564. msm_port->old_snap_state;
  565. msm_port->old_snap_state = 0;
  566. } else {
  567. count = 4 * (msm_read(port, UART_RFWR));
  568. msm_port->old_snap_state += count;
  569. }
  570. /* TODO: Precise error reporting */
  571. port->icount.rx += count;
  572. while (count > 0) {
  573. unsigned char buf[4];
  574. int sysrq, r_count, i;
  575. sr = msm_read(port, UART_SR);
  576. if ((sr & UART_SR_RX_READY) == 0) {
  577. msm_port->old_snap_state -= count;
  578. break;
  579. }
  580. ioread32_rep(port->membase + UARTDM_RF, buf, 1);
  581. r_count = min_t(int, count, sizeof(buf));
  582. for (i = 0; i < r_count; i++) {
  583. char flag = TTY_NORMAL;
  584. if (msm_port->break_detected && buf[i] == 0) {
  585. port->icount.brk++;
  586. flag = TTY_BREAK;
  587. msm_port->break_detected = false;
  588. if (uart_handle_break(port))
  589. continue;
  590. }
  591. if (!(port->read_status_mask & UART_SR_RX_BREAK))
  592. flag = TTY_NORMAL;
  593. spin_unlock(&port->lock);
  594. sysrq = uart_handle_sysrq_char(port, buf[i]);
  595. spin_lock(&port->lock);
  596. if (!sysrq)
  597. tty_insert_flip_char(tport, buf[i], flag);
  598. }
  599. count -= r_count;
  600. }
  601. spin_unlock(&port->lock);
  602. tty_flip_buffer_push(tport);
  603. spin_lock(&port->lock);
  604. if (misr & (UART_IMR_RXSTALE))
  605. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  606. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  607. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  608. /* Try to use DMA */
  609. msm_start_rx_dma(msm_port);
  610. }
  611. static void msm_handle_rx(struct uart_port *port)
  612. {
  613. struct tty_port *tport = &port->state->port;
  614. unsigned int sr;
  615. /*
  616. * Handle overrun. My understanding of the hardware is that overrun
  617. * is not tied to the RX buffer, so we handle the case out of band.
  618. */
  619. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  620. port->icount.overrun++;
  621. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  622. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  623. }
  624. /* and now the main RX loop */
  625. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  626. unsigned int c;
  627. char flag = TTY_NORMAL;
  628. int sysrq;
  629. c = msm_read(port, UART_RF);
  630. if (sr & UART_SR_RX_BREAK) {
  631. port->icount.brk++;
  632. if (uart_handle_break(port))
  633. continue;
  634. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  635. port->icount.frame++;
  636. } else {
  637. port->icount.rx++;
  638. }
  639. /* Mask conditions we're ignorning. */
  640. sr &= port->read_status_mask;
  641. if (sr & UART_SR_RX_BREAK)
  642. flag = TTY_BREAK;
  643. else if (sr & UART_SR_PAR_FRAME_ERR)
  644. flag = TTY_FRAME;
  645. spin_unlock(&port->lock);
  646. sysrq = uart_handle_sysrq_char(port, c);
  647. spin_lock(&port->lock);
  648. if (!sysrq)
  649. tty_insert_flip_char(tport, c, flag);
  650. }
  651. spin_unlock(&port->lock);
  652. tty_flip_buffer_push(tport);
  653. spin_lock(&port->lock);
  654. }
  655. static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
  656. {
  657. struct circ_buf *xmit = &port->state->xmit;
  658. struct msm_port *msm_port = UART_TO_MSM(port);
  659. unsigned int num_chars;
  660. unsigned int tf_pointer = 0;
  661. void __iomem *tf;
  662. if (msm_port->is_uartdm)
  663. tf = port->membase + UARTDM_TF;
  664. else
  665. tf = port->membase + UART_TF;
  666. if (tx_count && msm_port->is_uartdm)
  667. msm_reset_dm_count(port, tx_count);
  668. while (tf_pointer < tx_count) {
  669. int i;
  670. char buf[4] = { 0 };
  671. if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  672. break;
  673. if (msm_port->is_uartdm)
  674. num_chars = min(tx_count - tf_pointer,
  675. (unsigned int)sizeof(buf));
  676. else
  677. num_chars = 1;
  678. for (i = 0; i < num_chars; i++) {
  679. buf[i] = xmit->buf[xmit->tail + i];
  680. port->icount.tx++;
  681. }
  682. iowrite32_rep(tf, buf, 1);
  683. xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
  684. tf_pointer += num_chars;
  685. }
  686. /* disable tx interrupts if nothing more to send */
  687. if (uart_circ_empty(xmit))
  688. msm_stop_tx(port);
  689. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  690. uart_write_wakeup(port);
  691. }
  692. static void msm_handle_tx(struct uart_port *port)
  693. {
  694. struct msm_port *msm_port = UART_TO_MSM(port);
  695. struct circ_buf *xmit = &msm_port->uart.state->xmit;
  696. struct msm_dma *dma = &msm_port->tx_dma;
  697. unsigned int pio_count, dma_count, dma_min;
  698. void __iomem *tf;
  699. int err = 0;
  700. if (port->x_char) {
  701. if (msm_port->is_uartdm)
  702. tf = port->membase + UARTDM_TF;
  703. else
  704. tf = port->membase + UART_TF;
  705. if (msm_port->is_uartdm)
  706. msm_reset_dm_count(port, 1);
  707. iowrite8_rep(tf, &port->x_char, 1);
  708. port->icount.tx++;
  709. port->x_char = 0;
  710. return;
  711. }
  712. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  713. msm_stop_tx(port);
  714. return;
  715. }
  716. pio_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  717. dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  718. dma_min = 1; /* Always DMA */
  719. if (msm_port->is_uartdm > UARTDM_1P3) {
  720. dma_count = UARTDM_TX_AIGN(dma_count);
  721. dma_min = UARTDM_BURST_SIZE;
  722. } else {
  723. if (dma_count > UARTDM_TX_MAX)
  724. dma_count = UARTDM_TX_MAX;
  725. }
  726. if (pio_count > port->fifosize)
  727. pio_count = port->fifosize;
  728. if (!dma->chan || dma_count < dma_min)
  729. msm_handle_tx_pio(port, pio_count);
  730. else
  731. err = msm_handle_tx_dma(msm_port, dma_count);
  732. if (err) /* fall back to PIO mode */
  733. msm_handle_tx_pio(port, pio_count);
  734. }
  735. static void msm_handle_delta_cts(struct uart_port *port)
  736. {
  737. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  738. port->icount.cts++;
  739. wake_up_interruptible(&port->state->port.delta_msr_wait);
  740. }
  741. static irqreturn_t msm_uart_irq(int irq, void *dev_id)
  742. {
  743. struct uart_port *port = dev_id;
  744. struct msm_port *msm_port = UART_TO_MSM(port);
  745. struct msm_dma *dma = &msm_port->rx_dma;
  746. unsigned long flags;
  747. unsigned int misr;
  748. u32 val;
  749. spin_lock_irqsave(&port->lock, flags);
  750. misr = msm_read(port, UART_MISR);
  751. msm_write(port, 0, UART_IMR); /* disable interrupt */
  752. if (misr & UART_IMR_RXBREAK_START) {
  753. msm_port->break_detected = true;
  754. msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
  755. }
  756. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
  757. if (dma->count) {
  758. val = UART_CR_CMD_STALE_EVENT_DISABLE;
  759. msm_write(port, val, UART_CR);
  760. val = UART_CR_CMD_RESET_STALE_INT;
  761. msm_write(port, val, UART_CR);
  762. /*
  763. * Flush DMA input fifo to memory, this will also
  764. * trigger DMA RX completion
  765. */
  766. dmaengine_terminate_all(dma->chan);
  767. } else if (msm_port->is_uartdm) {
  768. msm_handle_rx_dm(port, misr);
  769. } else {
  770. msm_handle_rx(port);
  771. }
  772. }
  773. if (misr & UART_IMR_TXLEV)
  774. msm_handle_tx(port);
  775. if (misr & UART_IMR_DELTA_CTS)
  776. msm_handle_delta_cts(port);
  777. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  778. spin_unlock_irqrestore(&port->lock, flags);
  779. return IRQ_HANDLED;
  780. }
  781. static unsigned int msm_tx_empty(struct uart_port *port)
  782. {
  783. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  784. }
  785. static unsigned int msm_get_mctrl(struct uart_port *port)
  786. {
  787. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  788. }
  789. static void msm_reset(struct uart_port *port)
  790. {
  791. struct msm_port *msm_port = UART_TO_MSM(port);
  792. /* reset everything */
  793. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  794. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  795. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  796. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  797. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  798. msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
  799. /* Disable DM modes */
  800. if (msm_port->is_uartdm)
  801. msm_write(port, 0, UARTDM_DMEN);
  802. }
  803. static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  804. {
  805. unsigned int mr;
  806. mr = msm_read(port, UART_MR1);
  807. if (!(mctrl & TIOCM_RTS)) {
  808. mr &= ~UART_MR1_RX_RDY_CTL;
  809. msm_write(port, mr, UART_MR1);
  810. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  811. } else {
  812. mr |= UART_MR1_RX_RDY_CTL;
  813. msm_write(port, mr, UART_MR1);
  814. }
  815. }
  816. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  817. {
  818. if (break_ctl)
  819. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  820. else
  821. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  822. }
  823. struct msm_baud_map {
  824. u16 divisor;
  825. u8 code;
  826. u8 rxstale;
  827. };
  828. static const struct msm_baud_map *
  829. msm_find_best_baud(struct uart_port *port, unsigned int baud,
  830. unsigned long *rate)
  831. {
  832. struct msm_port *msm_port = UART_TO_MSM(port);
  833. unsigned int divisor, result;
  834. unsigned long target, old, best_rate = 0, diff, best_diff = ULONG_MAX;
  835. const struct msm_baud_map *entry, *end, *best;
  836. static const struct msm_baud_map table[] = {
  837. { 1, 0xff, 31 },
  838. { 2, 0xee, 16 },
  839. { 3, 0xdd, 8 },
  840. { 4, 0xcc, 6 },
  841. { 6, 0xbb, 6 },
  842. { 8, 0xaa, 6 },
  843. { 12, 0x99, 6 },
  844. { 16, 0x88, 1 },
  845. { 24, 0x77, 1 },
  846. { 32, 0x66, 1 },
  847. { 48, 0x55, 1 },
  848. { 96, 0x44, 1 },
  849. { 192, 0x33, 1 },
  850. { 384, 0x22, 1 },
  851. { 768, 0x11, 1 },
  852. { 1536, 0x00, 1 },
  853. };
  854. best = table; /* Default to smallest divider */
  855. target = clk_round_rate(msm_port->clk, 16 * baud);
  856. divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
  857. end = table + ARRAY_SIZE(table);
  858. entry = table;
  859. while (entry < end) {
  860. if (entry->divisor <= divisor) {
  861. result = target / entry->divisor / 16;
  862. diff = abs(result - baud);
  863. /* Keep track of best entry */
  864. if (diff < best_diff) {
  865. best_diff = diff;
  866. best = entry;
  867. best_rate = target;
  868. }
  869. if (result == baud)
  870. break;
  871. } else if (entry->divisor > divisor) {
  872. old = target;
  873. target = clk_round_rate(msm_port->clk, old + 1);
  874. /*
  875. * The rate didn't get any faster so we can't do
  876. * better at dividing it down
  877. */
  878. if (target == old)
  879. break;
  880. /* Start the divisor search over at this new rate */
  881. entry = table;
  882. divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
  883. continue;
  884. }
  885. entry++;
  886. }
  887. *rate = best_rate;
  888. return best;
  889. }
  890. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
  891. unsigned long *saved_flags)
  892. {
  893. unsigned int rxstale, watermark, mask;
  894. struct msm_port *msm_port = UART_TO_MSM(port);
  895. const struct msm_baud_map *entry;
  896. unsigned long flags, rate;
  897. flags = *saved_flags;
  898. spin_unlock_irqrestore(&port->lock, flags);
  899. entry = msm_find_best_baud(port, baud, &rate);
  900. clk_set_rate(msm_port->clk, rate);
  901. baud = rate / 16 / entry->divisor;
  902. spin_lock_irqsave(&port->lock, flags);
  903. *saved_flags = flags;
  904. port->uartclk = rate;
  905. msm_write(port, entry->code, UART_CSR);
  906. /* RX stale watermark */
  907. rxstale = entry->rxstale;
  908. watermark = UART_IPR_STALE_LSB & rxstale;
  909. if (msm_port->is_uartdm) {
  910. mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
  911. } else {
  912. watermark |= UART_IPR_RXSTALE_LAST;
  913. mask = UART_IPR_STALE_TIMEOUT_MSB;
  914. }
  915. watermark |= mask & (rxstale << 2);
  916. msm_write(port, watermark, UART_IPR);
  917. /* set RX watermark */
  918. watermark = (port->fifosize * 3) / 4;
  919. msm_write(port, watermark, UART_RFWR);
  920. /* set TX watermark */
  921. msm_write(port, 10, UART_TFWR);
  922. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  923. msm_reset(port);
  924. /* Enable RX and TX */
  925. msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
  926. /* turn on RX and CTS interrupts */
  927. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  928. UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
  929. msm_write(port, msm_port->imr, UART_IMR);
  930. if (msm_port->is_uartdm) {
  931. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  932. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  933. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  934. }
  935. return baud;
  936. }
  937. static void msm_init_clock(struct uart_port *port)
  938. {
  939. struct msm_port *msm_port = UART_TO_MSM(port);
  940. clk_prepare_enable(msm_port->clk);
  941. clk_prepare_enable(msm_port->pclk);
  942. msm_serial_set_mnd_regs(port);
  943. }
  944. static int msm_startup(struct uart_port *port)
  945. {
  946. struct msm_port *msm_port = UART_TO_MSM(port);
  947. unsigned int data, rfr_level, mask;
  948. int ret;
  949. snprintf(msm_port->name, sizeof(msm_port->name),
  950. "msm_serial%d", port->line);
  951. msm_init_clock(port);
  952. if (likely(port->fifosize > 12))
  953. rfr_level = port->fifosize - 12;
  954. else
  955. rfr_level = port->fifosize;
  956. /* set automatic RFR level */
  957. data = msm_read(port, UART_MR1);
  958. if (msm_port->is_uartdm)
  959. mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
  960. else
  961. mask = UART_MR1_AUTO_RFR_LEVEL1;
  962. data &= ~mask;
  963. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  964. data |= mask & (rfr_level << 2);
  965. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  966. msm_write(port, data, UART_MR1);
  967. if (msm_port->is_uartdm) {
  968. msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
  969. msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
  970. }
  971. ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
  972. msm_port->name, port);
  973. if (unlikely(ret))
  974. goto err_irq;
  975. return 0;
  976. err_irq:
  977. if (msm_port->is_uartdm)
  978. msm_release_dma(msm_port);
  979. clk_disable_unprepare(msm_port->pclk);
  980. clk_disable_unprepare(msm_port->clk);
  981. return ret;
  982. }
  983. static void msm_shutdown(struct uart_port *port)
  984. {
  985. struct msm_port *msm_port = UART_TO_MSM(port);
  986. msm_port->imr = 0;
  987. msm_write(port, 0, UART_IMR); /* disable interrupts */
  988. if (msm_port->is_uartdm)
  989. msm_release_dma(msm_port);
  990. clk_disable_unprepare(msm_port->clk);
  991. free_irq(port->irq, port);
  992. }
  993. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  994. struct ktermios *old)
  995. {
  996. struct msm_port *msm_port = UART_TO_MSM(port);
  997. struct msm_dma *dma = &msm_port->rx_dma;
  998. unsigned long flags;
  999. unsigned int baud, mr;
  1000. spin_lock_irqsave(&port->lock, flags);
  1001. if (dma->chan) /* Terminate if any */
  1002. msm_stop_dma(port, dma);
  1003. /* calculate and set baud rate */
  1004. baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
  1005. baud = msm_set_baud_rate(port, baud, &flags);
  1006. if (tty_termios_baud_rate(termios))
  1007. tty_termios_encode_baud_rate(termios, baud, baud);
  1008. /* calculate parity */
  1009. mr = msm_read(port, UART_MR2);
  1010. mr &= ~UART_MR2_PARITY_MODE;
  1011. if (termios->c_cflag & PARENB) {
  1012. if (termios->c_cflag & PARODD)
  1013. mr |= UART_MR2_PARITY_MODE_ODD;
  1014. else if (termios->c_cflag & CMSPAR)
  1015. mr |= UART_MR2_PARITY_MODE_SPACE;
  1016. else
  1017. mr |= UART_MR2_PARITY_MODE_EVEN;
  1018. }
  1019. /* calculate bits per char */
  1020. mr &= ~UART_MR2_BITS_PER_CHAR;
  1021. switch (termios->c_cflag & CSIZE) {
  1022. case CS5:
  1023. mr |= UART_MR2_BITS_PER_CHAR_5;
  1024. break;
  1025. case CS6:
  1026. mr |= UART_MR2_BITS_PER_CHAR_6;
  1027. break;
  1028. case CS7:
  1029. mr |= UART_MR2_BITS_PER_CHAR_7;
  1030. break;
  1031. case CS8:
  1032. default:
  1033. mr |= UART_MR2_BITS_PER_CHAR_8;
  1034. break;
  1035. }
  1036. /* calculate stop bits */
  1037. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  1038. if (termios->c_cflag & CSTOPB)
  1039. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  1040. else
  1041. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  1042. /* set parity, bits per char, and stop bit */
  1043. msm_write(port, mr, UART_MR2);
  1044. /* calculate and set hardware flow control */
  1045. mr = msm_read(port, UART_MR1);
  1046. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  1047. if (termios->c_cflag & CRTSCTS) {
  1048. mr |= UART_MR1_CTS_CTL;
  1049. mr |= UART_MR1_RX_RDY_CTL;
  1050. }
  1051. msm_write(port, mr, UART_MR1);
  1052. /* Configure status bits to ignore based on termio flags. */
  1053. port->read_status_mask = 0;
  1054. if (termios->c_iflag & INPCK)
  1055. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  1056. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1057. port->read_status_mask |= UART_SR_RX_BREAK;
  1058. uart_update_timeout(port, termios->c_cflag, baud);
  1059. /* Try to use DMA */
  1060. msm_start_rx_dma(msm_port);
  1061. spin_unlock_irqrestore(&port->lock, flags);
  1062. }
  1063. static const char *msm_type(struct uart_port *port)
  1064. {
  1065. return "MSM";
  1066. }
  1067. static void msm_release_port(struct uart_port *port)
  1068. {
  1069. struct platform_device *pdev = to_platform_device(port->dev);
  1070. struct resource *uart_resource;
  1071. resource_size_t size;
  1072. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1073. if (unlikely(!uart_resource))
  1074. return;
  1075. size = resource_size(uart_resource);
  1076. release_mem_region(port->mapbase, size);
  1077. iounmap(port->membase);
  1078. port->membase = NULL;
  1079. }
  1080. static int msm_request_port(struct uart_port *port)
  1081. {
  1082. struct platform_device *pdev = to_platform_device(port->dev);
  1083. struct resource *uart_resource;
  1084. resource_size_t size;
  1085. int ret;
  1086. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1087. if (unlikely(!uart_resource))
  1088. return -ENXIO;
  1089. size = resource_size(uart_resource);
  1090. if (!request_mem_region(port->mapbase, size, "msm_serial"))
  1091. return -EBUSY;
  1092. port->membase = ioremap(port->mapbase, size);
  1093. if (!port->membase) {
  1094. ret = -EBUSY;
  1095. goto fail_release_port;
  1096. }
  1097. return 0;
  1098. fail_release_port:
  1099. release_mem_region(port->mapbase, size);
  1100. return ret;
  1101. }
  1102. static void msm_config_port(struct uart_port *port, int flags)
  1103. {
  1104. int ret;
  1105. if (flags & UART_CONFIG_TYPE) {
  1106. port->type = PORT_MSM;
  1107. ret = msm_request_port(port);
  1108. if (ret)
  1109. return;
  1110. }
  1111. }
  1112. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  1113. {
  1114. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  1115. return -EINVAL;
  1116. if (unlikely(port->irq != ser->irq))
  1117. return -EINVAL;
  1118. return 0;
  1119. }
  1120. static void msm_power(struct uart_port *port, unsigned int state,
  1121. unsigned int oldstate)
  1122. {
  1123. struct msm_port *msm_port = UART_TO_MSM(port);
  1124. switch (state) {
  1125. case 0:
  1126. clk_prepare_enable(msm_port->clk);
  1127. clk_prepare_enable(msm_port->pclk);
  1128. break;
  1129. case 3:
  1130. clk_disable_unprepare(msm_port->clk);
  1131. clk_disable_unprepare(msm_port->pclk);
  1132. break;
  1133. default:
  1134. pr_err("msm_serial: Unknown PM state %d\n", state);
  1135. }
  1136. }
  1137. #ifdef CONFIG_CONSOLE_POLL
  1138. static int msm_poll_get_char_single(struct uart_port *port)
  1139. {
  1140. struct msm_port *msm_port = UART_TO_MSM(port);
  1141. unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
  1142. if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
  1143. return NO_POLL_CHAR;
  1144. return msm_read(port, rf_reg) & 0xff;
  1145. }
  1146. static int msm_poll_get_char_dm(struct uart_port *port)
  1147. {
  1148. int c;
  1149. static u32 slop;
  1150. static int count;
  1151. unsigned char *sp = (unsigned char *)&slop;
  1152. /* Check if a previous read had more than one char */
  1153. if (count) {
  1154. c = sp[sizeof(slop) - count];
  1155. count--;
  1156. /* Or if FIFO is empty */
  1157. } else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
  1158. /*
  1159. * If RX packing buffer has less than a word, force stale to
  1160. * push contents into RX FIFO
  1161. */
  1162. count = msm_read(port, UARTDM_RXFS);
  1163. count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
  1164. if (count) {
  1165. msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
  1166. slop = msm_read(port, UARTDM_RF);
  1167. c = sp[0];
  1168. count--;
  1169. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  1170. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  1171. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
  1172. UART_CR);
  1173. } else {
  1174. c = NO_POLL_CHAR;
  1175. }
  1176. /* FIFO has a word */
  1177. } else {
  1178. slop = msm_read(port, UARTDM_RF);
  1179. c = sp[0];
  1180. count = sizeof(slop) - 1;
  1181. }
  1182. return c;
  1183. }
  1184. static int msm_poll_get_char(struct uart_port *port)
  1185. {
  1186. u32 imr;
  1187. int c;
  1188. struct msm_port *msm_port = UART_TO_MSM(port);
  1189. /* Disable all interrupts */
  1190. imr = msm_read(port, UART_IMR);
  1191. msm_write(port, 0, UART_IMR);
  1192. if (msm_port->is_uartdm)
  1193. c = msm_poll_get_char_dm(port);
  1194. else
  1195. c = msm_poll_get_char_single(port);
  1196. /* Enable interrupts */
  1197. msm_write(port, imr, UART_IMR);
  1198. return c;
  1199. }
  1200. static void msm_poll_put_char(struct uart_port *port, unsigned char c)
  1201. {
  1202. u32 imr;
  1203. struct msm_port *msm_port = UART_TO_MSM(port);
  1204. /* Disable all interrupts */
  1205. imr = msm_read(port, UART_IMR);
  1206. msm_write(port, 0, UART_IMR);
  1207. if (msm_port->is_uartdm)
  1208. msm_reset_dm_count(port, 1);
  1209. /* Wait until FIFO is empty */
  1210. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1211. cpu_relax();
  1212. /* Write a character */
  1213. msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  1214. /* Wait until FIFO is empty */
  1215. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1216. cpu_relax();
  1217. /* Enable interrupts */
  1218. msm_write(port, imr, UART_IMR);
  1219. }
  1220. #endif
  1221. static struct uart_ops msm_uart_pops = {
  1222. .tx_empty = msm_tx_empty,
  1223. .set_mctrl = msm_set_mctrl,
  1224. .get_mctrl = msm_get_mctrl,
  1225. .stop_tx = msm_stop_tx,
  1226. .start_tx = msm_start_tx,
  1227. .stop_rx = msm_stop_rx,
  1228. .enable_ms = msm_enable_ms,
  1229. .break_ctl = msm_break_ctl,
  1230. .startup = msm_startup,
  1231. .shutdown = msm_shutdown,
  1232. .set_termios = msm_set_termios,
  1233. .type = msm_type,
  1234. .release_port = msm_release_port,
  1235. .request_port = msm_request_port,
  1236. .config_port = msm_config_port,
  1237. .verify_port = msm_verify_port,
  1238. .pm = msm_power,
  1239. #ifdef CONFIG_CONSOLE_POLL
  1240. .poll_get_char = msm_poll_get_char,
  1241. .poll_put_char = msm_poll_put_char,
  1242. #endif
  1243. };
  1244. static struct msm_port msm_uart_ports[] = {
  1245. {
  1246. .uart = {
  1247. .iotype = UPIO_MEM,
  1248. .ops = &msm_uart_pops,
  1249. .flags = UPF_BOOT_AUTOCONF,
  1250. .fifosize = 64,
  1251. .line = 0,
  1252. },
  1253. },
  1254. {
  1255. .uart = {
  1256. .iotype = UPIO_MEM,
  1257. .ops = &msm_uart_pops,
  1258. .flags = UPF_BOOT_AUTOCONF,
  1259. .fifosize = 64,
  1260. .line = 1,
  1261. },
  1262. },
  1263. {
  1264. .uart = {
  1265. .iotype = UPIO_MEM,
  1266. .ops = &msm_uart_pops,
  1267. .flags = UPF_BOOT_AUTOCONF,
  1268. .fifosize = 64,
  1269. .line = 2,
  1270. },
  1271. },
  1272. };
  1273. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  1274. static inline struct uart_port *msm_get_port_from_line(unsigned int line)
  1275. {
  1276. return &msm_uart_ports[line].uart;
  1277. }
  1278. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  1279. static void __msm_console_write(struct uart_port *port, const char *s,
  1280. unsigned int count, bool is_uartdm)
  1281. {
  1282. int i;
  1283. int num_newlines = 0;
  1284. bool replaced = false;
  1285. void __iomem *tf;
  1286. if (is_uartdm)
  1287. tf = port->membase + UARTDM_TF;
  1288. else
  1289. tf = port->membase + UART_TF;
  1290. /* Account for newlines that will get a carriage return added */
  1291. for (i = 0; i < count; i++)
  1292. if (s[i] == '\n')
  1293. num_newlines++;
  1294. count += num_newlines;
  1295. spin_lock(&port->lock);
  1296. if (is_uartdm)
  1297. msm_reset_dm_count(port, count);
  1298. i = 0;
  1299. while (i < count) {
  1300. int j;
  1301. unsigned int num_chars;
  1302. char buf[4] = { 0 };
  1303. if (is_uartdm)
  1304. num_chars = min(count - i, (unsigned int)sizeof(buf));
  1305. else
  1306. num_chars = 1;
  1307. for (j = 0; j < num_chars; j++) {
  1308. char c = *s;
  1309. if (c == '\n' && !replaced) {
  1310. buf[j] = '\r';
  1311. j++;
  1312. replaced = true;
  1313. }
  1314. if (j < num_chars) {
  1315. buf[j] = c;
  1316. s++;
  1317. replaced = false;
  1318. }
  1319. }
  1320. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1321. cpu_relax();
  1322. iowrite32_rep(tf, buf, 1);
  1323. i += num_chars;
  1324. }
  1325. spin_unlock(&port->lock);
  1326. }
  1327. static void msm_console_write(struct console *co, const char *s,
  1328. unsigned int count)
  1329. {
  1330. struct uart_port *port;
  1331. struct msm_port *msm_port;
  1332. BUG_ON(co->index < 0 || co->index >= UART_NR);
  1333. port = msm_get_port_from_line(co->index);
  1334. msm_port = UART_TO_MSM(port);
  1335. __msm_console_write(port, s, count, msm_port->is_uartdm);
  1336. }
  1337. static int __init msm_console_setup(struct console *co, char *options)
  1338. {
  1339. struct uart_port *port;
  1340. int baud = 115200;
  1341. int bits = 8;
  1342. int parity = 'n';
  1343. int flow = 'n';
  1344. if (unlikely(co->index >= UART_NR || co->index < 0))
  1345. return -ENXIO;
  1346. port = msm_get_port_from_line(co->index);
  1347. if (unlikely(!port->membase))
  1348. return -ENXIO;
  1349. msm_init_clock(port);
  1350. if (options)
  1351. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1352. pr_info("msm_serial: console setup on port #%d\n", port->line);
  1353. return uart_set_options(port, co, baud, parity, bits, flow);
  1354. }
  1355. static void
  1356. msm_serial_early_write(struct console *con, const char *s, unsigned n)
  1357. {
  1358. struct earlycon_device *dev = con->data;
  1359. __msm_console_write(&dev->port, s, n, false);
  1360. }
  1361. static int __init
  1362. msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
  1363. {
  1364. if (!device->port.membase)
  1365. return -ENODEV;
  1366. device->con->write = msm_serial_early_write;
  1367. return 0;
  1368. }
  1369. OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
  1370. msm_serial_early_console_setup);
  1371. static void
  1372. msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
  1373. {
  1374. struct earlycon_device *dev = con->data;
  1375. __msm_console_write(&dev->port, s, n, true);
  1376. }
  1377. static int __init
  1378. msm_serial_early_console_setup_dm(struct earlycon_device *device,
  1379. const char *opt)
  1380. {
  1381. if (!device->port.membase)
  1382. return -ENODEV;
  1383. device->con->write = msm_serial_early_write_dm;
  1384. return 0;
  1385. }
  1386. OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
  1387. msm_serial_early_console_setup_dm);
  1388. static struct uart_driver msm_uart_driver;
  1389. static struct console msm_console = {
  1390. .name = "ttyMSM",
  1391. .write = msm_console_write,
  1392. .device = uart_console_device,
  1393. .setup = msm_console_setup,
  1394. .flags = CON_PRINTBUFFER,
  1395. .index = -1,
  1396. .data = &msm_uart_driver,
  1397. };
  1398. #define MSM_CONSOLE (&msm_console)
  1399. #else
  1400. #define MSM_CONSOLE NULL
  1401. #endif
  1402. static struct uart_driver msm_uart_driver = {
  1403. .owner = THIS_MODULE,
  1404. .driver_name = "msm_serial",
  1405. .dev_name = "ttyMSM",
  1406. .nr = UART_NR,
  1407. .cons = MSM_CONSOLE,
  1408. };
  1409. static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
  1410. static const struct of_device_id msm_uartdm_table[] = {
  1411. { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
  1412. { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
  1413. { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
  1414. { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
  1415. { }
  1416. };
  1417. static int msm_serial_probe(struct platform_device *pdev)
  1418. {
  1419. struct msm_port *msm_port;
  1420. struct resource *resource;
  1421. struct uart_port *port;
  1422. const struct of_device_id *id;
  1423. int irq, line;
  1424. if (pdev->dev.of_node)
  1425. line = of_alias_get_id(pdev->dev.of_node, "serial");
  1426. else
  1427. line = pdev->id;
  1428. if (line < 0)
  1429. line = atomic_inc_return(&msm_uart_next_id) - 1;
  1430. if (unlikely(line < 0 || line >= UART_NR))
  1431. return -ENXIO;
  1432. dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
  1433. port = msm_get_port_from_line(line);
  1434. port->dev = &pdev->dev;
  1435. msm_port = UART_TO_MSM(port);
  1436. id = of_match_device(msm_uartdm_table, &pdev->dev);
  1437. if (id)
  1438. msm_port->is_uartdm = (unsigned long)id->data;
  1439. else
  1440. msm_port->is_uartdm = 0;
  1441. msm_port->clk = devm_clk_get(&pdev->dev, "core");
  1442. if (IS_ERR(msm_port->clk))
  1443. return PTR_ERR(msm_port->clk);
  1444. if (msm_port->is_uartdm) {
  1445. msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
  1446. if (IS_ERR(msm_port->pclk))
  1447. return PTR_ERR(msm_port->pclk);
  1448. }
  1449. port->uartclk = clk_get_rate(msm_port->clk);
  1450. dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
  1451. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1452. if (unlikely(!resource))
  1453. return -ENXIO;
  1454. port->mapbase = resource->start;
  1455. irq = platform_get_irq(pdev, 0);
  1456. if (unlikely(irq < 0))
  1457. return -ENXIO;
  1458. port->irq = irq;
  1459. platform_set_drvdata(pdev, port);
  1460. return uart_add_one_port(&msm_uart_driver, port);
  1461. }
  1462. static int msm_serial_remove(struct platform_device *pdev)
  1463. {
  1464. struct uart_port *port = platform_get_drvdata(pdev);
  1465. uart_remove_one_port(&msm_uart_driver, port);
  1466. return 0;
  1467. }
  1468. static const struct of_device_id msm_match_table[] = {
  1469. { .compatible = "qcom,msm-uart" },
  1470. { .compatible = "qcom,msm-uartdm" },
  1471. {}
  1472. };
  1473. MODULE_DEVICE_TABLE(of, msm_match_table);
  1474. static int __maybe_unused msm_serial_suspend(struct device *dev)
  1475. {
  1476. struct msm_port *port = dev_get_drvdata(dev);
  1477. uart_suspend_port(&msm_uart_driver, &port->uart);
  1478. return 0;
  1479. }
  1480. static int __maybe_unused msm_serial_resume(struct device *dev)
  1481. {
  1482. struct msm_port *port = dev_get_drvdata(dev);
  1483. uart_resume_port(&msm_uart_driver, &port->uart);
  1484. return 0;
  1485. }
  1486. static const struct dev_pm_ops msm_serial_dev_pm_ops = {
  1487. SET_SYSTEM_SLEEP_PM_OPS(msm_serial_suspend, msm_serial_resume)
  1488. };
  1489. static struct platform_driver msm_platform_driver = {
  1490. .remove = msm_serial_remove,
  1491. .probe = msm_serial_probe,
  1492. .driver = {
  1493. .name = "msm_serial",
  1494. .pm = &msm_serial_dev_pm_ops,
  1495. .of_match_table = msm_match_table,
  1496. },
  1497. };
  1498. static int __init msm_serial_init(void)
  1499. {
  1500. int ret;
  1501. ret = uart_register_driver(&msm_uart_driver);
  1502. if (unlikely(ret))
  1503. return ret;
  1504. ret = platform_driver_register(&msm_platform_driver);
  1505. if (unlikely(ret))
  1506. uart_unregister_driver(&msm_uart_driver);
  1507. pr_info("msm_serial: driver initialized\n");
  1508. return ret;
  1509. }
  1510. static void __exit msm_serial_exit(void)
  1511. {
  1512. platform_driver_unregister(&msm_platform_driver);
  1513. uart_unregister_driver(&msm_uart_driver);
  1514. }
  1515. module_init(msm_serial_init);
  1516. module_exit(msm_serial_exit);
  1517. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  1518. MODULE_DESCRIPTION("Driver for msm7x serial device");
  1519. MODULE_LICENSE("GPL");