lpc32xx_hs.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * High Speed Serial Ports on NXP LPC32xx SoC
  4. *
  5. * Authors: Kevin Wells <kevin.wells@nxp.com>
  6. * Roland Stigge <stigge@antcom.de>
  7. *
  8. * Copyright (C) 2010 NXP Semiconductors
  9. * Copyright (C) 2012 Roland Stigge
  10. */
  11. #include <linux/module.h>
  12. #include <linux/ioport.h>
  13. #include <linux/init.h>
  14. #include <linux/console.h>
  15. #include <linux/sysrq.h>
  16. #include <linux/tty.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/delay.h>
  22. #include <linux/nmi.h>
  23. #include <linux/io.h>
  24. #include <linux/irq.h>
  25. #include <linux/gpio.h>
  26. #include <linux/of.h>
  27. #include <mach/platform.h>
  28. #include <mach/hardware.h>
  29. /*
  30. * High Speed UART register offsets
  31. */
  32. #define LPC32XX_HSUART_FIFO(x) ((x) + 0x00)
  33. #define LPC32XX_HSUART_LEVEL(x) ((x) + 0x04)
  34. #define LPC32XX_HSUART_IIR(x) ((x) + 0x08)
  35. #define LPC32XX_HSUART_CTRL(x) ((x) + 0x0C)
  36. #define LPC32XX_HSUART_RATE(x) ((x) + 0x10)
  37. #define LPC32XX_HSU_BREAK_DATA (1 << 10)
  38. #define LPC32XX_HSU_ERROR_DATA (1 << 9)
  39. #define LPC32XX_HSU_RX_EMPTY (1 << 8)
  40. #define LPC32XX_HSU_TX_LEV(n) (((n) >> 8) & 0xFF)
  41. #define LPC32XX_HSU_RX_LEV(n) ((n) & 0xFF)
  42. #define LPC32XX_HSU_TX_INT_SET (1 << 6)
  43. #define LPC32XX_HSU_RX_OE_INT (1 << 5)
  44. #define LPC32XX_HSU_BRK_INT (1 << 4)
  45. #define LPC32XX_HSU_FE_INT (1 << 3)
  46. #define LPC32XX_HSU_RX_TIMEOUT_INT (1 << 2)
  47. #define LPC32XX_HSU_RX_TRIG_INT (1 << 1)
  48. #define LPC32XX_HSU_TX_INT (1 << 0)
  49. #define LPC32XX_HSU_HRTS_INV (1 << 21)
  50. #define LPC32XX_HSU_HRTS_TRIG_8B (0x0 << 19)
  51. #define LPC32XX_HSU_HRTS_TRIG_16B (0x1 << 19)
  52. #define LPC32XX_HSU_HRTS_TRIG_32B (0x2 << 19)
  53. #define LPC32XX_HSU_HRTS_TRIG_48B (0x3 << 19)
  54. #define LPC32XX_HSU_HRTS_EN (1 << 18)
  55. #define LPC32XX_HSU_TMO_DISABLED (0x0 << 16)
  56. #define LPC32XX_HSU_TMO_INACT_4B (0x1 << 16)
  57. #define LPC32XX_HSU_TMO_INACT_8B (0x2 << 16)
  58. #define LPC32XX_HSU_TMO_INACT_16B (0x3 << 16)
  59. #define LPC32XX_HSU_HCTS_INV (1 << 15)
  60. #define LPC32XX_HSU_HCTS_EN (1 << 14)
  61. #define LPC32XX_HSU_OFFSET(n) ((n) << 9)
  62. #define LPC32XX_HSU_BREAK (1 << 8)
  63. #define LPC32XX_HSU_ERR_INT_EN (1 << 7)
  64. #define LPC32XX_HSU_RX_INT_EN (1 << 6)
  65. #define LPC32XX_HSU_TX_INT_EN (1 << 5)
  66. #define LPC32XX_HSU_RX_TL1B (0x0 << 2)
  67. #define LPC32XX_HSU_RX_TL4B (0x1 << 2)
  68. #define LPC32XX_HSU_RX_TL8B (0x2 << 2)
  69. #define LPC32XX_HSU_RX_TL16B (0x3 << 2)
  70. #define LPC32XX_HSU_RX_TL32B (0x4 << 2)
  71. #define LPC32XX_HSU_RX_TL48B (0x5 << 2)
  72. #define LPC32XX_HSU_TX_TLEMPTY (0x0 << 0)
  73. #define LPC32XX_HSU_TX_TL0B (0x0 << 0)
  74. #define LPC32XX_HSU_TX_TL4B (0x1 << 0)
  75. #define LPC32XX_HSU_TX_TL8B (0x2 << 0)
  76. #define LPC32XX_HSU_TX_TL16B (0x3 << 0)
  77. #define MODNAME "lpc32xx_hsuart"
  78. struct lpc32xx_hsuart_port {
  79. struct uart_port port;
  80. };
  81. #define FIFO_READ_LIMIT 128
  82. #define MAX_PORTS 3
  83. #define LPC32XX_TTY_NAME "ttyTX"
  84. static struct lpc32xx_hsuart_port lpc32xx_hs_ports[MAX_PORTS];
  85. #ifdef CONFIG_SERIAL_HS_LPC32XX_CONSOLE
  86. static void wait_for_xmit_empty(struct uart_port *port)
  87. {
  88. unsigned int timeout = 10000;
  89. do {
  90. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
  91. port->membase))) == 0)
  92. break;
  93. if (--timeout == 0)
  94. break;
  95. udelay(1);
  96. } while (1);
  97. }
  98. static void wait_for_xmit_ready(struct uart_port *port)
  99. {
  100. unsigned int timeout = 10000;
  101. while (1) {
  102. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
  103. port->membase))) < 32)
  104. break;
  105. if (--timeout == 0)
  106. break;
  107. udelay(1);
  108. }
  109. }
  110. static void lpc32xx_hsuart_console_putchar(struct uart_port *port, int ch)
  111. {
  112. wait_for_xmit_ready(port);
  113. writel((u32)ch, LPC32XX_HSUART_FIFO(port->membase));
  114. }
  115. static void lpc32xx_hsuart_console_write(struct console *co, const char *s,
  116. unsigned int count)
  117. {
  118. struct lpc32xx_hsuart_port *up = &lpc32xx_hs_ports[co->index];
  119. unsigned long flags;
  120. int locked = 1;
  121. touch_nmi_watchdog();
  122. local_irq_save(flags);
  123. if (up->port.sysrq)
  124. locked = 0;
  125. else if (oops_in_progress)
  126. locked = spin_trylock(&up->port.lock);
  127. else
  128. spin_lock(&up->port.lock);
  129. uart_console_write(&up->port, s, count, lpc32xx_hsuart_console_putchar);
  130. wait_for_xmit_empty(&up->port);
  131. if (locked)
  132. spin_unlock(&up->port.lock);
  133. local_irq_restore(flags);
  134. }
  135. static int __init lpc32xx_hsuart_console_setup(struct console *co,
  136. char *options)
  137. {
  138. struct uart_port *port;
  139. int baud = 115200;
  140. int bits = 8;
  141. int parity = 'n';
  142. int flow = 'n';
  143. if (co->index >= MAX_PORTS)
  144. co->index = 0;
  145. port = &lpc32xx_hs_ports[co->index].port;
  146. if (!port->membase)
  147. return -ENODEV;
  148. if (options)
  149. uart_parse_options(options, &baud, &parity, &bits, &flow);
  150. return uart_set_options(port, co, baud, parity, bits, flow);
  151. }
  152. static struct uart_driver lpc32xx_hsuart_reg;
  153. static struct console lpc32xx_hsuart_console = {
  154. .name = LPC32XX_TTY_NAME,
  155. .write = lpc32xx_hsuart_console_write,
  156. .device = uart_console_device,
  157. .setup = lpc32xx_hsuart_console_setup,
  158. .flags = CON_PRINTBUFFER,
  159. .index = -1,
  160. .data = &lpc32xx_hsuart_reg,
  161. };
  162. static int __init lpc32xx_hsuart_console_init(void)
  163. {
  164. register_console(&lpc32xx_hsuart_console);
  165. return 0;
  166. }
  167. console_initcall(lpc32xx_hsuart_console_init);
  168. #define LPC32XX_HSUART_CONSOLE (&lpc32xx_hsuart_console)
  169. #else
  170. #define LPC32XX_HSUART_CONSOLE NULL
  171. #endif
  172. static struct uart_driver lpc32xx_hs_reg = {
  173. .owner = THIS_MODULE,
  174. .driver_name = MODNAME,
  175. .dev_name = LPC32XX_TTY_NAME,
  176. .nr = MAX_PORTS,
  177. .cons = LPC32XX_HSUART_CONSOLE,
  178. };
  179. static int uarts_registered;
  180. static unsigned int __serial_get_clock_div(unsigned long uartclk,
  181. unsigned long rate)
  182. {
  183. u32 div, goodrate, hsu_rate, l_hsu_rate, comprate;
  184. u32 rate_diff;
  185. /* Find the closest divider to get the desired clock rate */
  186. div = uartclk / rate;
  187. goodrate = hsu_rate = (div / 14) - 1;
  188. if (hsu_rate != 0)
  189. hsu_rate--;
  190. /* Tweak divider */
  191. l_hsu_rate = hsu_rate + 3;
  192. rate_diff = 0xFFFFFFFF;
  193. while (hsu_rate < l_hsu_rate) {
  194. comprate = uartclk / ((hsu_rate + 1) * 14);
  195. if (abs(comprate - rate) < rate_diff) {
  196. goodrate = hsu_rate;
  197. rate_diff = abs(comprate - rate);
  198. }
  199. hsu_rate++;
  200. }
  201. if (hsu_rate > 0xFF)
  202. hsu_rate = 0xFF;
  203. return goodrate;
  204. }
  205. static void __serial_uart_flush(struct uart_port *port)
  206. {
  207. u32 tmp;
  208. int cnt = 0;
  209. while ((readl(LPC32XX_HSUART_LEVEL(port->membase)) > 0) &&
  210. (cnt++ < FIFO_READ_LIMIT))
  211. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  212. }
  213. static void __serial_lpc32xx_rx(struct uart_port *port)
  214. {
  215. struct tty_port *tport = &port->state->port;
  216. unsigned int tmp, flag;
  217. /* Read data from FIFO and push into terminal */
  218. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  219. while (!(tmp & LPC32XX_HSU_RX_EMPTY)) {
  220. flag = TTY_NORMAL;
  221. port->icount.rx++;
  222. if (tmp & LPC32XX_HSU_ERROR_DATA) {
  223. /* Framing error */
  224. writel(LPC32XX_HSU_FE_INT,
  225. LPC32XX_HSUART_IIR(port->membase));
  226. port->icount.frame++;
  227. flag = TTY_FRAME;
  228. tty_insert_flip_char(tport, 0, TTY_FRAME);
  229. }
  230. tty_insert_flip_char(tport, (tmp & 0xFF), flag);
  231. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  232. }
  233. spin_unlock(&port->lock);
  234. tty_flip_buffer_push(tport);
  235. spin_lock(&port->lock);
  236. }
  237. static void __serial_lpc32xx_tx(struct uart_port *port)
  238. {
  239. struct circ_buf *xmit = &port->state->xmit;
  240. unsigned int tmp;
  241. if (port->x_char) {
  242. writel((u32)port->x_char, LPC32XX_HSUART_FIFO(port->membase));
  243. port->icount.tx++;
  244. port->x_char = 0;
  245. return;
  246. }
  247. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  248. goto exit_tx;
  249. /* Transfer data */
  250. while (LPC32XX_HSU_TX_LEV(readl(
  251. LPC32XX_HSUART_LEVEL(port->membase))) < 64) {
  252. writel((u32) xmit->buf[xmit->tail],
  253. LPC32XX_HSUART_FIFO(port->membase));
  254. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  255. port->icount.tx++;
  256. if (uart_circ_empty(xmit))
  257. break;
  258. }
  259. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  260. uart_write_wakeup(port);
  261. exit_tx:
  262. if (uart_circ_empty(xmit)) {
  263. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  264. tmp &= ~LPC32XX_HSU_TX_INT_EN;
  265. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  266. }
  267. }
  268. static irqreturn_t serial_lpc32xx_interrupt(int irq, void *dev_id)
  269. {
  270. struct uart_port *port = dev_id;
  271. struct tty_port *tport = &port->state->port;
  272. u32 status;
  273. spin_lock(&port->lock);
  274. /* Read UART status and clear latched interrupts */
  275. status = readl(LPC32XX_HSUART_IIR(port->membase));
  276. if (status & LPC32XX_HSU_BRK_INT) {
  277. /* Break received */
  278. writel(LPC32XX_HSU_BRK_INT, LPC32XX_HSUART_IIR(port->membase));
  279. port->icount.brk++;
  280. uart_handle_break(port);
  281. }
  282. /* Framing error */
  283. if (status & LPC32XX_HSU_FE_INT)
  284. writel(LPC32XX_HSU_FE_INT, LPC32XX_HSUART_IIR(port->membase));
  285. if (status & LPC32XX_HSU_RX_OE_INT) {
  286. /* Receive FIFO overrun */
  287. writel(LPC32XX_HSU_RX_OE_INT,
  288. LPC32XX_HSUART_IIR(port->membase));
  289. port->icount.overrun++;
  290. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  291. tty_schedule_flip(tport);
  292. }
  293. /* Data received? */
  294. if (status & (LPC32XX_HSU_RX_TIMEOUT_INT | LPC32XX_HSU_RX_TRIG_INT))
  295. __serial_lpc32xx_rx(port);
  296. /* Transmit data request? */
  297. if ((status & LPC32XX_HSU_TX_INT) && (!uart_tx_stopped(port))) {
  298. writel(LPC32XX_HSU_TX_INT, LPC32XX_HSUART_IIR(port->membase));
  299. __serial_lpc32xx_tx(port);
  300. }
  301. spin_unlock(&port->lock);
  302. return IRQ_HANDLED;
  303. }
  304. /* port->lock is not held. */
  305. static unsigned int serial_lpc32xx_tx_empty(struct uart_port *port)
  306. {
  307. unsigned int ret = 0;
  308. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(port->membase))) == 0)
  309. ret = TIOCSER_TEMT;
  310. return ret;
  311. }
  312. /* port->lock held by caller. */
  313. static void serial_lpc32xx_set_mctrl(struct uart_port *port,
  314. unsigned int mctrl)
  315. {
  316. /* No signals are supported on HS UARTs */
  317. }
  318. /* port->lock is held by caller and interrupts are disabled. */
  319. static unsigned int serial_lpc32xx_get_mctrl(struct uart_port *port)
  320. {
  321. /* No signals are supported on HS UARTs */
  322. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  323. }
  324. /* port->lock held by caller. */
  325. static void serial_lpc32xx_stop_tx(struct uart_port *port)
  326. {
  327. u32 tmp;
  328. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  329. tmp &= ~LPC32XX_HSU_TX_INT_EN;
  330. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  331. }
  332. /* port->lock held by caller. */
  333. static void serial_lpc32xx_start_tx(struct uart_port *port)
  334. {
  335. u32 tmp;
  336. __serial_lpc32xx_tx(port);
  337. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  338. tmp |= LPC32XX_HSU_TX_INT_EN;
  339. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  340. }
  341. /* port->lock held by caller. */
  342. static void serial_lpc32xx_stop_rx(struct uart_port *port)
  343. {
  344. u32 tmp;
  345. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  346. tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN);
  347. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  348. writel((LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT |
  349. LPC32XX_HSU_FE_INT), LPC32XX_HSUART_IIR(port->membase));
  350. }
  351. /* port->lock is not held. */
  352. static void serial_lpc32xx_break_ctl(struct uart_port *port,
  353. int break_state)
  354. {
  355. unsigned long flags;
  356. u32 tmp;
  357. spin_lock_irqsave(&port->lock, flags);
  358. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  359. if (break_state != 0)
  360. tmp |= LPC32XX_HSU_BREAK;
  361. else
  362. tmp &= ~LPC32XX_HSU_BREAK;
  363. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  364. spin_unlock_irqrestore(&port->lock, flags);
  365. }
  366. /* LPC3250 Errata HSUART.1: Hang workaround via loopback mode on inactivity */
  367. static void lpc32xx_loopback_set(resource_size_t mapbase, int state)
  368. {
  369. int bit;
  370. u32 tmp;
  371. switch (mapbase) {
  372. case LPC32XX_HS_UART1_BASE:
  373. bit = 0;
  374. break;
  375. case LPC32XX_HS_UART2_BASE:
  376. bit = 1;
  377. break;
  378. case LPC32XX_HS_UART7_BASE:
  379. bit = 6;
  380. break;
  381. default:
  382. WARN(1, "lpc32xx_hs: Warning: Unknown port at %08x\n", mapbase);
  383. return;
  384. }
  385. tmp = readl(LPC32XX_UARTCTL_CLOOP);
  386. if (state)
  387. tmp |= (1 << bit);
  388. else
  389. tmp &= ~(1 << bit);
  390. writel(tmp, LPC32XX_UARTCTL_CLOOP);
  391. }
  392. /* port->lock is not held. */
  393. static int serial_lpc32xx_startup(struct uart_port *port)
  394. {
  395. int retval;
  396. unsigned long flags;
  397. u32 tmp;
  398. spin_lock_irqsave(&port->lock, flags);
  399. __serial_uart_flush(port);
  400. writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT |
  401. LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT),
  402. LPC32XX_HSUART_IIR(port->membase));
  403. writel(0xFF, LPC32XX_HSUART_RATE(port->membase));
  404. /*
  405. * Set receiver timeout, HSU offset of 20, no break, no interrupts,
  406. * and default FIFO trigger levels
  407. */
  408. tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  409. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B;
  410. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  411. lpc32xx_loopback_set(port->mapbase, 0); /* get out of loopback mode */
  412. spin_unlock_irqrestore(&port->lock, flags);
  413. retval = request_irq(port->irq, serial_lpc32xx_interrupt,
  414. 0, MODNAME, port);
  415. if (!retval)
  416. writel((tmp | LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN),
  417. LPC32XX_HSUART_CTRL(port->membase));
  418. return retval;
  419. }
  420. /* port->lock is not held. */
  421. static void serial_lpc32xx_shutdown(struct uart_port *port)
  422. {
  423. u32 tmp;
  424. unsigned long flags;
  425. spin_lock_irqsave(&port->lock, flags);
  426. tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  427. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B;
  428. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  429. lpc32xx_loopback_set(port->mapbase, 1); /* go to loopback mode */
  430. spin_unlock_irqrestore(&port->lock, flags);
  431. free_irq(port->irq, port);
  432. }
  433. /* port->lock is not held. */
  434. static void serial_lpc32xx_set_termios(struct uart_port *port,
  435. struct ktermios *termios,
  436. struct ktermios *old)
  437. {
  438. unsigned long flags;
  439. unsigned int baud, quot;
  440. u32 tmp;
  441. /* Always 8-bit, no parity, 1 stop bit */
  442. termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
  443. termios->c_cflag |= CS8;
  444. termios->c_cflag &= ~(HUPCL | CMSPAR | CLOCAL | CRTSCTS);
  445. baud = uart_get_baud_rate(port, termios, old, 0,
  446. port->uartclk / 14);
  447. quot = __serial_get_clock_div(port->uartclk, baud);
  448. spin_lock_irqsave(&port->lock, flags);
  449. /* Ignore characters? */
  450. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  451. if ((termios->c_cflag & CREAD) == 0)
  452. tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN);
  453. else
  454. tmp |= LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN;
  455. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  456. writel(quot, LPC32XX_HSUART_RATE(port->membase));
  457. uart_update_timeout(port, termios->c_cflag, baud);
  458. spin_unlock_irqrestore(&port->lock, flags);
  459. /* Don't rewrite B0 */
  460. if (tty_termios_baud_rate(termios))
  461. tty_termios_encode_baud_rate(termios, baud, baud);
  462. }
  463. static const char *serial_lpc32xx_type(struct uart_port *port)
  464. {
  465. return MODNAME;
  466. }
  467. static void serial_lpc32xx_release_port(struct uart_port *port)
  468. {
  469. if ((port->iotype == UPIO_MEM32) && (port->mapbase)) {
  470. if (port->flags & UPF_IOREMAP) {
  471. iounmap(port->membase);
  472. port->membase = NULL;
  473. }
  474. release_mem_region(port->mapbase, SZ_4K);
  475. }
  476. }
  477. static int serial_lpc32xx_request_port(struct uart_port *port)
  478. {
  479. int ret = -ENODEV;
  480. if ((port->iotype == UPIO_MEM32) && (port->mapbase)) {
  481. ret = 0;
  482. if (!request_mem_region(port->mapbase, SZ_4K, MODNAME))
  483. ret = -EBUSY;
  484. else if (port->flags & UPF_IOREMAP) {
  485. port->membase = ioremap(port->mapbase, SZ_4K);
  486. if (!port->membase) {
  487. release_mem_region(port->mapbase, SZ_4K);
  488. ret = -ENOMEM;
  489. }
  490. }
  491. }
  492. return ret;
  493. }
  494. static void serial_lpc32xx_config_port(struct uart_port *port, int uflags)
  495. {
  496. int ret;
  497. ret = serial_lpc32xx_request_port(port);
  498. if (ret < 0)
  499. return;
  500. port->type = PORT_UART00;
  501. port->fifosize = 64;
  502. __serial_uart_flush(port);
  503. writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT |
  504. LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT),
  505. LPC32XX_HSUART_IIR(port->membase));
  506. writel(0xFF, LPC32XX_HSUART_RATE(port->membase));
  507. /* Set receiver timeout, HSU offset of 20, no break, no interrupts,
  508. and default FIFO trigger levels */
  509. writel(LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  510. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B,
  511. LPC32XX_HSUART_CTRL(port->membase));
  512. }
  513. static int serial_lpc32xx_verify_port(struct uart_port *port,
  514. struct serial_struct *ser)
  515. {
  516. int ret = 0;
  517. if (ser->type != PORT_UART00)
  518. ret = -EINVAL;
  519. return ret;
  520. }
  521. static const struct uart_ops serial_lpc32xx_pops = {
  522. .tx_empty = serial_lpc32xx_tx_empty,
  523. .set_mctrl = serial_lpc32xx_set_mctrl,
  524. .get_mctrl = serial_lpc32xx_get_mctrl,
  525. .stop_tx = serial_lpc32xx_stop_tx,
  526. .start_tx = serial_lpc32xx_start_tx,
  527. .stop_rx = serial_lpc32xx_stop_rx,
  528. .break_ctl = serial_lpc32xx_break_ctl,
  529. .startup = serial_lpc32xx_startup,
  530. .shutdown = serial_lpc32xx_shutdown,
  531. .set_termios = serial_lpc32xx_set_termios,
  532. .type = serial_lpc32xx_type,
  533. .release_port = serial_lpc32xx_release_port,
  534. .request_port = serial_lpc32xx_request_port,
  535. .config_port = serial_lpc32xx_config_port,
  536. .verify_port = serial_lpc32xx_verify_port,
  537. };
  538. /*
  539. * Register a set of serial devices attached to a platform device
  540. */
  541. static int serial_hs_lpc32xx_probe(struct platform_device *pdev)
  542. {
  543. struct lpc32xx_hsuart_port *p = &lpc32xx_hs_ports[uarts_registered];
  544. int ret = 0;
  545. struct resource *res;
  546. if (uarts_registered >= MAX_PORTS) {
  547. dev_err(&pdev->dev,
  548. "Error: Number of possible ports exceeded (%d)!\n",
  549. uarts_registered + 1);
  550. return -ENXIO;
  551. }
  552. memset(p, 0, sizeof(*p));
  553. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  554. if (!res) {
  555. dev_err(&pdev->dev,
  556. "Error getting mem resource for HS UART port %d\n",
  557. uarts_registered);
  558. return -ENXIO;
  559. }
  560. p->port.mapbase = res->start;
  561. p->port.membase = NULL;
  562. ret = platform_get_irq(pdev, 0);
  563. if (ret < 0) {
  564. dev_err(&pdev->dev, "Error getting irq for HS UART port %d\n",
  565. uarts_registered);
  566. return ret;
  567. }
  568. p->port.irq = ret;
  569. p->port.iotype = UPIO_MEM32;
  570. p->port.uartclk = LPC32XX_MAIN_OSC_FREQ;
  571. p->port.regshift = 2;
  572. p->port.flags = UPF_BOOT_AUTOCONF | UPF_FIXED_PORT | UPF_IOREMAP;
  573. p->port.dev = &pdev->dev;
  574. p->port.ops = &serial_lpc32xx_pops;
  575. p->port.line = uarts_registered++;
  576. spin_lock_init(&p->port.lock);
  577. /* send port to loopback mode by default */
  578. lpc32xx_loopback_set(p->port.mapbase, 1);
  579. ret = uart_add_one_port(&lpc32xx_hs_reg, &p->port);
  580. platform_set_drvdata(pdev, p);
  581. return ret;
  582. }
  583. /*
  584. * Remove serial ports registered against a platform device.
  585. */
  586. static int serial_hs_lpc32xx_remove(struct platform_device *pdev)
  587. {
  588. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  589. uart_remove_one_port(&lpc32xx_hs_reg, &p->port);
  590. return 0;
  591. }
  592. #ifdef CONFIG_PM
  593. static int serial_hs_lpc32xx_suspend(struct platform_device *pdev,
  594. pm_message_t state)
  595. {
  596. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  597. uart_suspend_port(&lpc32xx_hs_reg, &p->port);
  598. return 0;
  599. }
  600. static int serial_hs_lpc32xx_resume(struct platform_device *pdev)
  601. {
  602. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  603. uart_resume_port(&lpc32xx_hs_reg, &p->port);
  604. return 0;
  605. }
  606. #else
  607. #define serial_hs_lpc32xx_suspend NULL
  608. #define serial_hs_lpc32xx_resume NULL
  609. #endif
  610. static const struct of_device_id serial_hs_lpc32xx_dt_ids[] = {
  611. { .compatible = "nxp,lpc3220-hsuart" },
  612. { /* sentinel */ }
  613. };
  614. MODULE_DEVICE_TABLE(of, serial_hs_lpc32xx_dt_ids);
  615. static struct platform_driver serial_hs_lpc32xx_driver = {
  616. .probe = serial_hs_lpc32xx_probe,
  617. .remove = serial_hs_lpc32xx_remove,
  618. .suspend = serial_hs_lpc32xx_suspend,
  619. .resume = serial_hs_lpc32xx_resume,
  620. .driver = {
  621. .name = MODNAME,
  622. .of_match_table = serial_hs_lpc32xx_dt_ids,
  623. },
  624. };
  625. static int __init lpc32xx_hsuart_init(void)
  626. {
  627. int ret;
  628. ret = uart_register_driver(&lpc32xx_hs_reg);
  629. if (ret)
  630. return ret;
  631. ret = platform_driver_register(&serial_hs_lpc32xx_driver);
  632. if (ret)
  633. uart_unregister_driver(&lpc32xx_hs_reg);
  634. return ret;
  635. }
  636. static void __exit lpc32xx_hsuart_exit(void)
  637. {
  638. platform_driver_unregister(&serial_hs_lpc32xx_driver);
  639. uart_unregister_driver(&lpc32xx_hs_reg);
  640. }
  641. module_init(lpc32xx_hsuart_init);
  642. module_exit(lpc32xx_hsuart_exit);
  643. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  644. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  645. MODULE_DESCRIPTION("NXP LPC32XX High Speed UART driver");
  646. MODULE_LICENSE("GPL");