pwm-mediatek.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Mediatek Pulse Width Modulator driver
  3. *
  4. * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
  5. * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/ioport.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/clk.h>
  17. #include <linux/of.h>
  18. #include <linux/of_device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pwm.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. /* PWM registers and bits definitions */
  24. #define PWMCON 0x00
  25. #define PWMHDUR 0x04
  26. #define PWMLDUR 0x08
  27. #define PWMGDUR 0x0c
  28. #define PWMWAVENUM 0x28
  29. #define PWMDWIDTH 0x2c
  30. #define PWM45DWIDTH_FIXUP 0x30
  31. #define PWMTHRES 0x30
  32. #define PWM45THRES_FIXUP 0x34
  33. #define PWM_CLK_DIV_MAX 7
  34. enum {
  35. MTK_CLK_MAIN = 0,
  36. MTK_CLK_TOP,
  37. MTK_CLK_PWM1,
  38. MTK_CLK_PWM2,
  39. MTK_CLK_PWM3,
  40. MTK_CLK_PWM4,
  41. MTK_CLK_PWM5,
  42. MTK_CLK_PWM6,
  43. MTK_CLK_PWM7,
  44. MTK_CLK_PWM8,
  45. MTK_CLK_MAX,
  46. };
  47. static const char * const mtk_pwm_clk_name[MTK_CLK_MAX] = {
  48. "main", "top", "pwm1", "pwm2", "pwm3", "pwm4", "pwm5", "pwm6", "pwm7",
  49. "pwm8"
  50. };
  51. struct mtk_pwm_platform_data {
  52. unsigned int num_pwms;
  53. bool pwm45_fixup;
  54. };
  55. /**
  56. * struct mtk_pwm_chip - struct representing PWM chip
  57. * @chip: linux PWM chip representation
  58. * @regs: base address of PWM chip
  59. * @clks: list of clocks
  60. */
  61. struct mtk_pwm_chip {
  62. struct pwm_chip chip;
  63. void __iomem *regs;
  64. struct clk *clks[MTK_CLK_MAX];
  65. const struct mtk_pwm_platform_data *soc;
  66. };
  67. static const unsigned int mtk_pwm_reg_offset[] = {
  68. 0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
  69. };
  70. static inline struct mtk_pwm_chip *to_mtk_pwm_chip(struct pwm_chip *chip)
  71. {
  72. return container_of(chip, struct mtk_pwm_chip, chip);
  73. }
  74. static int mtk_pwm_clk_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  75. {
  76. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  77. int ret;
  78. ret = clk_prepare_enable(pc->clks[MTK_CLK_TOP]);
  79. if (ret < 0)
  80. return ret;
  81. ret = clk_prepare_enable(pc->clks[MTK_CLK_MAIN]);
  82. if (ret < 0)
  83. goto disable_clk_top;
  84. ret = clk_prepare_enable(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  85. if (ret < 0)
  86. goto disable_clk_main;
  87. return 0;
  88. disable_clk_main:
  89. clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
  90. disable_clk_top:
  91. clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
  92. return ret;
  93. }
  94. static void mtk_pwm_clk_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  95. {
  96. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  97. clk_disable_unprepare(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  98. clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
  99. clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
  100. }
  101. static inline u32 mtk_pwm_readl(struct mtk_pwm_chip *chip, unsigned int num,
  102. unsigned int offset)
  103. {
  104. return readl(chip->regs + mtk_pwm_reg_offset[num] + offset);
  105. }
  106. static inline void mtk_pwm_writel(struct mtk_pwm_chip *chip,
  107. unsigned int num, unsigned int offset,
  108. u32 value)
  109. {
  110. writel(value, chip->regs + mtk_pwm_reg_offset[num] + offset);
  111. }
  112. static int mtk_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  113. int duty_ns, int period_ns)
  114. {
  115. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  116. struct clk *clk = pc->clks[MTK_CLK_PWM1 + pwm->hwpwm];
  117. u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
  118. reg_thres = PWMTHRES;
  119. u64 resolution;
  120. int ret;
  121. ret = mtk_pwm_clk_enable(chip, pwm);
  122. if (ret < 0)
  123. return ret;
  124. /* Using resolution in picosecond gets accuracy higher */
  125. resolution = (u64)NSEC_PER_SEC * 1000;
  126. do_div(resolution, clk_get_rate(clk));
  127. cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
  128. while (cnt_period > 8191) {
  129. resolution *= 2;
  130. clkdiv++;
  131. cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
  132. resolution);
  133. }
  134. if (clkdiv > PWM_CLK_DIV_MAX) {
  135. mtk_pwm_clk_disable(chip, pwm);
  136. dev_err(chip->dev, "period %d not supported\n", period_ns);
  137. return -EINVAL;
  138. }
  139. if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
  140. /*
  141. * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
  142. * from the other PWMs on MT7623.
  143. */
  144. reg_width = PWM45DWIDTH_FIXUP;
  145. reg_thres = PWM45THRES_FIXUP;
  146. }
  147. cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
  148. mtk_pwm_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
  149. mtk_pwm_writel(pc, pwm->hwpwm, reg_width, cnt_period);
  150. mtk_pwm_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
  151. mtk_pwm_clk_disable(chip, pwm);
  152. return 0;
  153. }
  154. static int mtk_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  155. {
  156. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  157. u32 value;
  158. int ret;
  159. ret = mtk_pwm_clk_enable(chip, pwm);
  160. if (ret < 0)
  161. return ret;
  162. value = readl(pc->regs);
  163. value |= BIT(pwm->hwpwm);
  164. writel(value, pc->regs);
  165. return 0;
  166. }
  167. static void mtk_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  168. {
  169. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  170. u32 value;
  171. value = readl(pc->regs);
  172. value &= ~BIT(pwm->hwpwm);
  173. writel(value, pc->regs);
  174. mtk_pwm_clk_disable(chip, pwm);
  175. }
  176. static const struct pwm_ops mtk_pwm_ops = {
  177. .config = mtk_pwm_config,
  178. .enable = mtk_pwm_enable,
  179. .disable = mtk_pwm_disable,
  180. .owner = THIS_MODULE,
  181. };
  182. static int mtk_pwm_probe(struct platform_device *pdev)
  183. {
  184. const struct mtk_pwm_platform_data *data;
  185. struct mtk_pwm_chip *pc;
  186. struct resource *res;
  187. unsigned int i;
  188. int ret;
  189. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  190. if (!pc)
  191. return -ENOMEM;
  192. data = of_device_get_match_data(&pdev->dev);
  193. if (data == NULL)
  194. return -EINVAL;
  195. pc->soc = data;
  196. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  197. pc->regs = devm_ioremap_resource(&pdev->dev, res);
  198. if (IS_ERR(pc->regs))
  199. return PTR_ERR(pc->regs);
  200. for (i = 0; i < data->num_pwms + 2; i++) {
  201. pc->clks[i] = devm_clk_get(&pdev->dev, mtk_pwm_clk_name[i]);
  202. if (IS_ERR(pc->clks[i])) {
  203. dev_err(&pdev->dev, "clock: %s fail: %ld\n",
  204. mtk_pwm_clk_name[i], PTR_ERR(pc->clks[i]));
  205. return PTR_ERR(pc->clks[i]);
  206. }
  207. }
  208. platform_set_drvdata(pdev, pc);
  209. pc->chip.dev = &pdev->dev;
  210. pc->chip.ops = &mtk_pwm_ops;
  211. pc->chip.base = -1;
  212. pc->chip.npwm = data->num_pwms;
  213. ret = pwmchip_add(&pc->chip);
  214. if (ret < 0) {
  215. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  216. return ret;
  217. }
  218. return 0;
  219. }
  220. static int mtk_pwm_remove(struct platform_device *pdev)
  221. {
  222. struct mtk_pwm_chip *pc = platform_get_drvdata(pdev);
  223. return pwmchip_remove(&pc->chip);
  224. }
  225. static const struct mtk_pwm_platform_data mt2712_pwm_data = {
  226. .num_pwms = 8,
  227. .pwm45_fixup = false,
  228. };
  229. static const struct mtk_pwm_platform_data mt7622_pwm_data = {
  230. .num_pwms = 6,
  231. .pwm45_fixup = false,
  232. };
  233. static const struct mtk_pwm_platform_data mt7623_pwm_data = {
  234. .num_pwms = 5,
  235. .pwm45_fixup = true,
  236. };
  237. static const struct of_device_id mtk_pwm_of_match[] = {
  238. { .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
  239. { .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
  240. { .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
  241. { },
  242. };
  243. MODULE_DEVICE_TABLE(of, mtk_pwm_of_match);
  244. static struct platform_driver mtk_pwm_driver = {
  245. .driver = {
  246. .name = "mtk-pwm",
  247. .of_match_table = mtk_pwm_of_match,
  248. },
  249. .probe = mtk_pwm_probe,
  250. .remove = mtk_pwm_remove,
  251. };
  252. module_platform_driver(mtk_pwm_driver);
  253. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  254. MODULE_LICENSE("GPL");