quirks.c 169 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file contains work-arounds for many known PCI hardware bugs.
  4. * Devices present only on certain architectures (host bridges et cetera)
  5. * should be handled in arch-specific code.
  6. *
  7. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  8. *
  9. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  10. *
  11. * Init/reset quirks for USB host controllers should be in the USB quirks
  12. * file, where their drivers can use them.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/export.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <linux/platform_data/x86/apple.h>
  28. #include <linux/pm_runtime.h>
  29. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  30. #include "pci.h"
  31. static ktime_t fixup_debug_start(struct pci_dev *dev,
  32. void (*fn)(struct pci_dev *dev))
  33. {
  34. if (initcall_debug)
  35. pci_info(dev, "calling %pF @ %i\n", fn, task_pid_nr(current));
  36. return ktime_get();
  37. }
  38. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  39. void (*fn)(struct pci_dev *dev))
  40. {
  41. ktime_t delta, rettime;
  42. unsigned long long duration;
  43. rettime = ktime_get();
  44. delta = ktime_sub(rettime, calltime);
  45. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  46. if (initcall_debug || duration > 10000)
  47. pci_info(dev, "%pF took %lld usecs\n", fn, duration);
  48. }
  49. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  50. struct pci_fixup *end)
  51. {
  52. ktime_t calltime;
  53. for (; f < end; f++)
  54. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  55. f->class == (u32) PCI_ANY_ID) &&
  56. (f->vendor == dev->vendor ||
  57. f->vendor == (u16) PCI_ANY_ID) &&
  58. (f->device == dev->device ||
  59. f->device == (u16) PCI_ANY_ID)) {
  60. calltime = fixup_debug_start(dev, f->hook);
  61. f->hook(dev);
  62. fixup_debug_report(dev, calltime, f->hook);
  63. }
  64. }
  65. extern struct pci_fixup __start_pci_fixups_early[];
  66. extern struct pci_fixup __end_pci_fixups_early[];
  67. extern struct pci_fixup __start_pci_fixups_header[];
  68. extern struct pci_fixup __end_pci_fixups_header[];
  69. extern struct pci_fixup __start_pci_fixups_final[];
  70. extern struct pci_fixup __end_pci_fixups_final[];
  71. extern struct pci_fixup __start_pci_fixups_enable[];
  72. extern struct pci_fixup __end_pci_fixups_enable[];
  73. extern struct pci_fixup __start_pci_fixups_resume[];
  74. extern struct pci_fixup __end_pci_fixups_resume[];
  75. extern struct pci_fixup __start_pci_fixups_resume_early[];
  76. extern struct pci_fixup __end_pci_fixups_resume_early[];
  77. extern struct pci_fixup __start_pci_fixups_suspend[];
  78. extern struct pci_fixup __end_pci_fixups_suspend[];
  79. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  80. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  81. static bool pci_apply_fixup_final_quirks;
  82. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  83. {
  84. struct pci_fixup *start, *end;
  85. switch (pass) {
  86. case pci_fixup_early:
  87. start = __start_pci_fixups_early;
  88. end = __end_pci_fixups_early;
  89. break;
  90. case pci_fixup_header:
  91. start = __start_pci_fixups_header;
  92. end = __end_pci_fixups_header;
  93. break;
  94. case pci_fixup_final:
  95. if (!pci_apply_fixup_final_quirks)
  96. return;
  97. start = __start_pci_fixups_final;
  98. end = __end_pci_fixups_final;
  99. break;
  100. case pci_fixup_enable:
  101. start = __start_pci_fixups_enable;
  102. end = __end_pci_fixups_enable;
  103. break;
  104. case pci_fixup_resume:
  105. start = __start_pci_fixups_resume;
  106. end = __end_pci_fixups_resume;
  107. break;
  108. case pci_fixup_resume_early:
  109. start = __start_pci_fixups_resume_early;
  110. end = __end_pci_fixups_resume_early;
  111. break;
  112. case pci_fixup_suspend:
  113. start = __start_pci_fixups_suspend;
  114. end = __end_pci_fixups_suspend;
  115. break;
  116. case pci_fixup_suspend_late:
  117. start = __start_pci_fixups_suspend_late;
  118. end = __end_pci_fixups_suspend_late;
  119. break;
  120. default:
  121. /* stupid compiler warning, you would think with an enum... */
  122. return;
  123. }
  124. pci_do_fixups(dev, start, end);
  125. }
  126. EXPORT_SYMBOL(pci_fixup_device);
  127. static int __init pci_apply_final_quirks(void)
  128. {
  129. struct pci_dev *dev = NULL;
  130. u8 cls = 0;
  131. u8 tmp;
  132. if (pci_cache_line_size)
  133. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  134. pci_cache_line_size << 2);
  135. pci_apply_fixup_final_quirks = true;
  136. for_each_pci_dev(dev) {
  137. pci_fixup_device(pci_fixup_final, dev);
  138. /*
  139. * If arch hasn't set it explicitly yet, use the CLS
  140. * value shared by all PCI devices. If there's a
  141. * mismatch, fall back to the default value.
  142. */
  143. if (!pci_cache_line_size) {
  144. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  145. if (!cls)
  146. cls = tmp;
  147. if (!tmp || cls == tmp)
  148. continue;
  149. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  150. cls << 2, tmp << 2,
  151. pci_dfl_cache_line_size << 2);
  152. pci_cache_line_size = pci_dfl_cache_line_size;
  153. }
  154. }
  155. if (!pci_cache_line_size) {
  156. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  157. cls << 2, pci_dfl_cache_line_size << 2);
  158. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  159. }
  160. return 0;
  161. }
  162. fs_initcall_sync(pci_apply_final_quirks);
  163. /*
  164. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  165. * conflict. But doing so may cause problems on host bridge and perhaps other
  166. * key system devices. For devices that need to have mmio decoding always-on,
  167. * we need to set the dev->mmio_always_on bit.
  168. */
  169. static void quirk_mmio_always_on(struct pci_dev *dev)
  170. {
  171. dev->mmio_always_on = 1;
  172. }
  173. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  174. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  175. /*
  176. * The Mellanox Tavor device gives false positive parity errors. Mark this
  177. * device with a broken_parity_status to allow PCI scanning code to "skip"
  178. * this now blacklisted device.
  179. */
  180. static void quirk_mellanox_tavor(struct pci_dev *dev)
  181. {
  182. dev->broken_parity_status = 1; /* This device gives false positives */
  183. }
  184. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  185. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  186. /*
  187. * Deal with broken BIOSes that neglect to enable passive release,
  188. * which can cause problems in combination with the 82441FX/PPro MTRRs
  189. */
  190. static void quirk_passive_release(struct pci_dev *dev)
  191. {
  192. struct pci_dev *d = NULL;
  193. unsigned char dlc;
  194. /*
  195. * We have to make sure a particular bit is set in the PIIX3
  196. * ISA bridge, so we have to go out and find it.
  197. */
  198. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  199. pci_read_config_byte(d, 0x82, &dlc);
  200. if (!(dlc & 1<<1)) {
  201. pci_info(d, "PIIX3: Enabling Passive Release\n");
  202. dlc |= 1<<1;
  203. pci_write_config_byte(d, 0x82, dlc);
  204. }
  205. }
  206. }
  207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  208. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  209. /*
  210. * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
  211. * workaround but VIA don't answer queries. If you happen to have good
  212. * contacts at VIA ask them for me please -- Alan
  213. *
  214. * This appears to be BIOS not version dependent. So presumably there is a
  215. * chipset level fix.
  216. */
  217. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  218. {
  219. if (!isa_dma_bridge_buggy) {
  220. isa_dma_bridge_buggy = 1;
  221. pci_info(dev, "Activating ISA DMA hang workarounds\n");
  222. }
  223. }
  224. /*
  225. * It's not totally clear which chipsets are the problematic ones. We know
  226. * 82C586 and 82C596 variants are affected.
  227. */
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  232. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  233. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  234. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  235. /*
  236. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  237. * for some HT machines to use C4 w/o hanging.
  238. */
  239. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  240. {
  241. u32 pmbase;
  242. u16 pm1a;
  243. pci_read_config_dword(dev, 0x40, &pmbase);
  244. pmbase = pmbase & 0xff80;
  245. pm1a = inw(pmbase);
  246. if (pm1a & 0x10) {
  247. pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  248. outw(0x10, pmbase);
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  252. /* Chipsets where PCI->PCI transfers vanish or hang */
  253. static void quirk_nopcipci(struct pci_dev *dev)
  254. {
  255. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  256. pci_info(dev, "Disabling direct PCI/PCI transfers\n");
  257. pci_pci_problems |= PCIPCI_FAIL;
  258. }
  259. }
  260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  261. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  262. static void quirk_nopciamd(struct pci_dev *dev)
  263. {
  264. u8 rev;
  265. pci_read_config_byte(dev, 0x08, &rev);
  266. if (rev == 0x13) {
  267. /* Erratum 24 */
  268. pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  269. pci_pci_problems |= PCIAGP_FAIL;
  270. }
  271. }
  272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  273. /* Triton requires workarounds to be used by the drivers */
  274. static void quirk_triton(struct pci_dev *dev)
  275. {
  276. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  277. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  278. pci_pci_problems |= PCIPCI_TRITON;
  279. }
  280. }
  281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  285. /*
  286. * VIA Apollo KT133 needs PCI latency patch
  287. * Made according to a Windows driver-based patch by George E. Breese;
  288. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  289. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
  290. * which Mr Breese based his work.
  291. *
  292. * Updated based on further information from the site and also on
  293. * information provided by VIA
  294. */
  295. static void quirk_vialatency(struct pci_dev *dev)
  296. {
  297. struct pci_dev *p;
  298. u8 busarb;
  299. /*
  300. * Ok, we have a potential problem chipset here. Now see if we have
  301. * a buggy southbridge.
  302. */
  303. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  304. if (p != NULL) {
  305. /*
  306. * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
  307. * thanks Dan Hollis.
  308. * Check for buggy part revisions
  309. */
  310. if (p->revision < 0x40 || p->revision > 0x42)
  311. goto exit;
  312. } else {
  313. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  314. if (p == NULL) /* No problem parts */
  315. goto exit;
  316. /* Check for buggy part revisions */
  317. if (p->revision < 0x10 || p->revision > 0x12)
  318. goto exit;
  319. }
  320. /*
  321. * Ok we have the problem. Now set the PCI master grant to occur
  322. * every master grant. The apparent bug is that under high PCI load
  323. * (quite common in Linux of course) you can get data loss when the
  324. * CPU is held off the bus for 3 bus master requests. This happens
  325. * to include the IDE controllers....
  326. *
  327. * VIA only apply this fix when an SB Live! is present but under
  328. * both Linux and Windows this isn't enough, and we have seen
  329. * corruption without SB Live! but with things like 3 UDMA IDE
  330. * controllers. So we ignore that bit of the VIA recommendation..
  331. */
  332. pci_read_config_byte(dev, 0x76, &busarb);
  333. /*
  334. * Set bit 4 and bit 5 of byte 76 to 0x01
  335. * "Master priority rotation on every PCI master grant"
  336. */
  337. busarb &= ~(1<<5);
  338. busarb |= (1<<4);
  339. pci_write_config_byte(dev, 0x76, busarb);
  340. pci_info(dev, "Applying VIA southbridge workaround\n");
  341. exit:
  342. pci_dev_put(p);
  343. }
  344. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  345. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  346. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  347. /* Must restore this on a resume from RAM */
  348. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  349. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  350. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  351. /* VIA Apollo VP3 needs ETBF on BT848/878 */
  352. static void quirk_viaetbf(struct pci_dev *dev)
  353. {
  354. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  355. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  356. pci_pci_problems |= PCIPCI_VIAETBF;
  357. }
  358. }
  359. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  360. static void quirk_vsfx(struct pci_dev *dev)
  361. {
  362. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  363. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  364. pci_pci_problems |= PCIPCI_VSFX;
  365. }
  366. }
  367. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  368. /*
  369. * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
  370. * space. Latency must be set to 0xA and Triton workaround applied too.
  371. * [Info kindly provided by ALi]
  372. */
  373. static void quirk_alimagik(struct pci_dev *dev)
  374. {
  375. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  376. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  377. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  378. }
  379. }
  380. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  381. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  382. /* Natoma has some interesting boundary conditions with Zoran stuff at least */
  383. static void quirk_natoma(struct pci_dev *dev)
  384. {
  385. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  386. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  387. pci_pci_problems |= PCIPCI_NATOMA;
  388. }
  389. }
  390. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  391. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  392. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  393. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  394. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  395. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  396. /*
  397. * This chip can cause PCI parity errors if config register 0xA0 is read
  398. * while DMAs are occurring.
  399. */
  400. static void quirk_citrine(struct pci_dev *dev)
  401. {
  402. dev->cfg_size = 0xA0;
  403. }
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  405. /*
  406. * This chip can cause bus lockups if config addresses above 0x600
  407. * are read or written.
  408. */
  409. static void quirk_nfp6000(struct pci_dev *dev)
  410. {
  411. dev->cfg_size = 0x600;
  412. }
  413. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  416. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  417. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  418. {
  419. int i;
  420. for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
  421. struct resource *r = &dev->resource[i];
  422. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  423. r->end = PAGE_SIZE - 1;
  424. r->start = 0;
  425. r->flags |= IORESOURCE_UNSET;
  426. pci_info(dev, "expanded BAR %d to page size: %pR\n",
  427. i, r);
  428. }
  429. }
  430. }
  431. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  432. /*
  433. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  434. * If it's needed, re-allocate the region.
  435. */
  436. static void quirk_s3_64M(struct pci_dev *dev)
  437. {
  438. struct resource *r = &dev->resource[0];
  439. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  440. r->flags |= IORESOURCE_UNSET;
  441. r->start = 0;
  442. r->end = 0x3ffffff;
  443. }
  444. }
  445. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  446. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  447. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  448. const char *name)
  449. {
  450. u32 region;
  451. struct pci_bus_region bus_region;
  452. struct resource *res = dev->resource + pos;
  453. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  454. if (!region)
  455. return;
  456. res->name = pci_name(dev);
  457. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  458. res->flags |=
  459. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  460. region &= ~(size - 1);
  461. /* Convert from PCI bus to resource space */
  462. bus_region.start = region;
  463. bus_region.end = region + size - 1;
  464. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  465. pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  466. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  467. }
  468. /*
  469. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  470. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  471. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  472. * (which conflicts w/ BAR1's memory range).
  473. *
  474. * CS553x's ISA PCI BARs may also be read-only (ref:
  475. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  476. */
  477. static void quirk_cs5536_vsa(struct pci_dev *dev)
  478. {
  479. static char *name = "CS5536 ISA bridge";
  480. if (pci_resource_len(dev, 0) != 8) {
  481. quirk_io(dev, 0, 8, name); /* SMB */
  482. quirk_io(dev, 1, 256, name); /* GPIO */
  483. quirk_io(dev, 2, 64, name); /* MFGPT */
  484. pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
  485. name);
  486. }
  487. }
  488. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  489. static void quirk_io_region(struct pci_dev *dev, int port,
  490. unsigned size, int nr, const char *name)
  491. {
  492. u16 region;
  493. struct pci_bus_region bus_region;
  494. struct resource *res = dev->resource + nr;
  495. pci_read_config_word(dev, port, &region);
  496. region &= ~(size - 1);
  497. if (!region)
  498. return;
  499. res->name = pci_name(dev);
  500. res->flags = IORESOURCE_IO;
  501. /* Convert from PCI bus to resource space */
  502. bus_region.start = region;
  503. bus_region.end = region + size - 1;
  504. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  505. if (!pci_claim_resource(dev, nr))
  506. pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
  507. }
  508. /*
  509. * ATI Northbridge setups MCE the processor if you even read somewhere
  510. * between 0x3b0->0x3bb or read 0x3d3
  511. */
  512. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  513. {
  514. pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  515. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  516. request_region(0x3b0, 0x0C, "RadeonIGP");
  517. request_region(0x3d3, 0x01, "RadeonIGP");
  518. }
  519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  520. /*
  521. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  522. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  523. * claim it.
  524. *
  525. * But the dwc3 driver is a more specific driver for this device, and we'd
  526. * prefer to use it instead of xhci. To prevent xhci from claiming the
  527. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  528. * defines as "USB device (not host controller)". The dwc3 driver can then
  529. * claim it based on its Vendor and Device ID.
  530. */
  531. static void quirk_amd_nl_class(struct pci_dev *pdev)
  532. {
  533. u32 class = pdev->class;
  534. /* Use "USB Device (not host controller)" class */
  535. pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
  536. pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  537. class, pdev->class);
  538. }
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  540. quirk_amd_nl_class);
  541. /*
  542. * Let's make the southbridge information explicit instead of having to
  543. * worry about people probing the ACPI areas, for example.. (Yes, it
  544. * happens, and if you read the wrong ACPI register it will put the machine
  545. * to sleep with no way of waking it up again. Bummer).
  546. *
  547. * ALI M7101: Two IO regions pointed to by words at
  548. * 0xE0 (64 bytes of ACPI registers)
  549. * 0xE2 (32 bytes of SMB registers)
  550. */
  551. static void quirk_ali7101_acpi(struct pci_dev *dev)
  552. {
  553. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  554. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  555. }
  556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  557. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  558. {
  559. u32 devres;
  560. u32 mask, size, base;
  561. pci_read_config_dword(dev, port, &devres);
  562. if ((devres & enable) != enable)
  563. return;
  564. mask = (devres >> 16) & 15;
  565. base = devres & 0xffff;
  566. size = 16;
  567. for (;;) {
  568. unsigned bit = size >> 1;
  569. if ((bit & mask) == bit)
  570. break;
  571. size = bit;
  572. }
  573. /*
  574. * For now we only print it out. Eventually we'll want to
  575. * reserve it (at least if it's in the 0x1000+ range), but
  576. * let's get enough confirmation reports first.
  577. */
  578. base &= -size;
  579. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  580. }
  581. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  582. {
  583. u32 devres;
  584. u32 mask, size, base;
  585. pci_read_config_dword(dev, port, &devres);
  586. if ((devres & enable) != enable)
  587. return;
  588. base = devres & 0xffff0000;
  589. mask = (devres & 0x3f) << 16;
  590. size = 128 << 16;
  591. for (;;) {
  592. unsigned bit = size >> 1;
  593. if ((bit & mask) == bit)
  594. break;
  595. size = bit;
  596. }
  597. /*
  598. * For now we only print it out. Eventually we'll want to
  599. * reserve it, but let's get enough confirmation reports first.
  600. */
  601. base &= -size;
  602. pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  603. }
  604. /*
  605. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  606. * 0x40 (64 bytes of ACPI registers)
  607. * 0x90 (16 bytes of SMB registers)
  608. * and a few strange programmable PIIX4 device resources.
  609. */
  610. static void quirk_piix4_acpi(struct pci_dev *dev)
  611. {
  612. u32 res_a;
  613. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  614. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  615. /* Device resource A has enables for some of the other ones */
  616. pci_read_config_dword(dev, 0x5c, &res_a);
  617. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  618. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  619. /* Device resource D is just bitfields for static resources */
  620. /* Device 12 enabled? */
  621. if (res_a & (1 << 29)) {
  622. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  623. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  624. }
  625. /* Device 13 enabled? */
  626. if (res_a & (1 << 30)) {
  627. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  628. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  629. }
  630. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  631. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  632. }
  633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  634. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  635. #define ICH_PMBASE 0x40
  636. #define ICH_ACPI_CNTL 0x44
  637. #define ICH4_ACPI_EN 0x10
  638. #define ICH6_ACPI_EN 0x80
  639. #define ICH4_GPIOBASE 0x58
  640. #define ICH4_GPIO_CNTL 0x5c
  641. #define ICH4_GPIO_EN 0x10
  642. #define ICH6_GPIOBASE 0x48
  643. #define ICH6_GPIO_CNTL 0x4c
  644. #define ICH6_GPIO_EN 0x10
  645. /*
  646. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  647. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  648. * 0x58 (64 bytes of GPIO I/O space)
  649. */
  650. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  651. {
  652. u8 enable;
  653. /*
  654. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  655. * with low legacy (and fixed) ports. We don't know the decoding
  656. * priority and can't tell whether the legacy device or the one created
  657. * here is really at that address. This happens on boards with broken
  658. * BIOSes.
  659. */
  660. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  661. if (enable & ICH4_ACPI_EN)
  662. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  663. "ICH4 ACPI/GPIO/TCO");
  664. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  665. if (enable & ICH4_GPIO_EN)
  666. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  667. "ICH4 GPIO");
  668. }
  669. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  670. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  671. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  672. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  673. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  674. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  675. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  676. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  677. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  679. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  680. {
  681. u8 enable;
  682. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  683. if (enable & ICH6_ACPI_EN)
  684. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  685. "ICH6 ACPI/GPIO/TCO");
  686. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  687. if (enable & ICH6_GPIO_EN)
  688. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  689. "ICH6 GPIO");
  690. }
  691. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
  692. const char *name, int dynsize)
  693. {
  694. u32 val;
  695. u32 size, base;
  696. pci_read_config_dword(dev, reg, &val);
  697. /* Enabled? */
  698. if (!(val & 1))
  699. return;
  700. base = val & 0xfffc;
  701. if (dynsize) {
  702. /*
  703. * This is not correct. It is 16, 32 or 64 bytes depending on
  704. * register D31:F0:ADh bits 5:4.
  705. *
  706. * But this gets us at least _part_ of it.
  707. */
  708. size = 16;
  709. } else {
  710. size = 128;
  711. }
  712. base &= ~(size-1);
  713. /*
  714. * Just print it out for now. We should reserve it after more
  715. * debugging.
  716. */
  717. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  718. }
  719. static void quirk_ich6_lpc(struct pci_dev *dev)
  720. {
  721. /* Shared ACPI/GPIO decode with all ICH6+ */
  722. ich6_lpc_acpi_gpio(dev);
  723. /* ICH6-specific generic IO decode */
  724. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  725. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  726. }
  727. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  728. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  729. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
  730. const char *name)
  731. {
  732. u32 val;
  733. u32 mask, base;
  734. pci_read_config_dword(dev, reg, &val);
  735. /* Enabled? */
  736. if (!(val & 1))
  737. return;
  738. /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
  739. base = val & 0xfffc;
  740. mask = (val >> 16) & 0xfc;
  741. mask |= 3;
  742. /*
  743. * Just print it out for now. We should reserve it after more
  744. * debugging.
  745. */
  746. pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  747. }
  748. /* ICH7-10 has the same common LPC generic IO decode registers */
  749. static void quirk_ich7_lpc(struct pci_dev *dev)
  750. {
  751. /* We share the common ACPI/GPIO decode with ICH6 */
  752. ich6_lpc_acpi_gpio(dev);
  753. /* And have 4 ICH7+ generic decodes */
  754. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  755. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  756. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  757. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  758. }
  759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  764. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  765. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  766. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  767. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  768. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  769. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  770. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  771. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  772. /*
  773. * VIA ACPI: One IO region pointed to by longword at
  774. * 0x48 or 0x20 (256 bytes of ACPI registers)
  775. */
  776. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  777. {
  778. if (dev->revision & 0x10)
  779. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  780. "vt82c586 ACPI");
  781. }
  782. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  783. /*
  784. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  785. * 0x48 (256 bytes of ACPI registers)
  786. * 0x70 (128 bytes of hardware monitoring register)
  787. * 0x90 (16 bytes of SMB registers)
  788. */
  789. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  790. {
  791. quirk_vt82c586_acpi(dev);
  792. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  793. "vt82c686 HW-mon");
  794. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  795. }
  796. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  797. /*
  798. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  799. * 0x88 (128 bytes of power management registers)
  800. * 0xd0 (16 bytes of SMB registers)
  801. */
  802. static void quirk_vt8235_acpi(struct pci_dev *dev)
  803. {
  804. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  805. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  806. }
  807. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  808. /*
  809. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
  810. * back-to-back: Disable fast back-to-back on the secondary bus segment
  811. */
  812. static void quirk_xio2000a(struct pci_dev *dev)
  813. {
  814. struct pci_dev *pdev;
  815. u16 command;
  816. pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  817. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  818. pci_read_config_word(pdev, PCI_COMMAND, &command);
  819. if (command & PCI_COMMAND_FAST_BACK)
  820. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  821. }
  822. }
  823. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  824. quirk_xio2000a);
  825. #ifdef CONFIG_X86_IO_APIC
  826. #include <asm/io_apic.h>
  827. /*
  828. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  829. * devices to the external APIC.
  830. *
  831. * TODO: When we have device-specific interrupt routers, this code will go
  832. * away from quirks.
  833. */
  834. static void quirk_via_ioapic(struct pci_dev *dev)
  835. {
  836. u8 tmp;
  837. if (nr_ioapics < 1)
  838. tmp = 0; /* nothing routed to external APIC */
  839. else
  840. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  841. pci_info(dev, "%sbling VIA external APIC routing\n",
  842. tmp == 0 ? "Disa" : "Ena");
  843. /* Offset 0x58: External APIC IRQ output control */
  844. pci_write_config_byte(dev, 0x58, tmp);
  845. }
  846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  847. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  848. /*
  849. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  850. * This leads to doubled level interrupt rates.
  851. * Set this bit to get rid of cycle wastage.
  852. * Otherwise uncritical.
  853. */
  854. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  855. {
  856. u8 misc_control2;
  857. #define BYPASS_APIC_DEASSERT 8
  858. pci_read_config_byte(dev, 0x5B, &misc_control2);
  859. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  860. pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  861. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  862. }
  863. }
  864. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  865. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  866. /*
  867. * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
  868. * We check all revs >= B0 (yet not in the pre production!) as the bug
  869. * is currently marked NoFix
  870. *
  871. * We have multiple reports of hangs with this chipset that went away with
  872. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  873. * of course. However the advice is demonstrably good even if so.
  874. */
  875. static void quirk_amd_ioapic(struct pci_dev *dev)
  876. {
  877. if (dev->revision >= 0x02) {
  878. pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  879. pci_warn(dev, " : booting with the \"noapic\" option\n");
  880. }
  881. }
  882. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  883. #endif /* CONFIG_X86_IO_APIC */
  884. #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
  885. static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
  886. {
  887. /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
  888. if (dev->subsystem_device == 0xa118)
  889. dev->sriov->link = dev->devfn;
  890. }
  891. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
  892. #endif
  893. /*
  894. * Some settings of MMRBC can lead to data corruption so block changes.
  895. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  896. */
  897. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  898. {
  899. if (dev->subordinate && dev->revision <= 0x12) {
  900. pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  901. dev->revision);
  902. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  903. }
  904. }
  905. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  906. /*
  907. * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
  908. * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
  909. * at all. Therefore it seems like setting the pci_dev's IRQ to the value
  910. * of the ACPI SCI interrupt is only done for convenience.
  911. * -jgarzik
  912. */
  913. static void quirk_via_acpi(struct pci_dev *d)
  914. {
  915. u8 irq;
  916. /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
  917. pci_read_config_byte(d, 0x42, &irq);
  918. irq &= 0xf;
  919. if (irq && (irq != 2))
  920. d->irq = irq;
  921. }
  922. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  923. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  924. /* VIA bridges which have VLink */
  925. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  926. static void quirk_via_bridge(struct pci_dev *dev)
  927. {
  928. /* See what bridge we have and find the device ranges */
  929. switch (dev->device) {
  930. case PCI_DEVICE_ID_VIA_82C686:
  931. /*
  932. * The VT82C686 is special; it attaches to PCI and can have
  933. * any device number. All its subdevices are functions of
  934. * that single device.
  935. */
  936. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  937. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  938. break;
  939. case PCI_DEVICE_ID_VIA_8237:
  940. case PCI_DEVICE_ID_VIA_8237A:
  941. via_vlink_dev_lo = 15;
  942. break;
  943. case PCI_DEVICE_ID_VIA_8235:
  944. via_vlink_dev_lo = 16;
  945. break;
  946. case PCI_DEVICE_ID_VIA_8231:
  947. case PCI_DEVICE_ID_VIA_8233_0:
  948. case PCI_DEVICE_ID_VIA_8233A:
  949. case PCI_DEVICE_ID_VIA_8233C_0:
  950. via_vlink_dev_lo = 17;
  951. break;
  952. }
  953. }
  954. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  955. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  956. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  957. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  958. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  959. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  960. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  962. /*
  963. * quirk_via_vlink - VIA VLink IRQ number update
  964. * @dev: PCI device
  965. *
  966. * If the device we are dealing with is on a PIC IRQ we need to ensure that
  967. * the IRQ line register which usually is not relevant for PCI cards, is
  968. * actually written so that interrupts get sent to the right place.
  969. *
  970. * We only do this on systems where a VIA south bridge was detected, and
  971. * only for VIA devices on the motherboard (see quirk_via_bridge above).
  972. */
  973. static void quirk_via_vlink(struct pci_dev *dev)
  974. {
  975. u8 irq, new_irq;
  976. /* Check if we have VLink at all */
  977. if (via_vlink_dev_lo == -1)
  978. return;
  979. new_irq = dev->irq;
  980. /* Don't quirk interrupts outside the legacy IRQ range */
  981. if (!new_irq || new_irq > 15)
  982. return;
  983. /* Internal device ? */
  984. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  985. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  986. return;
  987. /*
  988. * This is an internal VLink device on a PIC interrupt. The BIOS
  989. * ought to have set this but may not have, so we redo it.
  990. */
  991. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  992. if (new_irq != irq) {
  993. pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
  994. irq, new_irq);
  995. udelay(15); /* unknown if delay really needed */
  996. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  997. }
  998. }
  999. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  1000. /*
  1001. * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
  1002. * of VT82C597 for backward compatibility. We need to switch it off to be
  1003. * able to recognize the real type of the chip.
  1004. */
  1005. static void quirk_vt82c598_id(struct pci_dev *dev)
  1006. {
  1007. pci_write_config_byte(dev, 0xfc, 0);
  1008. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  1009. }
  1010. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  1011. /*
  1012. * CardBus controllers have a legacy base address that enables them to
  1013. * respond as i82365 pcmcia controllers. We don't want them to do this
  1014. * even if the Linux CardBus driver is not loaded, because the Linux i82365
  1015. * driver does not (and should not) handle CardBus.
  1016. */
  1017. static void quirk_cardbus_legacy(struct pci_dev *dev)
  1018. {
  1019. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  1020. }
  1021. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1022. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  1023. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  1024. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  1025. /*
  1026. * Following the PCI ordering rules is optional on the AMD762. I'm not sure
  1027. * what the designers were smoking but let's not inhale...
  1028. *
  1029. * To be fair to AMD, it follows the spec by default, it's BIOS people who
  1030. * turn it off!
  1031. */
  1032. static void quirk_amd_ordering(struct pci_dev *dev)
  1033. {
  1034. u32 pcic;
  1035. pci_read_config_dword(dev, 0x4C, &pcic);
  1036. if ((pcic & 6) != 6) {
  1037. pcic |= 6;
  1038. pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  1039. pci_write_config_dword(dev, 0x4C, pcic);
  1040. pci_read_config_dword(dev, 0x84, &pcic);
  1041. pcic |= (1 << 23); /* Required in this mode */
  1042. pci_write_config_dword(dev, 0x84, pcic);
  1043. }
  1044. }
  1045. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  1046. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  1047. /*
  1048. * DreamWorks-provided workaround for Dunord I-3000 problem
  1049. *
  1050. * This card decodes and responds to addresses not apparently assigned to
  1051. * it. We force a larger allocation to ensure that nothing gets put too
  1052. * close to it.
  1053. */
  1054. static void quirk_dunord(struct pci_dev *dev)
  1055. {
  1056. struct resource *r = &dev->resource[1];
  1057. r->flags |= IORESOURCE_UNSET;
  1058. r->start = 0;
  1059. r->end = 0xffffff;
  1060. }
  1061. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  1062. /*
  1063. * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
  1064. * decoding (transparent), and does indicate this in the ProgIf.
  1065. * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
  1066. */
  1067. static void quirk_transparent_bridge(struct pci_dev *dev)
  1068. {
  1069. dev->transparent = 1;
  1070. }
  1071. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  1072. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  1073. /*
  1074. * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
  1075. * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
  1076. * found at http://www.national.com/analog for info on what these bits do.
  1077. * <christer@weinigel.se>
  1078. */
  1079. static void quirk_mediagx_master(struct pci_dev *dev)
  1080. {
  1081. u8 reg;
  1082. pci_read_config_byte(dev, 0x41, &reg);
  1083. if (reg & 2) {
  1084. reg &= ~2;
  1085. pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  1086. reg);
  1087. pci_write_config_byte(dev, 0x41, reg);
  1088. }
  1089. }
  1090. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  1091. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  1092. /*
  1093. * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
  1094. * in the odd case it is not the results are corruption hence the presence
  1095. * of a Linux check.
  1096. */
  1097. static void quirk_disable_pxb(struct pci_dev *pdev)
  1098. {
  1099. u16 config;
  1100. if (pdev->revision != 0x04) /* Only C0 requires this */
  1101. return;
  1102. pci_read_config_word(pdev, 0x40, &config);
  1103. if (config & (1<<6)) {
  1104. config &= ~(1<<6);
  1105. pci_write_config_word(pdev, 0x40, config);
  1106. pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
  1107. }
  1108. }
  1109. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  1110. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  1111. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  1112. {
  1113. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  1114. u8 tmp;
  1115. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  1116. if (tmp == 0x01) {
  1117. pci_read_config_byte(pdev, 0x40, &tmp);
  1118. pci_write_config_byte(pdev, 0x40, tmp|1);
  1119. pci_write_config_byte(pdev, 0x9, 1);
  1120. pci_write_config_byte(pdev, 0xa, 6);
  1121. pci_write_config_byte(pdev, 0x40, tmp);
  1122. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  1123. pci_info(pdev, "set SATA to AHCI mode\n");
  1124. }
  1125. }
  1126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1127. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1129. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1130. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1131. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1132. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  1133. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  1134. /* Serverworks CSB5 IDE does not fully support native mode */
  1135. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  1136. {
  1137. u8 prog;
  1138. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1139. if (prog & 5) {
  1140. prog &= ~5;
  1141. pdev->class &= ~5;
  1142. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1143. /* PCI layer will sort out resources */
  1144. }
  1145. }
  1146. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1147. /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
  1148. static void quirk_ide_samemode(struct pci_dev *pdev)
  1149. {
  1150. u8 prog;
  1151. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1152. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1153. pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
  1154. prog &= ~5;
  1155. pdev->class &= ~5;
  1156. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1157. }
  1158. }
  1159. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1160. /* Some ATA devices break if put into D3 */
  1161. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1162. {
  1163. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1164. }
  1165. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1166. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1167. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1168. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1169. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1170. /* ALi loses some register settings that we cannot then restore */
  1171. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1172. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1173. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1174. occur when mode detecting */
  1175. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1176. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1177. /*
  1178. * This was originally an Alpha-specific thing, but it really fits here.
  1179. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1180. */
  1181. static void quirk_eisa_bridge(struct pci_dev *dev)
  1182. {
  1183. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1184. }
  1185. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1186. /*
  1187. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1188. * is not activated. The myth is that Asus said that they do not want the
  1189. * users to be irritated by just another PCI Device in the Win98 device
  1190. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1191. * package 2.7.0 for details)
  1192. *
  1193. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1194. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1195. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1196. * is either the Host bridge (preferred) or on-board VGA controller.
  1197. *
  1198. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1199. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1200. * was done by SMM code, which could cause unsynchronized concurrent
  1201. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1202. * should be very careful when adding new entries: if SMM is accessing the
  1203. * Intel SMBus, this is a very good reason to leave it hidden.
  1204. *
  1205. * Likewise, many recent laptops use ACPI for thermal management. If the
  1206. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1207. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1208. * are about to add an entry in the table below, please first disassemble
  1209. * the DSDT and double-check that there is no code accessing the SMBus.
  1210. */
  1211. static int asus_hides_smbus;
  1212. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1213. {
  1214. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1215. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1216. switch (dev->subsystem_device) {
  1217. case 0x8025: /* P4B-LX */
  1218. case 0x8070: /* P4B */
  1219. case 0x8088: /* P4B533 */
  1220. case 0x1626: /* L3C notebook */
  1221. asus_hides_smbus = 1;
  1222. }
  1223. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1224. switch (dev->subsystem_device) {
  1225. case 0x80b1: /* P4GE-V */
  1226. case 0x80b2: /* P4PE */
  1227. case 0x8093: /* P4B533-V */
  1228. asus_hides_smbus = 1;
  1229. }
  1230. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1231. switch (dev->subsystem_device) {
  1232. case 0x8030: /* P4T533 */
  1233. asus_hides_smbus = 1;
  1234. }
  1235. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1236. switch (dev->subsystem_device) {
  1237. case 0x8070: /* P4G8X Deluxe */
  1238. asus_hides_smbus = 1;
  1239. }
  1240. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1241. switch (dev->subsystem_device) {
  1242. case 0x80c9: /* PU-DLS */
  1243. asus_hides_smbus = 1;
  1244. }
  1245. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1246. switch (dev->subsystem_device) {
  1247. case 0x1751: /* M2N notebook */
  1248. case 0x1821: /* M5N notebook */
  1249. case 0x1897: /* A6L notebook */
  1250. asus_hides_smbus = 1;
  1251. }
  1252. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1253. switch (dev->subsystem_device) {
  1254. case 0x184b: /* W1N notebook */
  1255. case 0x186a: /* M6Ne notebook */
  1256. asus_hides_smbus = 1;
  1257. }
  1258. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1259. switch (dev->subsystem_device) {
  1260. case 0x80f2: /* P4P800-X */
  1261. asus_hides_smbus = 1;
  1262. }
  1263. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1264. switch (dev->subsystem_device) {
  1265. case 0x1882: /* M6V notebook */
  1266. case 0x1977: /* A6VA notebook */
  1267. asus_hides_smbus = 1;
  1268. }
  1269. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1270. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1271. switch (dev->subsystem_device) {
  1272. case 0x088C: /* HP Compaq nc8000 */
  1273. case 0x0890: /* HP Compaq nc6000 */
  1274. asus_hides_smbus = 1;
  1275. }
  1276. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1277. switch (dev->subsystem_device) {
  1278. case 0x12bc: /* HP D330L */
  1279. case 0x12bd: /* HP D530 */
  1280. case 0x006a: /* HP Compaq nx9500 */
  1281. asus_hides_smbus = 1;
  1282. }
  1283. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1284. switch (dev->subsystem_device) {
  1285. case 0x12bf: /* HP xw4100 */
  1286. asus_hides_smbus = 1;
  1287. }
  1288. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1289. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1290. switch (dev->subsystem_device) {
  1291. case 0xC00C: /* Samsung P35 notebook */
  1292. asus_hides_smbus = 1;
  1293. }
  1294. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1295. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1296. switch (dev->subsystem_device) {
  1297. case 0x0058: /* Compaq Evo N620c */
  1298. asus_hides_smbus = 1;
  1299. }
  1300. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1301. switch (dev->subsystem_device) {
  1302. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1303. /* Motherboard doesn't have Host bridge
  1304. * subvendor/subdevice IDs, therefore checking
  1305. * its on-board VGA controller */
  1306. asus_hides_smbus = 1;
  1307. }
  1308. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1309. switch (dev->subsystem_device) {
  1310. case 0x00b8: /* Compaq Evo D510 CMT */
  1311. case 0x00b9: /* Compaq Evo D510 SFF */
  1312. case 0x00ba: /* Compaq Evo D510 USDT */
  1313. /* Motherboard doesn't have Host bridge
  1314. * subvendor/subdevice IDs and on-board VGA
  1315. * controller is disabled if an AGP card is
  1316. * inserted, therefore checking USB UHCI
  1317. * Controller #1 */
  1318. asus_hides_smbus = 1;
  1319. }
  1320. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1321. switch (dev->subsystem_device) {
  1322. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1323. /* Motherboard doesn't have host bridge
  1324. * subvendor/subdevice IDs, therefore checking
  1325. * its on-board VGA controller */
  1326. asus_hides_smbus = 1;
  1327. }
  1328. }
  1329. }
  1330. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1331. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1332. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1333. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1334. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1335. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1336. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1337. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1339. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1340. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1341. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1342. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1343. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1344. {
  1345. u16 val;
  1346. if (likely(!asus_hides_smbus))
  1347. return;
  1348. pci_read_config_word(dev, 0xF2, &val);
  1349. if (val & 0x8) {
  1350. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1351. pci_read_config_word(dev, 0xF2, &val);
  1352. if (val & 0x8)
  1353. pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1354. val);
  1355. else
  1356. pci_info(dev, "Enabled i801 SMBus device\n");
  1357. }
  1358. }
  1359. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1360. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1361. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1362. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1363. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1364. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1365. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1366. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1367. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1368. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1369. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1370. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1371. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1372. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1373. /* It appears we just have one such device. If not, we have a warning */
  1374. static void __iomem *asus_rcba_base;
  1375. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1376. {
  1377. u32 rcba;
  1378. if (likely(!asus_hides_smbus))
  1379. return;
  1380. WARN_ON(asus_rcba_base);
  1381. pci_read_config_dword(dev, 0xF0, &rcba);
  1382. /* use bits 31:14, 16 kB aligned */
  1383. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1384. if (asus_rcba_base == NULL)
  1385. return;
  1386. }
  1387. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1388. {
  1389. u32 val;
  1390. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1391. return;
  1392. /* read the Function Disable register, dword mode only */
  1393. val = readl(asus_rcba_base + 0x3418);
  1394. /* enable the SMBus device */
  1395. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
  1396. }
  1397. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1398. {
  1399. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1400. return;
  1401. iounmap(asus_rcba_base);
  1402. asus_rcba_base = NULL;
  1403. pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
  1404. }
  1405. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1406. {
  1407. asus_hides_smbus_lpc_ich6_suspend(dev);
  1408. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1409. asus_hides_smbus_lpc_ich6_resume(dev);
  1410. }
  1411. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1412. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1413. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1414. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1415. /* SiS 96x south bridge: BIOS typically hides SMBus device... */
  1416. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1417. {
  1418. u8 val = 0;
  1419. pci_read_config_byte(dev, 0x77, &val);
  1420. if (val & 0x10) {
  1421. pci_info(dev, "Enabling SiS 96x SMBus\n");
  1422. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1423. }
  1424. }
  1425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1427. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1429. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1430. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1431. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1432. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1433. /*
  1434. * ... This is further complicated by the fact that some SiS96x south
  1435. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1436. * spotted a compatible north bridge to make sure.
  1437. * (pci_find_device() doesn't work yet)
  1438. *
  1439. * We can also enable the sis96x bit in the discovery register..
  1440. */
  1441. #define SIS_DETECT_REGISTER 0x40
  1442. static void quirk_sis_503(struct pci_dev *dev)
  1443. {
  1444. u8 reg;
  1445. u16 devid;
  1446. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1447. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1448. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1449. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1450. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1451. return;
  1452. }
  1453. /*
  1454. * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
  1455. * it has already been processed. (Depends on link order, which is
  1456. * apparently not guaranteed)
  1457. */
  1458. dev->device = devid;
  1459. quirk_sis_96x_smbus(dev);
  1460. }
  1461. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1462. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1463. /*
  1464. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1465. * and MC97 modem controller are disabled when a second PCI soundcard is
  1466. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1467. * -- bjd
  1468. */
  1469. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1470. {
  1471. u8 val;
  1472. int asus_hides_ac97 = 0;
  1473. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1474. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1475. asus_hides_ac97 = 1;
  1476. }
  1477. if (!asus_hides_ac97)
  1478. return;
  1479. pci_read_config_byte(dev, 0x50, &val);
  1480. if (val & 0xc0) {
  1481. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1482. pci_read_config_byte(dev, 0x50, &val);
  1483. if (val & 0xc0)
  1484. pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1485. val);
  1486. else
  1487. pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
  1488. }
  1489. }
  1490. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1491. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1492. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1493. /*
  1494. * If we are using libata we can drive this chip properly but must do this
  1495. * early on to make the additional device appear during the PCI scanning.
  1496. */
  1497. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1498. {
  1499. u32 conf1, conf5, class;
  1500. u8 hdr;
  1501. /* Only poke fn 0 */
  1502. if (PCI_FUNC(pdev->devfn))
  1503. return;
  1504. pci_read_config_dword(pdev, 0x40, &conf1);
  1505. pci_read_config_dword(pdev, 0x80, &conf5);
  1506. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1507. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1508. switch (pdev->device) {
  1509. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1510. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1511. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1512. /* The controller should be in single function ahci mode */
  1513. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1514. break;
  1515. case PCI_DEVICE_ID_JMICRON_JMB365:
  1516. case PCI_DEVICE_ID_JMICRON_JMB366:
  1517. /* Redirect IDE second PATA port to the right spot */
  1518. conf5 |= (1 << 24);
  1519. /* Fall through */
  1520. case PCI_DEVICE_ID_JMICRON_JMB361:
  1521. case PCI_DEVICE_ID_JMICRON_JMB363:
  1522. case PCI_DEVICE_ID_JMICRON_JMB369:
  1523. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1524. /* Set the class codes correctly and then direct IDE 0 */
  1525. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1526. break;
  1527. case PCI_DEVICE_ID_JMICRON_JMB368:
  1528. /* The controller should be in single function IDE mode */
  1529. conf1 |= 0x00C00000; /* Set 22, 23 */
  1530. break;
  1531. }
  1532. pci_write_config_dword(pdev, 0x40, conf1);
  1533. pci_write_config_dword(pdev, 0x80, conf5);
  1534. /* Update pdev accordingly */
  1535. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1536. pdev->hdr_type = hdr & 0x7f;
  1537. pdev->multifunction = !!(hdr & 0x80);
  1538. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1539. pdev->class = class >> 8;
  1540. }
  1541. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1542. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1543. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1544. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1545. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1546. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1547. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1548. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1549. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1550. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1551. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1552. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1553. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1554. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1555. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1556. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1557. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1558. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1559. #endif
  1560. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1561. {
  1562. if (dev->multifunction) {
  1563. device_disable_async_suspend(&dev->dev);
  1564. pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1565. }
  1566. }
  1567. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1568. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1569. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1570. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1571. #ifdef CONFIG_X86_IO_APIC
  1572. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1573. {
  1574. int i;
  1575. if ((pdev->class >> 8) != 0xff00)
  1576. return;
  1577. /*
  1578. * The first BAR is the location of the IO-APIC... we must
  1579. * not touch this (and it's already covered by the fixmap), so
  1580. * forcibly insert it into the resource tree.
  1581. */
  1582. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1583. insert_resource(&iomem_resource, &pdev->resource[0]);
  1584. /*
  1585. * The next five BARs all seem to be rubbish, so just clean
  1586. * them out.
  1587. */
  1588. for (i = 1; i < 6; i++)
  1589. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1590. }
  1591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1592. #endif
  1593. static void quirk_pcie_mch(struct pci_dev *pdev)
  1594. {
  1595. pdev->no_msi = 1;
  1596. }
  1597. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1598. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1599. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1600. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
  1601. /*
  1602. * It's possible for the MSI to get corrupted if SHPC and ACPI are used
  1603. * together on certain PXH-based systems.
  1604. */
  1605. static void quirk_pcie_pxh(struct pci_dev *dev)
  1606. {
  1607. dev->no_msi = 1;
  1608. pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1609. }
  1610. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1611. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1612. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1613. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1614. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1615. /*
  1616. * Some Intel PCI Express chipsets have trouble with downstream device
  1617. * power management.
  1618. */
  1619. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1620. {
  1621. pci_pm_d3_delay = 120;
  1622. dev->no_d1d2 = 1;
  1623. }
  1624. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1625. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1626. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1627. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1630. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1631. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1632. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1633. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1634. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1635. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1636. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1637. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1638. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1639. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1640. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1641. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1642. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1643. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1644. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1645. static void quirk_radeon_pm(struct pci_dev *dev)
  1646. {
  1647. if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  1648. dev->subsystem_device == 0x00e2) {
  1649. if (dev->d3_delay < 20) {
  1650. dev->d3_delay = 20;
  1651. pci_info(dev, "extending delay after power-on from D3 to %d msec\n",
  1652. dev->d3_delay);
  1653. }
  1654. }
  1655. }
  1656. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
  1657. #ifdef CONFIG_X86_IO_APIC
  1658. static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
  1659. {
  1660. noioapicreroute = 1;
  1661. pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
  1662. return 0;
  1663. }
  1664. static const struct dmi_system_id boot_interrupt_dmi_table[] = {
  1665. /*
  1666. * Systems to exclude from boot interrupt reroute quirks
  1667. */
  1668. {
  1669. .callback = dmi_disable_ioapicreroute,
  1670. .ident = "ASUSTek Computer INC. M2N-LR",
  1671. .matches = {
  1672. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
  1673. DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
  1674. },
  1675. },
  1676. {}
  1677. };
  1678. /*
  1679. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1680. * remap the original interrupt in the Linux kernel to the boot interrupt, so
  1681. * that a PCI device's interrupt handler is installed on the boot interrupt
  1682. * line instead.
  1683. */
  1684. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1685. {
  1686. dmi_check_system(boot_interrupt_dmi_table);
  1687. if (noioapicquirk || noioapicreroute)
  1688. return;
  1689. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1690. pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
  1691. dev->vendor, dev->device);
  1692. }
  1693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1694. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1695. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1696. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1697. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1698. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1699. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1700. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1701. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1702. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1703. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1704. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1705. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1706. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1707. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1708. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1709. /*
  1710. * On some chipsets we can disable the generation of legacy INTx boot
  1711. * interrupts.
  1712. */
  1713. /*
  1714. * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
  1715. * 300641-004US, section 5.7.3.
  1716. */
  1717. #define INTEL_6300_IOAPIC_ABAR 0x40
  1718. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1719. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1720. {
  1721. u16 pci_config_word;
  1722. if (noioapicquirk)
  1723. return;
  1724. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1725. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1726. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1727. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1728. dev->vendor, dev->device);
  1729. }
  1730. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1731. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1732. /* Disable boot interrupts on HT-1000 */
  1733. #define BC_HT1000_FEATURE_REG 0x64
  1734. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1735. #define BC_HT1000_MAP_IDX 0xC00
  1736. #define BC_HT1000_MAP_DATA 0xC01
  1737. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1738. {
  1739. u32 pci_config_dword;
  1740. u8 irq;
  1741. if (noioapicquirk)
  1742. return;
  1743. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1744. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1745. BC_HT1000_PIC_REGS_ENABLE);
  1746. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1747. outb(irq, BC_HT1000_MAP_IDX);
  1748. outb(0x00, BC_HT1000_MAP_DATA);
  1749. }
  1750. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1751. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1752. dev->vendor, dev->device);
  1753. }
  1754. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1755. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1756. /* Disable boot interrupts on AMD and ATI chipsets */
  1757. /*
  1758. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1759. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1760. * (due to an erratum).
  1761. */
  1762. #define AMD_813X_MISC 0x40
  1763. #define AMD_813X_NOIOAMODE (1<<0)
  1764. #define AMD_813X_REV_B1 0x12
  1765. #define AMD_813X_REV_B2 0x13
  1766. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1767. {
  1768. u32 pci_config_dword;
  1769. if (noioapicquirk)
  1770. return;
  1771. if ((dev->revision == AMD_813X_REV_B1) ||
  1772. (dev->revision == AMD_813X_REV_B2))
  1773. return;
  1774. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1775. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1776. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1777. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1778. dev->vendor, dev->device);
  1779. }
  1780. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1781. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1782. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1783. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1784. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1785. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1786. {
  1787. u16 pci_config_word;
  1788. if (noioapicquirk)
  1789. return;
  1790. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1791. if (!pci_config_word) {
  1792. pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1793. dev->vendor, dev->device);
  1794. return;
  1795. }
  1796. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1797. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1798. dev->vendor, dev->device);
  1799. }
  1800. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1801. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1802. #endif /* CONFIG_X86_IO_APIC */
  1803. /*
  1804. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1805. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1806. * Re-allocate the region if needed...
  1807. */
  1808. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1809. {
  1810. struct resource *r = &dev->resource[0];
  1811. if (r->start & 0x8) {
  1812. r->flags |= IORESOURCE_UNSET;
  1813. r->start = 0;
  1814. r->end = 0xf;
  1815. }
  1816. }
  1817. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1818. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1819. quirk_tc86c001_ide);
  1820. /*
  1821. * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
  1822. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1823. * being read correctly if bit 7 of the base address is set.
  1824. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1825. * Re-allocate the regions to a 256-byte boundary if necessary.
  1826. */
  1827. static void quirk_plx_pci9050(struct pci_dev *dev)
  1828. {
  1829. unsigned int bar;
  1830. /* Fixed in revision 2 (PCI 9052). */
  1831. if (dev->revision >= 2)
  1832. return;
  1833. for (bar = 0; bar <= 1; bar++)
  1834. if (pci_resource_len(dev, bar) == 0x80 &&
  1835. (pci_resource_start(dev, bar) & 0x80)) {
  1836. struct resource *r = &dev->resource[bar];
  1837. pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1838. bar);
  1839. r->flags |= IORESOURCE_UNSET;
  1840. r->start = 0;
  1841. r->end = 0xff;
  1842. }
  1843. }
  1844. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1845. quirk_plx_pci9050);
  1846. /*
  1847. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1848. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1849. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1850. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1851. *
  1852. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1853. * driver.
  1854. */
  1855. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1856. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1857. static void quirk_netmos(struct pci_dev *dev)
  1858. {
  1859. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1860. unsigned int num_serial = dev->subsystem_device & 0xf;
  1861. /*
  1862. * These Netmos parts are multiport serial devices with optional
  1863. * parallel ports. Even when parallel ports are present, they
  1864. * are identified as class SERIAL, which means the serial driver
  1865. * will claim them. To prevent this, mark them as class OTHER.
  1866. * These combo devices should be claimed by parport_serial.
  1867. *
  1868. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1869. * of parallel ports and <S> is the number of serial ports.
  1870. */
  1871. switch (dev->device) {
  1872. case PCI_DEVICE_ID_NETMOS_9835:
  1873. /* Well, this rule doesn't hold for the following 9835 device */
  1874. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1875. dev->subsystem_device == 0x0299)
  1876. return;
  1877. case PCI_DEVICE_ID_NETMOS_9735:
  1878. case PCI_DEVICE_ID_NETMOS_9745:
  1879. case PCI_DEVICE_ID_NETMOS_9845:
  1880. case PCI_DEVICE_ID_NETMOS_9855:
  1881. if (num_parallel) {
  1882. pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1883. dev->device, num_parallel, num_serial);
  1884. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1885. (dev->class & 0xff);
  1886. }
  1887. }
  1888. }
  1889. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1890. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1891. static void quirk_e100_interrupt(struct pci_dev *dev)
  1892. {
  1893. u16 command, pmcsr;
  1894. u8 __iomem *csr;
  1895. u8 cmd_hi;
  1896. switch (dev->device) {
  1897. /* PCI IDs taken from drivers/net/e100.c */
  1898. case 0x1029:
  1899. case 0x1030 ... 0x1034:
  1900. case 0x1038 ... 0x103E:
  1901. case 0x1050 ... 0x1057:
  1902. case 0x1059:
  1903. case 0x1064 ... 0x106B:
  1904. case 0x1091 ... 0x1095:
  1905. case 0x1209:
  1906. case 0x1229:
  1907. case 0x2449:
  1908. case 0x2459:
  1909. case 0x245D:
  1910. case 0x27DC:
  1911. break;
  1912. default:
  1913. return;
  1914. }
  1915. /*
  1916. * Some firmware hands off the e100 with interrupts enabled,
  1917. * which can cause a flood of interrupts if packets are
  1918. * received before the driver attaches to the device. So
  1919. * disable all e100 interrupts here. The driver will
  1920. * re-enable them when it's ready.
  1921. */
  1922. pci_read_config_word(dev, PCI_COMMAND, &command);
  1923. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1924. return;
  1925. /*
  1926. * Check that the device is in the D0 power state. If it's not,
  1927. * there is no point to look any further.
  1928. */
  1929. if (dev->pm_cap) {
  1930. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1931. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1932. return;
  1933. }
  1934. /* Convert from PCI bus to resource space. */
  1935. csr = ioremap(pci_resource_start(dev, 0), 8);
  1936. if (!csr) {
  1937. pci_warn(dev, "Can't map e100 registers\n");
  1938. return;
  1939. }
  1940. cmd_hi = readb(csr + 3);
  1941. if (cmd_hi == 0) {
  1942. pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
  1943. writeb(1, csr + 3);
  1944. }
  1945. iounmap(csr);
  1946. }
  1947. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1948. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1949. /*
  1950. * The 82575 and 82598 may experience data corruption issues when transitioning
  1951. * out of L0S. To prevent this we need to disable L0S on the PCIe link.
  1952. */
  1953. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1954. {
  1955. pci_info(dev, "Disabling L0s\n");
  1956. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1957. }
  1958. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1959. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1960. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1961. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1963. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1964. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1965. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1966. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1967. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1969. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1970. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1972. static void fixup_rev1_53c810(struct pci_dev *dev)
  1973. {
  1974. u32 class = dev->class;
  1975. /*
  1976. * rev 1 ncr53c810 chips don't set the class at all which means
  1977. * they don't get their resources remapped. Fix that here.
  1978. */
  1979. if (class)
  1980. return;
  1981. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1982. pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1983. class, dev->class);
  1984. }
  1985. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1986. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1987. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1988. {
  1989. u16 en1k;
  1990. pci_read_config_word(dev, 0x40, &en1k);
  1991. if (en1k & 0x200) {
  1992. pci_info(dev, "Enable I/O Space to 1KB granularity\n");
  1993. dev->io_window_1k = 1;
  1994. }
  1995. }
  1996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1997. /*
  1998. * Under some circumstances, AER is not linked with extended capabilities.
  1999. * Force it to be linked by setting the corresponding control bit in the
  2000. * config space.
  2001. */
  2002. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  2003. {
  2004. uint8_t b;
  2005. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  2006. if (!(b & 0x20)) {
  2007. pci_write_config_byte(dev, 0xf41, b | 0x20);
  2008. pci_info(dev, "Linking AER extended capability\n");
  2009. }
  2010. }
  2011. }
  2012. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2013. quirk_nvidia_ck804_pcie_aer_ext_cap);
  2014. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2015. quirk_nvidia_ck804_pcie_aer_ext_cap);
  2016. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  2017. {
  2018. /*
  2019. * Disable PCI Bus Parking and PCI Master read caching on CX700
  2020. * which causes unspecified timing errors with a VT6212L on the PCI
  2021. * bus leading to USB2.0 packet loss.
  2022. *
  2023. * This quirk is only enabled if a second (on the external PCI bus)
  2024. * VT6212L is found -- the CX700 core itself also contains a USB
  2025. * host controller with the same PCI ID as the VT6212L.
  2026. */
  2027. /* Count VT6212L instances */
  2028. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  2029. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  2030. uint8_t b;
  2031. /*
  2032. * p should contain the first (internal) VT6212L -- see if we have
  2033. * an external one by searching again.
  2034. */
  2035. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  2036. if (!p)
  2037. return;
  2038. pci_dev_put(p);
  2039. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  2040. if (b & 0x40) {
  2041. /* Turn off PCI Bus Parking */
  2042. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  2043. pci_info(dev, "Disabling VIA CX700 PCI parking\n");
  2044. }
  2045. }
  2046. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  2047. if (b != 0) {
  2048. /* Turn off PCI Master read caching */
  2049. pci_write_config_byte(dev, 0x72, 0x0);
  2050. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  2051. pci_write_config_byte(dev, 0x75, 0x1);
  2052. /* Disable "Read FIFO Timer" */
  2053. pci_write_config_byte(dev, 0x77, 0x0);
  2054. pci_info(dev, "Disabling VIA CX700 PCI caching\n");
  2055. }
  2056. }
  2057. }
  2058. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  2059. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  2060. {
  2061. u32 rev;
  2062. pci_read_config_dword(dev, 0xf4, &rev);
  2063. /* Only CAP the MRRS if the device is a 5719 A0 */
  2064. if (rev == 0x05719000) {
  2065. int readrq = pcie_get_readrq(dev);
  2066. if (readrq > 2048)
  2067. pcie_set_readrq(dev, 2048);
  2068. }
  2069. }
  2070. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  2071. PCI_DEVICE_ID_TIGON3_5719,
  2072. quirk_brcm_5719_limit_mrrs);
  2073. #ifdef CONFIG_PCIE_IPROC_PLATFORM
  2074. static void quirk_paxc_bridge(struct pci_dev *pdev)
  2075. {
  2076. /*
  2077. * The PCI config space is shared with the PAXC root port and the first
  2078. * Ethernet device. So, we need to workaround this by telling the PCI
  2079. * code that the bridge is not an Ethernet device.
  2080. */
  2081. if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2082. pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
  2083. /*
  2084. * MPSS is not being set properly (as it is currently 0). This is
  2085. * because that area of the PCI config space is hard coded to zero, and
  2086. * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
  2087. * so that the MPS can be set to the real max value.
  2088. */
  2089. pdev->pcie_mpss = 2;
  2090. }
  2091. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
  2092. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
  2093. #endif
  2094. /*
  2095. * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
  2096. * hide device 6 which configures the overflow device access containing the
  2097. * DRBs - this is where we expose device 6.
  2098. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  2099. */
  2100. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  2101. {
  2102. u8 reg;
  2103. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  2104. pci_info(dev, "Enabling MCH 'Overflow' Device\n");
  2105. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  2106. }
  2107. }
  2108. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  2109. quirk_unhide_mch_dev6);
  2110. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  2111. quirk_unhide_mch_dev6);
  2112. #ifdef CONFIG_PCI_MSI
  2113. /*
  2114. * Some chipsets do not support MSI. We cannot easily rely on setting
  2115. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
  2116. * other buses controlled by the chipset even if Linux is not aware of it.
  2117. * Instead of setting the flag on all buses in the machine, simply disable
  2118. * MSI globally.
  2119. */
  2120. static void quirk_disable_all_msi(struct pci_dev *dev)
  2121. {
  2122. pci_no_msi();
  2123. pci_warn(dev, "MSI quirk detected; MSI disabled\n");
  2124. }
  2125. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  2126. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  2127. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2128. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2129. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2130. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2131. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  2133. /* Disable MSI on chipsets that are known to not support it */
  2134. static void quirk_disable_msi(struct pci_dev *dev)
  2135. {
  2136. if (dev->subordinate) {
  2137. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2138. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2139. }
  2140. }
  2141. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2142. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2144. /*
  2145. * The APC bridge device in AMD 780 family northbridges has some random
  2146. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2147. * we use the possible vendor/device IDs of the host bridge for the
  2148. * declared quirk, and search for the APC bridge by slot number.
  2149. */
  2150. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2151. {
  2152. struct pci_dev *apc_bridge;
  2153. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2154. if (apc_bridge) {
  2155. if (apc_bridge->device == 0x9602)
  2156. quirk_disable_msi(apc_bridge);
  2157. pci_dev_put(apc_bridge);
  2158. }
  2159. }
  2160. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2161. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2162. /*
  2163. * Go through the list of HyperTransport capabilities and return 1 if a HT
  2164. * MSI capability is found and enabled.
  2165. */
  2166. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2167. {
  2168. int pos, ttl = PCI_FIND_CAP_TTL;
  2169. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2170. while (pos && ttl--) {
  2171. u8 flags;
  2172. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2173. &flags) == 0) {
  2174. pci_info(dev, "Found %s HT MSI Mapping\n",
  2175. flags & HT_MSI_FLAGS_ENABLE ?
  2176. "enabled" : "disabled");
  2177. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2178. }
  2179. pos = pci_find_next_ht_capability(dev, pos,
  2180. HT_CAPTYPE_MSI_MAPPING);
  2181. }
  2182. return 0;
  2183. }
  2184. /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
  2185. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2186. {
  2187. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2188. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2189. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2190. }
  2191. }
  2192. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2193. quirk_msi_ht_cap);
  2194. /*
  2195. * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
  2196. * if the MSI capability is set in any of these mappings.
  2197. */
  2198. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2199. {
  2200. struct pci_dev *pdev;
  2201. if (!dev->subordinate)
  2202. return;
  2203. /*
  2204. * Check HT MSI cap on this chipset and the root one. A single one
  2205. * having MSI is enough to be sure that MSI is supported.
  2206. */
  2207. pdev = pci_get_slot(dev->bus, 0);
  2208. if (!pdev)
  2209. return;
  2210. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2211. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2212. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2213. }
  2214. pci_dev_put(pdev);
  2215. }
  2216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2217. quirk_nvidia_ck804_msi_ht_cap);
  2218. /* Force enable MSI mapping capability on HT bridges */
  2219. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2220. {
  2221. int pos, ttl = PCI_FIND_CAP_TTL;
  2222. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2223. while (pos && ttl--) {
  2224. u8 flags;
  2225. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2226. &flags) == 0) {
  2227. pci_info(dev, "Enabling HT MSI Mapping\n");
  2228. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2229. flags | HT_MSI_FLAGS_ENABLE);
  2230. }
  2231. pos = pci_find_next_ht_capability(dev, pos,
  2232. HT_CAPTYPE_MSI_MAPPING);
  2233. }
  2234. }
  2235. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2236. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2237. ht_enable_msi_mapping);
  2238. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2239. ht_enable_msi_mapping);
  2240. /*
  2241. * The P5N32-SLI motherboards from Asus have a problem with MSI
  2242. * for the MCP55 NIC. It is not yet determined whether the MSI problem
  2243. * also affects other devices. As for now, turn off MSI for this device.
  2244. */
  2245. static void nvenet_msi_disable(struct pci_dev *dev)
  2246. {
  2247. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2248. if (board_name &&
  2249. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2250. strstr(board_name, "P5N32-E SLI"))) {
  2251. pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
  2252. dev->no_msi = 1;
  2253. }
  2254. }
  2255. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2256. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2257. nvenet_msi_disable);
  2258. /*
  2259. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2260. * config register. This register controls the routing of legacy
  2261. * interrupts from devices that route through the MCP55. If this register
  2262. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2263. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2264. * having this register set properly prevents kdump from booting up
  2265. * properly, so let's make sure that we have it set correctly.
  2266. * Note that this is an undocumented register.
  2267. */
  2268. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2269. {
  2270. u32 cfg;
  2271. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2272. return;
  2273. pci_read_config_dword(dev, 0x74, &cfg);
  2274. if (cfg & ((1 << 2) | (1 << 15))) {
  2275. printk(KERN_INFO "Rewriting IRQ routing register on MCP55\n");
  2276. cfg &= ~((1 << 2) | (1 << 15));
  2277. pci_write_config_dword(dev, 0x74, cfg);
  2278. }
  2279. }
  2280. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2281. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2282. nvbridge_check_legacy_irq_routing);
  2283. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2284. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2285. nvbridge_check_legacy_irq_routing);
  2286. static int ht_check_msi_mapping(struct pci_dev *dev)
  2287. {
  2288. int pos, ttl = PCI_FIND_CAP_TTL;
  2289. int found = 0;
  2290. /* Check if there is HT MSI cap or enabled on this device */
  2291. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2292. while (pos && ttl--) {
  2293. u8 flags;
  2294. if (found < 1)
  2295. found = 1;
  2296. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2297. &flags) == 0) {
  2298. if (flags & HT_MSI_FLAGS_ENABLE) {
  2299. if (found < 2) {
  2300. found = 2;
  2301. break;
  2302. }
  2303. }
  2304. }
  2305. pos = pci_find_next_ht_capability(dev, pos,
  2306. HT_CAPTYPE_MSI_MAPPING);
  2307. }
  2308. return found;
  2309. }
  2310. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2311. {
  2312. struct pci_dev *dev;
  2313. int pos;
  2314. int i, dev_no;
  2315. int found = 0;
  2316. dev_no = host_bridge->devfn >> 3;
  2317. for (i = dev_no + 1; i < 0x20; i++) {
  2318. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2319. if (!dev)
  2320. continue;
  2321. /* found next host bridge? */
  2322. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2323. if (pos != 0) {
  2324. pci_dev_put(dev);
  2325. break;
  2326. }
  2327. if (ht_check_msi_mapping(dev)) {
  2328. found = 1;
  2329. pci_dev_put(dev);
  2330. break;
  2331. }
  2332. pci_dev_put(dev);
  2333. }
  2334. return found;
  2335. }
  2336. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2337. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2338. static int is_end_of_ht_chain(struct pci_dev *dev)
  2339. {
  2340. int pos, ctrl_off;
  2341. int end = 0;
  2342. u16 flags, ctrl;
  2343. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2344. if (!pos)
  2345. goto out;
  2346. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2347. ctrl_off = ((flags >> 10) & 1) ?
  2348. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2349. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2350. if (ctrl & (1 << 6))
  2351. end = 1;
  2352. out:
  2353. return end;
  2354. }
  2355. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2356. {
  2357. struct pci_dev *host_bridge;
  2358. int pos;
  2359. int i, dev_no;
  2360. int found = 0;
  2361. dev_no = dev->devfn >> 3;
  2362. for (i = dev_no; i >= 0; i--) {
  2363. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2364. if (!host_bridge)
  2365. continue;
  2366. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2367. if (pos != 0) {
  2368. found = 1;
  2369. break;
  2370. }
  2371. pci_dev_put(host_bridge);
  2372. }
  2373. if (!found)
  2374. return;
  2375. /* don't enable end_device/host_bridge with leaf directly here */
  2376. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2377. host_bridge_with_leaf(host_bridge))
  2378. goto out;
  2379. /* root did that ! */
  2380. if (msi_ht_cap_enabled(host_bridge))
  2381. goto out;
  2382. ht_enable_msi_mapping(dev);
  2383. out:
  2384. pci_dev_put(host_bridge);
  2385. }
  2386. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2387. {
  2388. int pos, ttl = PCI_FIND_CAP_TTL;
  2389. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2390. while (pos && ttl--) {
  2391. u8 flags;
  2392. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2393. &flags) == 0) {
  2394. pci_info(dev, "Disabling HT MSI Mapping\n");
  2395. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2396. flags & ~HT_MSI_FLAGS_ENABLE);
  2397. }
  2398. pos = pci_find_next_ht_capability(dev, pos,
  2399. HT_CAPTYPE_MSI_MAPPING);
  2400. }
  2401. }
  2402. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2403. {
  2404. struct pci_dev *host_bridge;
  2405. int pos;
  2406. int found;
  2407. if (!pci_msi_enabled())
  2408. return;
  2409. /* check if there is HT MSI cap or enabled on this device */
  2410. found = ht_check_msi_mapping(dev);
  2411. /* no HT MSI CAP */
  2412. if (found == 0)
  2413. return;
  2414. /*
  2415. * HT MSI mapping should be disabled on devices that are below
  2416. * a non-Hypertransport host bridge. Locate the host bridge...
  2417. */
  2418. host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
  2419. PCI_DEVFN(0, 0));
  2420. if (host_bridge == NULL) {
  2421. pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2422. return;
  2423. }
  2424. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2425. if (pos != 0) {
  2426. /* Host bridge is to HT */
  2427. if (found == 1) {
  2428. /* it is not enabled, try to enable it */
  2429. if (all)
  2430. ht_enable_msi_mapping(dev);
  2431. else
  2432. nv_ht_enable_msi_mapping(dev);
  2433. }
  2434. goto out;
  2435. }
  2436. /* HT MSI is not enabled */
  2437. if (found == 1)
  2438. goto out;
  2439. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2440. ht_disable_msi_mapping(dev);
  2441. out:
  2442. pci_dev_put(host_bridge);
  2443. }
  2444. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2445. {
  2446. return __nv_msi_ht_cap_quirk(dev, 1);
  2447. }
  2448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2449. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2450. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2451. {
  2452. return __nv_msi_ht_cap_quirk(dev, 0);
  2453. }
  2454. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2455. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2456. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2457. {
  2458. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2459. }
  2460. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2461. {
  2462. struct pci_dev *p;
  2463. /*
  2464. * SB700 MSI issue will be fixed at HW level from revision A21;
  2465. * we need check PCI REVISION ID of SMBus controller to get SB700
  2466. * revision.
  2467. */
  2468. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2469. NULL);
  2470. if (!p)
  2471. return;
  2472. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2473. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2474. pci_dev_put(p);
  2475. }
  2476. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2477. {
  2478. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2479. if (dev->revision < 0x18) {
  2480. pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2481. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2482. }
  2483. }
  2484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2485. PCI_DEVICE_ID_TIGON3_5780,
  2486. quirk_msi_intx_disable_bug);
  2487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2488. PCI_DEVICE_ID_TIGON3_5780S,
  2489. quirk_msi_intx_disable_bug);
  2490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2491. PCI_DEVICE_ID_TIGON3_5714,
  2492. quirk_msi_intx_disable_bug);
  2493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2494. PCI_DEVICE_ID_TIGON3_5714S,
  2495. quirk_msi_intx_disable_bug);
  2496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2497. PCI_DEVICE_ID_TIGON3_5715,
  2498. quirk_msi_intx_disable_bug);
  2499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2500. PCI_DEVICE_ID_TIGON3_5715S,
  2501. quirk_msi_intx_disable_bug);
  2502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2503. quirk_msi_intx_disable_ati_bug);
  2504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2505. quirk_msi_intx_disable_ati_bug);
  2506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2507. quirk_msi_intx_disable_ati_bug);
  2508. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2509. quirk_msi_intx_disable_ati_bug);
  2510. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2511. quirk_msi_intx_disable_ati_bug);
  2512. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2513. quirk_msi_intx_disable_bug);
  2514. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2515. quirk_msi_intx_disable_bug);
  2516. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2517. quirk_msi_intx_disable_bug);
  2518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2519. quirk_msi_intx_disable_bug);
  2520. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2521. quirk_msi_intx_disable_bug);
  2522. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2523. quirk_msi_intx_disable_bug);
  2524. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2525. quirk_msi_intx_disable_bug);
  2526. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2527. quirk_msi_intx_disable_bug);
  2528. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2529. quirk_msi_intx_disable_bug);
  2530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2531. quirk_msi_intx_disable_qca_bug);
  2532. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2533. quirk_msi_intx_disable_qca_bug);
  2534. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2535. quirk_msi_intx_disable_qca_bug);
  2536. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2537. quirk_msi_intx_disable_qca_bug);
  2538. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2539. quirk_msi_intx_disable_qca_bug);
  2540. #endif /* CONFIG_PCI_MSI */
  2541. /*
  2542. * Allow manual resource allocation for PCI hotplug bridges via
  2543. * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
  2544. * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
  2545. * allocate resources when hotplug device is inserted and PCI bus is
  2546. * rescanned.
  2547. */
  2548. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2549. {
  2550. dev->is_hotplug_bridge = 1;
  2551. }
  2552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2553. /*
  2554. * This is a quirk for the Ricoh MMC controller found as a part of some
  2555. * multifunction chips.
  2556. *
  2557. * This is very similar and based on the ricoh_mmc driver written by
  2558. * Philip Langdale. Thank you for these magic sequences.
  2559. *
  2560. * These chips implement the four main memory card controllers (SD, MMC,
  2561. * MS, xD) and one or both of CardBus or FireWire.
  2562. *
  2563. * It happens that they implement SD and MMC support as separate
  2564. * controllers (and PCI functions). The Linux SDHCI driver supports MMC
  2565. * cards but the chip detects MMC cards in hardware and directs them to the
  2566. * MMC controller - so the SDHCI driver never sees them.
  2567. *
  2568. * To get around this, we must disable the useless MMC controller. At that
  2569. * point, the SDHCI controller will start seeing them. It seems to be the
  2570. * case that the relevant PCI registers to deactivate the MMC controller
  2571. * live on PCI function 0, which might be the CardBus controller or the
  2572. * FireWire controller, depending on the particular chip in question
  2573. *
  2574. * This has to be done early, because as soon as we disable the MMC controller
  2575. * other PCI functions shift up one level, e.g. function #2 becomes function
  2576. * #1, and this will confuse the PCI core.
  2577. */
  2578. #ifdef CONFIG_MMC_RICOH_MMC
  2579. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2580. {
  2581. u8 write_enable;
  2582. u8 write_target;
  2583. u8 disable;
  2584. /*
  2585. * Disable via CardBus interface
  2586. *
  2587. * This must be done via function #0
  2588. */
  2589. if (PCI_FUNC(dev->devfn))
  2590. return;
  2591. pci_read_config_byte(dev, 0xB7, &disable);
  2592. if (disable & 0x02)
  2593. return;
  2594. pci_read_config_byte(dev, 0x8E, &write_enable);
  2595. pci_write_config_byte(dev, 0x8E, 0xAA);
  2596. pci_read_config_byte(dev, 0x8D, &write_target);
  2597. pci_write_config_byte(dev, 0x8D, 0xB7);
  2598. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2599. pci_write_config_byte(dev, 0x8E, write_enable);
  2600. pci_write_config_byte(dev, 0x8D, write_target);
  2601. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
  2602. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2603. }
  2604. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2605. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2606. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2607. {
  2608. u8 write_enable;
  2609. u8 disable;
  2610. /*
  2611. * Disable via FireWire interface
  2612. *
  2613. * This must be done via function #0
  2614. */
  2615. if (PCI_FUNC(dev->devfn))
  2616. return;
  2617. /*
  2618. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2619. * certain types of SD/MMC cards. Lowering the SD base clock
  2620. * frequency from 200Mhz to 50Mhz fixes this issue.
  2621. *
  2622. * 0x150 - SD2.0 mode enable for changing base clock
  2623. * frequency to 50Mhz
  2624. * 0xe1 - Base clock frequency
  2625. * 0x32 - 50Mhz new clock frequency
  2626. * 0xf9 - Key register for 0x150
  2627. * 0xfc - key register for 0xe1
  2628. */
  2629. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2630. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2631. pci_write_config_byte(dev, 0xf9, 0xfc);
  2632. pci_write_config_byte(dev, 0x150, 0x10);
  2633. pci_write_config_byte(dev, 0xf9, 0x00);
  2634. pci_write_config_byte(dev, 0xfc, 0x01);
  2635. pci_write_config_byte(dev, 0xe1, 0x32);
  2636. pci_write_config_byte(dev, 0xfc, 0x00);
  2637. pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
  2638. }
  2639. pci_read_config_byte(dev, 0xCB, &disable);
  2640. if (disable & 0x02)
  2641. return;
  2642. pci_read_config_byte(dev, 0xCA, &write_enable);
  2643. pci_write_config_byte(dev, 0xCA, 0x57);
  2644. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2645. pci_write_config_byte(dev, 0xCA, write_enable);
  2646. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
  2647. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2648. }
  2649. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2650. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2651. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2652. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2653. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2654. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2655. #endif /*CONFIG_MMC_RICOH_MMC*/
  2656. #ifdef CONFIG_DMAR_TABLE
  2657. #define VTUNCERRMSK_REG 0x1ac
  2658. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2659. /*
  2660. * This is a quirk for masking VT-d spec-defined errors to platform error
  2661. * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
  2662. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2663. * on the RAS config settings of the platform) when a VT-d fault happens.
  2664. * The resulting SMI caused the system to hang.
  2665. *
  2666. * VT-d spec-related errors are already handled by the VT-d OS code, so no
  2667. * need to report the same error through other channels.
  2668. */
  2669. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2670. {
  2671. u32 word;
  2672. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2673. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2674. }
  2675. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2676. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2677. #endif
  2678. static void fixup_ti816x_class(struct pci_dev *dev)
  2679. {
  2680. u32 class = dev->class;
  2681. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2682. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2683. pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
  2684. class, dev->class);
  2685. }
  2686. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2687. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2688. /*
  2689. * Some PCIe devices do not work reliably with the claimed maximum
  2690. * payload size supported.
  2691. */
  2692. static void fixup_mpss_256(struct pci_dev *dev)
  2693. {
  2694. dev->pcie_mpss = 1; /* 256 bytes */
  2695. }
  2696. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2697. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2698. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2699. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2700. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2701. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2702. /*
  2703. * Intel 5000 and 5100 Memory controllers have an erratum with read completion
  2704. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2705. * Since there is no way of knowing what the PCIe MPS on each fabric will be
  2706. * until all of the devices are discovered and buses walked, read completion
  2707. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2708. * it is possible to hotplug a device with MPS of 256B.
  2709. */
  2710. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2711. {
  2712. int err;
  2713. u16 rcc;
  2714. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2715. pcie_bus_config == PCIE_BUS_DEFAULT)
  2716. return;
  2717. /*
  2718. * Intel erratum specifies bits to change but does not say what
  2719. * they are. Keeping them magical until such time as the registers
  2720. * and values can be explained.
  2721. */
  2722. err = pci_read_config_word(dev, 0x48, &rcc);
  2723. if (err) {
  2724. pci_err(dev, "Error attempting to read the read completion coalescing register\n");
  2725. return;
  2726. }
  2727. if (!(rcc & (1 << 10)))
  2728. return;
  2729. rcc &= ~(1 << 10);
  2730. err = pci_write_config_word(dev, 0x48, rcc);
  2731. if (err) {
  2732. pci_err(dev, "Error attempting to write the read completion coalescing register\n");
  2733. return;
  2734. }
  2735. pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
  2736. }
  2737. /* Intel 5000 series memory controllers and ports 2-7 */
  2738. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2739. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2740. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2742. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2743. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2745. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2746. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2747. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2748. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2749. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2750. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2751. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2752. /* Intel 5100 series memory controllers and ports 2-7 */
  2753. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2754. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2755. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2756. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2757. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2758. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2764. /*
  2765. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
  2766. * To work around this, query the size it should be configured to by the
  2767. * device and modify the resource end to correspond to this new size.
  2768. */
  2769. static void quirk_intel_ntb(struct pci_dev *dev)
  2770. {
  2771. int rc;
  2772. u8 val;
  2773. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2774. if (rc)
  2775. return;
  2776. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2777. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2778. if (rc)
  2779. return;
  2780. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2781. }
  2782. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2783. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2784. /*
  2785. * Some BIOS implementations leave the Intel GPU interrupts enabled, even
  2786. * though no one is handling them (e.g., if the i915 driver is never
  2787. * loaded). Additionally the interrupt destination is not set up properly
  2788. * and the interrupt ends up -somewhere-.
  2789. *
  2790. * These spurious interrupts are "sticky" and the kernel disables the
  2791. * (shared) interrupt line after 100,000+ generated interrupts.
  2792. *
  2793. * Fix it by disabling the still enabled interrupts. This resolves crashes
  2794. * often seen on monitor unplug.
  2795. */
  2796. #define I915_DEIER_REG 0x4400c
  2797. static void disable_igfx_irq(struct pci_dev *dev)
  2798. {
  2799. void __iomem *regs = pci_iomap(dev, 0, 0);
  2800. if (regs == NULL) {
  2801. pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
  2802. return;
  2803. }
  2804. /* Check if any interrupt line is still enabled */
  2805. if (readl(regs + I915_DEIER_REG) != 0) {
  2806. pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2807. writel(0, regs + I915_DEIER_REG);
  2808. }
  2809. pci_iounmap(dev, regs);
  2810. }
  2811. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2812. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2813. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2814. /*
  2815. * PCI devices which are on Intel chips can skip the 10ms delay
  2816. * before entering D3 mode.
  2817. */
  2818. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2819. {
  2820. dev->d3_delay = 0;
  2821. }
  2822. /* C600 Series devices do not need 10ms d3_delay */
  2823. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2824. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2825. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2826. /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
  2827. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2828. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2831. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2833. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2834. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2835. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2836. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2837. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2838. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2839. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2841. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2842. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2843. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2844. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2845. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2847. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2848. /*
  2849. * Some devices may pass our check in pci_intx_mask_supported() if
  2850. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2851. * support this feature.
  2852. */
  2853. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2854. {
  2855. dev->broken_intx_masking = 1;
  2856. }
  2857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2858. quirk_broken_intx_masking);
  2859. DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2860. quirk_broken_intx_masking);
  2861. DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
  2862. quirk_broken_intx_masking);
  2863. /*
  2864. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2865. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2866. *
  2867. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2868. */
  2869. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
  2870. quirk_broken_intx_masking);
  2871. /*
  2872. * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
  2873. * DisINTx can be set but the interrupt status bit is non-functional.
  2874. */
  2875. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
  2876. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
  2877. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
  2878. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
  2879. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
  2880. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
  2881. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
  2882. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
  2883. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
  2884. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
  2885. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
  2886. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
  2887. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
  2888. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
  2889. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
  2890. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
  2891. static u16 mellanox_broken_intx_devs[] = {
  2892. PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
  2893. PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
  2894. PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
  2895. PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
  2896. PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
  2897. PCI_DEVICE_ID_MELLANOX_HERMON_EN,
  2898. PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
  2899. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
  2900. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
  2901. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
  2902. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
  2903. PCI_DEVICE_ID_MELLANOX_CONNECTX2,
  2904. PCI_DEVICE_ID_MELLANOX_CONNECTX3,
  2905. PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
  2906. };
  2907. #define CONNECTX_4_CURR_MAX_MINOR 99
  2908. #define CONNECTX_4_INTX_SUPPORT_MINOR 14
  2909. /*
  2910. * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
  2911. * If so, don't mark it as broken.
  2912. * FW minor > 99 means older FW version format and no INTx masking support.
  2913. * FW minor < 14 means new FW version format and no INTx masking support.
  2914. */
  2915. static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
  2916. {
  2917. __be32 __iomem *fw_ver;
  2918. u16 fw_major;
  2919. u16 fw_minor;
  2920. u16 fw_subminor;
  2921. u32 fw_maj_min;
  2922. u32 fw_sub_min;
  2923. int i;
  2924. for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
  2925. if (pdev->device == mellanox_broken_intx_devs[i]) {
  2926. pdev->broken_intx_masking = 1;
  2927. return;
  2928. }
  2929. }
  2930. /*
  2931. * Getting here means Connect-IB cards and up. Connect-IB has no INTx
  2932. * support so shouldn't be checked further
  2933. */
  2934. if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
  2935. return;
  2936. if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
  2937. pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
  2938. return;
  2939. /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
  2940. if (pci_enable_device_mem(pdev)) {
  2941. pci_warn(pdev, "Can't enable device memory\n");
  2942. return;
  2943. }
  2944. fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
  2945. if (!fw_ver) {
  2946. pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
  2947. goto out;
  2948. }
  2949. /* Reading from resource space should be 32b aligned */
  2950. fw_maj_min = ioread32be(fw_ver);
  2951. fw_sub_min = ioread32be(fw_ver + 1);
  2952. fw_major = fw_maj_min & 0xffff;
  2953. fw_minor = fw_maj_min >> 16;
  2954. fw_subminor = fw_sub_min & 0xffff;
  2955. if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
  2956. fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
  2957. pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
  2958. fw_major, fw_minor, fw_subminor, pdev->device ==
  2959. PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
  2960. pdev->broken_intx_masking = 1;
  2961. }
  2962. iounmap(fw_ver);
  2963. out:
  2964. pci_disable_device(pdev);
  2965. }
  2966. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2967. mellanox_check_broken_intx_masking);
  2968. static void quirk_no_bus_reset(struct pci_dev *dev)
  2969. {
  2970. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2971. }
  2972. /*
  2973. * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
  2974. * The device will throw a Link Down error on AER-capable systems and
  2975. * regardless of AER, config space of the device is never accessible again
  2976. * and typically causes the system to hang or reset when access is attempted.
  2977. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2978. */
  2979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
  2981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
  2982. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
  2983. /*
  2984. * Root port on some Cavium CN8xxx chips do not successfully complete a bus
  2985. * reset when used with certain child devices. After the reset, config
  2986. * accesses to the child may fail.
  2987. */
  2988. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
  2989. static void quirk_no_pm_reset(struct pci_dev *dev)
  2990. {
  2991. /*
  2992. * We can't do a bus reset on root bus devices, but an ineffective
  2993. * PM reset may be better than nothing.
  2994. */
  2995. if (!pci_is_root_bus(dev->bus))
  2996. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2997. }
  2998. /*
  2999. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  3000. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  3001. * to have no effect on the device: it retains the framebuffer contents and
  3002. * monitor sync. Advertising this support makes other layers, like VFIO,
  3003. * assume pci_reset_function() is viable for this device. Mark it as
  3004. * unavailable to skip it when testing reset methods.
  3005. */
  3006. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  3007. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  3008. /*
  3009. * Thunderbolt controllers with broken MSI hotplug signaling:
  3010. * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
  3011. * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
  3012. */
  3013. static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
  3014. {
  3015. if (pdev->is_hotplug_bridge &&
  3016. (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
  3017. pdev->revision <= 1))
  3018. pdev->no_msi = 1;
  3019. }
  3020. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3021. quirk_thunderbolt_hotplug_msi);
  3022. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
  3023. quirk_thunderbolt_hotplug_msi);
  3024. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
  3025. quirk_thunderbolt_hotplug_msi);
  3026. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3027. quirk_thunderbolt_hotplug_msi);
  3028. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
  3029. quirk_thunderbolt_hotplug_msi);
  3030. #ifdef CONFIG_ACPI
  3031. /*
  3032. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  3033. *
  3034. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  3035. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  3036. * be present after resume if a device was plugged in before suspend.
  3037. *
  3038. * The Thunderbolt controller consists of a PCIe switch with downstream
  3039. * bridges leading to the NHI and to the tunnel PCI bridges.
  3040. *
  3041. * This quirk cuts power to the whole chip. Therefore we have to apply it
  3042. * during suspend_noirq of the upstream bridge.
  3043. *
  3044. * Power is automagically restored before resume. No action is needed.
  3045. */
  3046. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  3047. {
  3048. acpi_handle bridge, SXIO, SXFP, SXLV;
  3049. if (!x86_apple_machine)
  3050. return;
  3051. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  3052. return;
  3053. bridge = ACPI_HANDLE(&dev->dev);
  3054. if (!bridge)
  3055. return;
  3056. /*
  3057. * SXIO and SXLV are present only on machines requiring this quirk.
  3058. * Thunderbolt bridges in external devices might have the same
  3059. * device ID as those on the host, but they will not have the
  3060. * associated ACPI methods. This implicitly checks that we are at
  3061. * the right bridge.
  3062. */
  3063. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  3064. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  3065. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  3066. return;
  3067. pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
  3068. /* magic sequence */
  3069. acpi_execute_simple_method(SXIO, NULL, 1);
  3070. acpi_execute_simple_method(SXFP, NULL, 0);
  3071. msleep(300);
  3072. acpi_execute_simple_method(SXLV, NULL, 0);
  3073. acpi_execute_simple_method(SXIO, NULL, 0);
  3074. acpi_execute_simple_method(SXLV, NULL, 0);
  3075. }
  3076. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
  3077. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3078. quirk_apple_poweroff_thunderbolt);
  3079. /*
  3080. * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels
  3081. *
  3082. * During suspend the Thunderbolt controller is reset and all PCI
  3083. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  3084. * during resume. We have to manually wait for the NHI since there is
  3085. * no parent child relationship between the NHI and the tunneled
  3086. * bridges.
  3087. */
  3088. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  3089. {
  3090. struct pci_dev *sibling = NULL;
  3091. struct pci_dev *nhi = NULL;
  3092. if (!x86_apple_machine)
  3093. return;
  3094. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  3095. return;
  3096. /*
  3097. * Find the NHI and confirm that we are a bridge on the Thunderbolt
  3098. * host controller and not on a Thunderbolt endpoint.
  3099. */
  3100. sibling = pci_get_slot(dev->bus, 0x0);
  3101. if (sibling == dev)
  3102. goto out; /* we are the downstream bridge to the NHI */
  3103. if (!sibling || !sibling->subordinate)
  3104. goto out;
  3105. nhi = pci_get_slot(sibling->subordinate, 0x0);
  3106. if (!nhi)
  3107. goto out;
  3108. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  3109. || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
  3110. nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
  3111. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
  3112. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
  3113. || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
  3114. goto out;
  3115. pci_info(dev, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n");
  3116. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  3117. out:
  3118. pci_dev_put(nhi);
  3119. pci_dev_put(sibling);
  3120. }
  3121. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3122. PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3123. quirk_apple_wait_for_thunderbolt);
  3124. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3125. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3126. quirk_apple_wait_for_thunderbolt);
  3127. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3128. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
  3129. quirk_apple_wait_for_thunderbolt);
  3130. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3131. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
  3132. quirk_apple_wait_for_thunderbolt);
  3133. #endif
  3134. /*
  3135. * Following are device-specific reset methods which can be used to
  3136. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3137. * not available.
  3138. */
  3139. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3140. {
  3141. /*
  3142. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3143. *
  3144. * The 82599 supports FLR on VFs, but FLR support is reported only
  3145. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3146. * Thus we must call pcie_flr() directly without first checking if it is
  3147. * supported.
  3148. */
  3149. if (!probe)
  3150. pcie_flr(dev);
  3151. return 0;
  3152. }
  3153. #define SOUTH_CHICKEN2 0xc2004
  3154. #define PCH_PP_STATUS 0xc7200
  3155. #define PCH_PP_CONTROL 0xc7204
  3156. #define MSG_CTL 0x45010
  3157. #define NSDE_PWR_STATE 0xd0100
  3158. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3159. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3160. {
  3161. void __iomem *mmio_base;
  3162. unsigned long timeout;
  3163. u32 val;
  3164. if (probe)
  3165. return 0;
  3166. mmio_base = pci_iomap(dev, 0, 0);
  3167. if (!mmio_base)
  3168. return -ENOMEM;
  3169. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3170. /*
  3171. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3172. * driver loaded sets the right bits. However, this's a reset and
  3173. * the bits have been set by i915 previously, so we clobber
  3174. * SOUTH_CHICKEN2 register directly here.
  3175. */
  3176. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3177. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3178. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3179. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3180. do {
  3181. val = ioread32(mmio_base + PCH_PP_STATUS);
  3182. if ((val & 0xb0000000) == 0)
  3183. goto reset_complete;
  3184. msleep(10);
  3185. } while (time_before(jiffies, timeout));
  3186. pci_warn(dev, "timeout during reset\n");
  3187. reset_complete:
  3188. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3189. pci_iounmap(dev, mmio_base);
  3190. return 0;
  3191. }
  3192. /* Device-specific reset method for Chelsio T4-based adapters */
  3193. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3194. {
  3195. u16 old_command;
  3196. u16 msix_flags;
  3197. /*
  3198. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3199. * that we have no device-specific reset method.
  3200. */
  3201. if ((dev->device & 0xf000) != 0x4000)
  3202. return -ENOTTY;
  3203. /*
  3204. * If this is the "probe" phase, return 0 indicating that we can
  3205. * reset this device.
  3206. */
  3207. if (probe)
  3208. return 0;
  3209. /*
  3210. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3211. * Master has been disabled. We need to have it on till the Function
  3212. * Level Reset completes. (BUS_MASTER is disabled in
  3213. * pci_reset_function()).
  3214. */
  3215. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3216. pci_write_config_word(dev, PCI_COMMAND,
  3217. old_command | PCI_COMMAND_MASTER);
  3218. /*
  3219. * Perform the actual device function reset, saving and restoring
  3220. * configuration information around the reset.
  3221. */
  3222. pci_save_state(dev);
  3223. /*
  3224. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3225. * are disabled when an MSI-X interrupt message needs to be delivered.
  3226. * So we briefly re-enable MSI-X interrupts for the duration of the
  3227. * FLR. The pci_restore_state() below will restore the original
  3228. * MSI-X state.
  3229. */
  3230. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3231. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3232. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3233. msix_flags |
  3234. PCI_MSIX_FLAGS_ENABLE |
  3235. PCI_MSIX_FLAGS_MASKALL);
  3236. pcie_flr(dev);
  3237. /*
  3238. * Restore the configuration information (BAR values, etc.) including
  3239. * the original PCI Configuration Space Command word, and return
  3240. * success.
  3241. */
  3242. pci_restore_state(dev);
  3243. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3244. return 0;
  3245. }
  3246. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3247. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3248. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3249. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3250. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3251. reset_intel_82599_sfp_virtfn },
  3252. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3253. reset_ivb_igd },
  3254. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3255. reset_ivb_igd },
  3256. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3257. reset_chelsio_generic_dev },
  3258. { 0 }
  3259. };
  3260. /*
  3261. * These device-specific reset methods are here rather than in a driver
  3262. * because when a host assigns a device to a guest VM, the host may need
  3263. * to reset the device but probably doesn't have a driver for it.
  3264. */
  3265. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3266. {
  3267. const struct pci_dev_reset_methods *i;
  3268. for (i = pci_dev_reset_methods; i->reset; i++) {
  3269. if ((i->vendor == dev->vendor ||
  3270. i->vendor == (u16)PCI_ANY_ID) &&
  3271. (i->device == dev->device ||
  3272. i->device == (u16)PCI_ANY_ID))
  3273. return i->reset(dev, probe);
  3274. }
  3275. return -ENOTTY;
  3276. }
  3277. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3278. {
  3279. if (PCI_FUNC(dev->devfn) != 0)
  3280. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  3281. }
  3282. /*
  3283. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3284. *
  3285. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3286. */
  3287. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3288. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3289. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3290. {
  3291. if (PCI_FUNC(dev->devfn) != 1)
  3292. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
  3293. }
  3294. /*
  3295. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3296. * SKUs function 1 is present and is a legacy IDE controller, in other
  3297. * SKUs this function is not present, making this a ghost requester.
  3298. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3299. */
  3300. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3301. quirk_dma_func1_alias);
  3302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3303. quirk_dma_func1_alias);
  3304. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
  3305. quirk_dma_func1_alias);
  3306. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3308. quirk_dma_func1_alias);
  3309. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3310. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3311. quirk_dma_func1_alias);
  3312. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3313. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3314. quirk_dma_func1_alias);
  3315. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
  3316. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
  3317. quirk_dma_func1_alias);
  3318. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3320. quirk_dma_func1_alias);
  3321. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
  3322. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
  3323. quirk_dma_func1_alias);
  3324. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3325. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3326. quirk_dma_func1_alias);
  3327. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3328. quirk_dma_func1_alias);
  3329. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
  3330. quirk_dma_func1_alias);
  3331. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3332. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3333. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3334. quirk_dma_func1_alias);
  3335. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
  3336. DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
  3337. 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
  3338. quirk_dma_func1_alias);
  3339. /*
  3340. * Some devices DMA with the wrong devfn, not just the wrong function.
  3341. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3342. * the alias is "fixed" and independent of the device devfn.
  3343. *
  3344. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3345. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3346. * single device on the secondary bus. In reality, the single exposed
  3347. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3348. * that provides a bridge to the internal bus of the I/O processor. The
  3349. * controller supports private devices, which can be hidden from PCI config
  3350. * space. In the case of the Adaptec 3405, a private device at 01.0
  3351. * appears to be the DMA engine, which therefore needs to become a DMA
  3352. * alias for the device.
  3353. */
  3354. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3355. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3356. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3357. .driver_data = PCI_DEVFN(1, 0) },
  3358. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3359. PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
  3360. .driver_data = PCI_DEVFN(1, 0) },
  3361. { 0 }
  3362. };
  3363. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3364. {
  3365. const struct pci_device_id *id;
  3366. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3367. if (id)
  3368. pci_add_dma_alias(dev, id->driver_data);
  3369. }
  3370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3371. /*
  3372. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3373. * using the wrong DMA alias for the device. Some of these devices can be
  3374. * used as either forward or reverse bridges, so we need to test whether the
  3375. * device is operating in the correct mode. We could probably apply this
  3376. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3377. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3378. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3379. */
  3380. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3381. {
  3382. if (!pci_is_root_bus(pdev->bus) &&
  3383. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3384. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3385. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3386. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3387. }
  3388. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3389. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3390. quirk_use_pcie_bridge_dma_alias);
  3391. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3392. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3393. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3394. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3395. /* ITE 8893 has the same problem as the 8892 */
  3396. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
  3397. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3398. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3399. /*
  3400. * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
  3401. * be added as aliases to the DMA device in order to allow buffer access
  3402. * when IOMMU is enabled. Following devfns have to match RIT-LUT table
  3403. * programmed in the EEPROM.
  3404. */
  3405. static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
  3406. {
  3407. pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
  3408. pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
  3409. pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
  3410. }
  3411. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
  3412. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
  3413. /*
  3414. * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
  3415. * associated not at the root bus, but at a bridge below. This quirk avoids
  3416. * generating invalid DMA aliases.
  3417. */
  3418. static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
  3419. {
  3420. pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
  3421. }
  3422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
  3423. quirk_bridge_cavm_thrx2_pcie_root);
  3424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
  3425. quirk_bridge_cavm_thrx2_pcie_root);
  3426. /*
  3427. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3428. * class code. Fix it.
  3429. */
  3430. static void quirk_tw686x_class(struct pci_dev *pdev)
  3431. {
  3432. u32 class = pdev->class;
  3433. /* Use "Multimedia controller" class */
  3434. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3435. pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3436. class, pdev->class);
  3437. }
  3438. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3439. quirk_tw686x_class);
  3440. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3441. quirk_tw686x_class);
  3442. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3443. quirk_tw686x_class);
  3444. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3445. quirk_tw686x_class);
  3446. /*
  3447. * Some devices have problems with Transaction Layer Packets with the Relaxed
  3448. * Ordering Attribute set. Such devices should mark themselves and other
  3449. * device drivers should check before sending TLPs with RO set.
  3450. */
  3451. static void quirk_relaxedordering_disable(struct pci_dev *dev)
  3452. {
  3453. dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
  3454. pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
  3455. }
  3456. /*
  3457. * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
  3458. * Complex have a Flow Control Credit issue which can cause performance
  3459. * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
  3460. */
  3461. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
  3462. quirk_relaxedordering_disable);
  3463. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
  3464. quirk_relaxedordering_disable);
  3465. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
  3466. quirk_relaxedordering_disable);
  3467. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
  3468. quirk_relaxedordering_disable);
  3469. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
  3470. quirk_relaxedordering_disable);
  3471. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
  3472. quirk_relaxedordering_disable);
  3473. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
  3474. quirk_relaxedordering_disable);
  3475. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
  3476. quirk_relaxedordering_disable);
  3477. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
  3478. quirk_relaxedordering_disable);
  3479. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
  3480. quirk_relaxedordering_disable);
  3481. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
  3482. quirk_relaxedordering_disable);
  3483. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
  3484. quirk_relaxedordering_disable);
  3485. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
  3486. quirk_relaxedordering_disable);
  3487. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
  3488. quirk_relaxedordering_disable);
  3489. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
  3490. quirk_relaxedordering_disable);
  3491. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
  3492. quirk_relaxedordering_disable);
  3493. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
  3494. quirk_relaxedordering_disable);
  3495. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
  3496. quirk_relaxedordering_disable);
  3497. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
  3498. quirk_relaxedordering_disable);
  3499. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
  3500. quirk_relaxedordering_disable);
  3501. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
  3502. quirk_relaxedordering_disable);
  3503. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
  3504. quirk_relaxedordering_disable);
  3505. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
  3506. quirk_relaxedordering_disable);
  3507. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
  3508. quirk_relaxedordering_disable);
  3509. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
  3510. quirk_relaxedordering_disable);
  3511. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
  3512. quirk_relaxedordering_disable);
  3513. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
  3514. quirk_relaxedordering_disable);
  3515. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
  3516. quirk_relaxedordering_disable);
  3517. /*
  3518. * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
  3519. * where Upstream Transaction Layer Packets with the Relaxed Ordering
  3520. * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
  3521. * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
  3522. * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
  3523. * November 10, 2010). As a result, on this platform we can't use Relaxed
  3524. * Ordering for Upstream TLPs.
  3525. */
  3526. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
  3527. quirk_relaxedordering_disable);
  3528. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
  3529. quirk_relaxedordering_disable);
  3530. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
  3531. quirk_relaxedordering_disable);
  3532. /*
  3533. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3534. * values for the Attribute as were supplied in the header of the
  3535. * corresponding Request, except as explicitly allowed when IDO is used."
  3536. *
  3537. * If a non-compliant device generates a completion with a different
  3538. * attribute than the request, the receiver may accept it (which itself
  3539. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3540. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3541. * device access timeout.
  3542. *
  3543. * If the non-compliant device generates completions with zero attributes
  3544. * (instead of copying the attributes from the request), we can work around
  3545. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3546. * upstream devices so they always generate requests with zero attributes.
  3547. *
  3548. * This affects other devices under the same Root Port, but since these
  3549. * attributes are performance hints, there should be no functional problem.
  3550. *
  3551. * Note that Configuration Space accesses are never supposed to have TLP
  3552. * Attributes, so we're safe waiting till after any Configuration Space
  3553. * accesses to do the Root Port fixup.
  3554. */
  3555. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3556. {
  3557. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3558. if (!root_port) {
  3559. pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
  3560. return;
  3561. }
  3562. pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3563. dev_name(&pdev->dev));
  3564. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3565. PCI_EXP_DEVCTL_RELAX_EN |
  3566. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3567. }
  3568. /*
  3569. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3570. * Completion it generates.
  3571. */
  3572. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3573. {
  3574. /*
  3575. * This mask/compare operation selects for Physical Function 4 on a
  3576. * T5. We only need to fix up the Root Port once for any of the
  3577. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3578. * 0x54xx so we use that one.
  3579. */
  3580. if ((pdev->device & 0xff00) == 0x5400)
  3581. quirk_disable_root_port_attributes(pdev);
  3582. }
  3583. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3584. quirk_chelsio_T5_disable_root_port_attributes);
  3585. /*
  3586. * AMD has indicated that the devices below do not support peer-to-peer
  3587. * in any system where they are found in the southbridge with an AMD
  3588. * IOMMU in the system. Multifunction devices that do not support
  3589. * peer-to-peer between functions can claim to support a subset of ACS.
  3590. * Such devices effectively enable request redirect (RR) and completion
  3591. * redirect (CR) since all transactions are redirected to the upstream
  3592. * root complex.
  3593. *
  3594. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3595. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3596. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3597. *
  3598. * 1002:4385 SBx00 SMBus Controller
  3599. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3600. * 1002:4383 SBx00 Azalia (Intel HDA)
  3601. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3602. * 1002:4384 SBx00 PCI to PCI Bridge
  3603. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3604. *
  3605. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3606. *
  3607. * 1022:780f [AMD] FCH PCI Bridge
  3608. * 1022:7809 [AMD] FCH USB OHCI Controller
  3609. */
  3610. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3611. {
  3612. #ifdef CONFIG_ACPI
  3613. struct acpi_table_header *header = NULL;
  3614. acpi_status status;
  3615. /* Targeting multifunction devices on the SB (appears on root bus) */
  3616. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3617. return -ENODEV;
  3618. /* The IVRS table describes the AMD IOMMU */
  3619. status = acpi_get_table("IVRS", 0, &header);
  3620. if (ACPI_FAILURE(status))
  3621. return -ENODEV;
  3622. /* Filter out flags not applicable to multifunction */
  3623. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3624. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3625. #else
  3626. return -ENODEV;
  3627. #endif
  3628. }
  3629. static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
  3630. {
  3631. /*
  3632. * Effectively selects all downstream ports for whole ThunderX 1
  3633. * family by 0xf800 mask (which represents 8 SoCs), while the lower
  3634. * bits of device ID are used to indicate which subdevice is used
  3635. * within the SoC.
  3636. */
  3637. return (pci_is_pcie(dev) &&
  3638. (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
  3639. ((dev->device & 0xf800) == 0xa000));
  3640. }
  3641. static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
  3642. {
  3643. /*
  3644. * Cavium root ports don't advertise an ACS capability. However,
  3645. * the RTL internally implements similar protection as if ACS had
  3646. * Request Redirection, Completion Redirection, Source Validation,
  3647. * and Upstream Forwarding features enabled. Assert that the
  3648. * hardware implements and enables equivalent ACS functionality for
  3649. * these flags.
  3650. */
  3651. acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
  3652. if (!pci_quirk_cavium_acs_match(dev))
  3653. return -ENOTTY;
  3654. return acs_flags ? 0 : 1;
  3655. }
  3656. static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
  3657. {
  3658. /*
  3659. * X-Gene Root Ports matching this quirk do not allow peer-to-peer
  3660. * transactions with others, allowing masking out these bits as if they
  3661. * were unimplemented in the ACS capability.
  3662. */
  3663. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
  3664. return acs_flags ? 0 : 1;
  3665. }
  3666. /*
  3667. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3668. * transactions and validate bus numbers in requests, but do not provide an
  3669. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3670. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3671. */
  3672. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3673. /* Ibexpeak PCH */
  3674. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3675. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3676. /* Cougarpoint PCH */
  3677. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3678. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3679. /* Pantherpoint PCH */
  3680. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3681. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3682. /* Lynxpoint-H PCH */
  3683. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3684. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3685. /* Lynxpoint-LP PCH */
  3686. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3687. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3688. /* Wildcat PCH */
  3689. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3690. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3691. /* Patsburg (X79) PCH */
  3692. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3693. /* Wellsburg (X99) PCH */
  3694. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3695. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3696. /* Lynx Point (9 series) PCH */
  3697. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3698. };
  3699. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3700. {
  3701. int i;
  3702. /* Filter out a few obvious non-matches first */
  3703. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3704. return false;
  3705. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3706. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3707. return true;
  3708. return false;
  3709. }
  3710. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3711. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3712. {
  3713. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3714. INTEL_PCH_ACS_FLAGS : 0;
  3715. if (!pci_quirk_intel_pch_acs_match(dev))
  3716. return -ENOTTY;
  3717. return acs_flags & ~flags ? 0 : 1;
  3718. }
  3719. /*
  3720. * These QCOM root ports do provide ACS-like features to disable peer
  3721. * transactions and validate bus numbers in requests, but do not provide an
  3722. * actual PCIe ACS capability. Hardware supports source validation but it
  3723. * will report the issue as Completer Abort instead of ACS Violation.
  3724. * Hardware doesn't support peer-to-peer and each root port is a root
  3725. * complex with unique segment numbers. It is not possible for one root
  3726. * port to pass traffic to another root port. All PCIe transactions are
  3727. * terminated inside the root port.
  3728. */
  3729. static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
  3730. {
  3731. u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
  3732. int ret = acs_flags & ~flags ? 0 : 1;
  3733. pci_info(dev, "Using QCOM ACS Quirk (%d)\n", ret);
  3734. return ret;
  3735. }
  3736. /*
  3737. * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
  3738. * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
  3739. * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
  3740. * control registers whereas the PCIe spec packs them into words (Rev 3.0,
  3741. * 7.16 ACS Extended Capability). The bit definitions are correct, but the
  3742. * control register is at offset 8 instead of 6 and we should probably use
  3743. * dword accesses to them. This applies to the following PCI Device IDs, as
  3744. * found in volume 1 of the datasheet[2]:
  3745. *
  3746. * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
  3747. * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
  3748. *
  3749. * N.B. This doesn't fix what lspci shows.
  3750. *
  3751. * The 100 series chipset specification update includes this as errata #23[3].
  3752. *
  3753. * The 200 series chipset (Union Point) has the same bug according to the
  3754. * specification update (Intel 200 Series Chipset Family Platform Controller
  3755. * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
  3756. * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
  3757. * chipset include:
  3758. *
  3759. * 0xa290-0xa29f PCI Express Root port #{0-16}
  3760. * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
  3761. *
  3762. * Mobile chipsets are also affected, 7th & 8th Generation
  3763. * Specification update confirms ACS errata 22, status no fix: (7th Generation
  3764. * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
  3765. * Processor Family I/O for U Quad Core Platforms Specification Update,
  3766. * August 2017, Revision 002, Document#: 334660-002)[6]
  3767. * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
  3768. * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
  3769. * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
  3770. *
  3771. * 0x9d10-0x9d1b PCI Express Root port #{1-12}
  3772. *
  3773. * The 300 series chipset suffers from the same bug so include those root
  3774. * ports here as well.
  3775. *
  3776. * 0xa32c-0xa343 PCI Express Root port #{0-24}
  3777. *
  3778. * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
  3779. * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
  3780. * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
  3781. * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
  3782. * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
  3783. * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
  3784. * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
  3785. */
  3786. static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
  3787. {
  3788. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3789. return false;
  3790. switch (dev->device) {
  3791. case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
  3792. case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
  3793. case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
  3794. case 0xa32c ... 0xa343: /* 300 series */
  3795. return true;
  3796. }
  3797. return false;
  3798. }
  3799. #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
  3800. static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3801. {
  3802. int pos;
  3803. u32 cap, ctrl;
  3804. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  3805. return -ENOTTY;
  3806. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  3807. if (!pos)
  3808. return -ENOTTY;
  3809. /* see pci_acs_flags_enabled() */
  3810. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  3811. acs_flags &= (cap | PCI_ACS_EC);
  3812. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  3813. return acs_flags & ~ctrl ? 0 : 1;
  3814. }
  3815. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3816. {
  3817. /*
  3818. * SV, TB, and UF are not relevant to multifunction endpoints.
  3819. *
  3820. * Multifunction devices are only required to implement RR, CR, and DT
  3821. * in their ACS capability if they support peer-to-peer transactions.
  3822. * Devices matching this quirk have been verified by the vendor to not
  3823. * perform peer-to-peer with other functions, allowing us to mask out
  3824. * these bits as if they were unimplemented in the ACS capability.
  3825. */
  3826. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3827. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3828. return acs_flags ? 0 : 1;
  3829. }
  3830. static const struct pci_dev_acs_enabled {
  3831. u16 vendor;
  3832. u16 device;
  3833. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3834. } pci_dev_acs_enabled[] = {
  3835. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3836. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3837. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3838. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3839. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3840. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3841. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3842. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3843. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3844. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3845. { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
  3846. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3847. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3848. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3849. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3850. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3851. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3852. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3853. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3854. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3855. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3856. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3857. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3858. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3859. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3860. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3861. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3862. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3863. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3864. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3865. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3866. /* 82580 */
  3867. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3868. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3869. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3870. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3871. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3872. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3873. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3874. /* 82576 */
  3875. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3876. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3877. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3878. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3879. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3880. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3881. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3882. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3883. /* 82575 */
  3884. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3885. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3886. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3887. /* I350 */
  3888. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3889. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3890. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3891. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3892. /* 82571 (Quads omitted due to non-ACS switch) */
  3893. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3894. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3895. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3896. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3897. /* I219 */
  3898. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  3899. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  3900. /* QCOM QDF2xxx root ports */
  3901. { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
  3902. { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
  3903. /* Intel PCH root ports */
  3904. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3905. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
  3906. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3907. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3908. /* Cavium ThunderX */
  3909. { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
  3910. /* APM X-Gene */
  3911. { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
  3912. /* Ampere Computing */
  3913. { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
  3914. { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
  3915. { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
  3916. { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
  3917. { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
  3918. { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
  3919. { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
  3920. { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
  3921. { 0 }
  3922. };
  3923. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3924. {
  3925. const struct pci_dev_acs_enabled *i;
  3926. int ret;
  3927. /*
  3928. * Allow devices that do not expose standard PCIe ACS capabilities
  3929. * or control to indicate their support here. Multi-function express
  3930. * devices which do not allow internal peer-to-peer between functions,
  3931. * but do not implement PCIe ACS may wish to return true here.
  3932. */
  3933. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3934. if ((i->vendor == dev->vendor ||
  3935. i->vendor == (u16)PCI_ANY_ID) &&
  3936. (i->device == dev->device ||
  3937. i->device == (u16)PCI_ANY_ID)) {
  3938. ret = i->acs_enabled(dev, acs_flags);
  3939. if (ret >= 0)
  3940. return ret;
  3941. }
  3942. }
  3943. return -ENOTTY;
  3944. }
  3945. /* Config space offset of Root Complex Base Address register */
  3946. #define INTEL_LPC_RCBA_REG 0xf0
  3947. /* 31:14 RCBA address */
  3948. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3949. /* RCBA Enable */
  3950. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3951. /* Backbone Scratch Pad Register */
  3952. #define INTEL_BSPR_REG 0x1104
  3953. /* Backbone Peer Non-Posted Disable */
  3954. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3955. /* Backbone Peer Posted Disable */
  3956. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3957. /* Upstream Peer Decode Configuration Register */
  3958. #define INTEL_UPDCR_REG 0x1114
  3959. /* 5:0 Peer Decode Enable bits */
  3960. #define INTEL_UPDCR_REG_MASK 0x3f
  3961. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3962. {
  3963. u32 rcba, bspr, updcr;
  3964. void __iomem *rcba_mem;
  3965. /*
  3966. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3967. * are D28:F* and therefore get probed before LPC, thus we can't
  3968. * use pci_get_slot()/pci_read_config_dword() here.
  3969. */
  3970. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3971. INTEL_LPC_RCBA_REG, &rcba);
  3972. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3973. return -EINVAL;
  3974. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3975. PAGE_ALIGN(INTEL_UPDCR_REG));
  3976. if (!rcba_mem)
  3977. return -ENOMEM;
  3978. /*
  3979. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3980. * therefore read-only. If both posted and non-posted peer cycles are
  3981. * disallowed, we're ok. If either are allowed, then we need to use
  3982. * the UPDCR to disable peer decodes for each port. This provides the
  3983. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3984. */
  3985. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3986. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3987. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3988. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3989. if (updcr & INTEL_UPDCR_REG_MASK) {
  3990. pci_info(dev, "Disabling UPDCR peer decodes\n");
  3991. updcr &= ~INTEL_UPDCR_REG_MASK;
  3992. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3993. }
  3994. }
  3995. iounmap(rcba_mem);
  3996. return 0;
  3997. }
  3998. /* Miscellaneous Port Configuration register */
  3999. #define INTEL_MPC_REG 0xd8
  4000. /* MPC: Invalid Receive Bus Number Check Enable */
  4001. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  4002. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  4003. {
  4004. u32 mpc;
  4005. /*
  4006. * When enabled, the IRBNCE bit of the MPC register enables the
  4007. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  4008. * ensures that requester IDs fall within the bus number range
  4009. * of the bridge. Enable if not already.
  4010. */
  4011. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  4012. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  4013. pci_info(dev, "Enabling MPC IRBNCE\n");
  4014. mpc |= INTEL_MPC_REG_IRBNCE;
  4015. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  4016. }
  4017. }
  4018. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  4019. {
  4020. if (!pci_quirk_intel_pch_acs_match(dev))
  4021. return -ENOTTY;
  4022. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  4023. pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
  4024. return 0;
  4025. }
  4026. pci_quirk_enable_intel_rp_mpc_acs(dev);
  4027. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  4028. pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
  4029. return 0;
  4030. }
  4031. static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
  4032. {
  4033. int pos;
  4034. u32 cap, ctrl;
  4035. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4036. return -ENOTTY;
  4037. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4038. if (!pos)
  4039. return -ENOTTY;
  4040. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4041. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4042. ctrl |= (cap & PCI_ACS_SV);
  4043. ctrl |= (cap & PCI_ACS_RR);
  4044. ctrl |= (cap & PCI_ACS_CR);
  4045. ctrl |= (cap & PCI_ACS_UF);
  4046. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4047. pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
  4048. return 0;
  4049. }
  4050. static const struct pci_dev_enable_acs {
  4051. u16 vendor;
  4052. u16 device;
  4053. int (*enable_acs)(struct pci_dev *dev);
  4054. } pci_dev_enable_acs[] = {
  4055. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  4056. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
  4057. { 0 }
  4058. };
  4059. int pci_dev_specific_enable_acs(struct pci_dev *dev)
  4060. {
  4061. const struct pci_dev_enable_acs *i;
  4062. int ret;
  4063. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  4064. if ((i->vendor == dev->vendor ||
  4065. i->vendor == (u16)PCI_ANY_ID) &&
  4066. (i->device == dev->device ||
  4067. i->device == (u16)PCI_ANY_ID)) {
  4068. ret = i->enable_acs(dev);
  4069. if (ret >= 0)
  4070. return ret;
  4071. }
  4072. }
  4073. return -ENOTTY;
  4074. }
  4075. /*
  4076. * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
  4077. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  4078. * Next Capability pointer in the MSI Capability Structure should point to
  4079. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  4080. * the list.
  4081. */
  4082. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  4083. {
  4084. int pos, i = 0;
  4085. u8 next_cap;
  4086. u16 reg16, *cap;
  4087. struct pci_cap_saved_state *state;
  4088. /* Bail if the hardware bug is fixed */
  4089. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  4090. return;
  4091. /* Bail if MSI Capability Structure is not found for some reason */
  4092. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  4093. if (!pos)
  4094. return;
  4095. /*
  4096. * Bail if Next Capability pointer in the MSI Capability Structure
  4097. * is not the expected incorrect 0x00.
  4098. */
  4099. pci_read_config_byte(pdev, pos + 1, &next_cap);
  4100. if (next_cap)
  4101. return;
  4102. /*
  4103. * PCIe Capability Structure is expected to be at 0x50 and should
  4104. * terminate the list (Next Capability pointer is 0x00). Verify
  4105. * Capability Id and Next Capability pointer is as expected.
  4106. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  4107. * to correctly set kernel data structures which have already been
  4108. * set incorrectly due to the hardware bug.
  4109. */
  4110. pos = 0x50;
  4111. pci_read_config_word(pdev, pos, &reg16);
  4112. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  4113. u32 status;
  4114. #ifndef PCI_EXP_SAVE_REGS
  4115. #define PCI_EXP_SAVE_REGS 7
  4116. #endif
  4117. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  4118. pdev->pcie_cap = pos;
  4119. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  4120. pdev->pcie_flags_reg = reg16;
  4121. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  4122. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  4123. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  4124. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  4125. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  4126. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  4127. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  4128. return;
  4129. /* Save PCIe cap */
  4130. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  4131. if (!state)
  4132. return;
  4133. state->cap.cap_nr = PCI_CAP_ID_EXP;
  4134. state->cap.cap_extended = 0;
  4135. state->cap.size = size;
  4136. cap = (u16 *)&state->cap.data[0];
  4137. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  4138. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  4139. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  4140. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  4141. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  4142. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  4143. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  4144. hlist_add_head(&state->next, &pdev->saved_cap_space);
  4145. }
  4146. }
  4147. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
  4148. /* FLR may cause some 82579 devices to hang */
  4149. static void quirk_intel_no_flr(struct pci_dev *dev)
  4150. {
  4151. dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
  4152. }
  4153. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
  4154. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
  4155. static void quirk_no_ext_tags(struct pci_dev *pdev)
  4156. {
  4157. struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
  4158. if (!bridge)
  4159. return;
  4160. bridge->no_ext_tags = 1;
  4161. pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
  4162. pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
  4163. }
  4164. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
  4165. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
  4166. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
  4167. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
  4168. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
  4169. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
  4170. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
  4171. #ifdef CONFIG_PCI_ATS
  4172. /*
  4173. * Some devices have a broken ATS implementation causing IOMMU stalls.
  4174. * Don't use ATS for those devices.
  4175. */
  4176. static void quirk_no_ats(struct pci_dev *pdev)
  4177. {
  4178. pci_info(pdev, "disabling ATS (broken on this device)\n");
  4179. pdev->ats_cap = 0;
  4180. }
  4181. /* AMD Stoney platform GPU */
  4182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
  4183. #endif /* CONFIG_PCI_ATS */
  4184. /* Freescale PCIe doesn't support MSI in RC mode */
  4185. static void quirk_fsl_no_msi(struct pci_dev *pdev)
  4186. {
  4187. if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
  4188. pdev->no_msi = 1;
  4189. }
  4190. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
  4191. /*
  4192. * GPUs with integrated HDA controller for streaming audio to attached displays
  4193. * need a device link from the HDA controller (consumer) to the GPU (supplier)
  4194. * so that the GPU is powered up whenever the HDA controller is accessed.
  4195. * The GPU and HDA controller are functions 0 and 1 of the same PCI device.
  4196. * The device link stays in place until shutdown (or removal of the PCI device
  4197. * if it's hotplugged). Runtime PM is allowed by default on the HDA controller
  4198. * to prevent it from permanently keeping the GPU awake.
  4199. */
  4200. static void quirk_gpu_hda(struct pci_dev *hda)
  4201. {
  4202. struct pci_dev *gpu;
  4203. if (PCI_FUNC(hda->devfn) != 1)
  4204. return;
  4205. gpu = pci_get_domain_bus_and_slot(pci_domain_nr(hda->bus),
  4206. hda->bus->number,
  4207. PCI_DEVFN(PCI_SLOT(hda->devfn), 0));
  4208. if (!gpu || (gpu->class >> 16) != PCI_BASE_CLASS_DISPLAY) {
  4209. pci_dev_put(gpu);
  4210. return;
  4211. }
  4212. if (!device_link_add(&hda->dev, &gpu->dev,
  4213. DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
  4214. pci_err(hda, "cannot link HDA to GPU %s\n", pci_name(gpu));
  4215. pm_runtime_allow(&hda->dev);
  4216. pci_dev_put(gpu);
  4217. }
  4218. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  4219. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4220. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
  4221. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4222. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
  4223. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);