phy.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../ps.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "../rtl8723com/phy_common.h"
  32. #include "rf.h"
  33. #include "dm.h"
  34. #include "../rtl8723com/dm_common.h"
  35. #include "table.h"
  36. #include "trx.h"
  37. #include <linux/kernel.h>
  38. static bool _rtl8723be_phy_bb8723b_config_parafile(struct ieee80211_hw *hw);
  39. static bool _rtl8723be_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
  40. static bool _rtl8723be_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  41. u8 configtype);
  42. static bool _rtl8723be_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  43. u8 configtype);
  44. static bool _rtl8723be_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  45. u8 channel, u8 *stage,
  46. u8 *step, u32 *delay);
  47. static void rtl8723be_phy_set_rf_on(struct ieee80211_hw *hw);
  48. static void rtl8723be_phy_set_io(struct ieee80211_hw *hw);
  49. u32 rtl8723be_phy_query_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
  50. u32 regaddr, u32 bitmask)
  51. {
  52. struct rtl_priv *rtlpriv = rtl_priv(hw);
  53. u32 original_value, readback_value, bitshift;
  54. unsigned long flags;
  55. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  56. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  57. regaddr, rfpath, bitmask);
  58. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  59. original_value = rtl8723_phy_rf_serial_read(hw, rfpath, regaddr);
  60. bitshift = rtl8723_phy_calculate_bit_shift(bitmask);
  61. readback_value = (original_value & bitmask) >> bitshift;
  62. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  63. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  64. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  65. regaddr, rfpath, bitmask, original_value);
  66. return readback_value;
  67. }
  68. void rtl8723be_phy_set_rf_reg(struct ieee80211_hw *hw, enum radio_path path,
  69. u32 regaddr, u32 bitmask, u32 data)
  70. {
  71. struct rtl_priv *rtlpriv = rtl_priv(hw);
  72. u32 original_value, bitshift;
  73. unsigned long flags;
  74. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  75. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  76. regaddr, bitmask, data, path);
  77. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  78. if (bitmask != RFREG_OFFSET_MASK) {
  79. original_value = rtl8723_phy_rf_serial_read(hw, path,
  80. regaddr);
  81. bitshift = rtl8723_phy_calculate_bit_shift(bitmask);
  82. data = ((original_value & (~bitmask)) |
  83. (data << bitshift));
  84. }
  85. rtl8723_phy_rf_serial_write(hw, path, regaddr, data);
  86. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  87. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  88. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  89. regaddr, bitmask, data, path);
  90. }
  91. bool rtl8723be_phy_mac_config(struct ieee80211_hw *hw)
  92. {
  93. struct rtl_priv *rtlpriv = rtl_priv(hw);
  94. bool rtstatus = _rtl8723be_phy_config_mac_with_headerfile(hw);
  95. rtl_write_byte(rtlpriv, 0x04CA, 0x0B);
  96. return rtstatus;
  97. }
  98. bool rtl8723be_phy_bb_config(struct ieee80211_hw *hw)
  99. {
  100. bool rtstatus = true;
  101. struct rtl_priv *rtlpriv = rtl_priv(hw);
  102. u16 regval;
  103. u8 b_reg_hwparafile = 1;
  104. u32 tmp;
  105. u8 crystalcap = rtlpriv->efuse.crystalcap;
  106. rtl8723_phy_init_bb_rf_reg_def(hw);
  107. regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  108. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN,
  109. regval | BIT(13) | BIT(0) | BIT(1));
  110. rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
  111. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
  112. FEN_PPLL | FEN_PCIEA | FEN_DIO_PCIE |
  113. FEN_BB_GLB_RSTN | FEN_BBRSTB);
  114. tmp = rtl_read_dword(rtlpriv, 0x4c);
  115. rtl_write_dword(rtlpriv, 0x4c, tmp | BIT(23));
  116. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
  117. if (b_reg_hwparafile == 1)
  118. rtstatus = _rtl8723be_phy_bb8723b_config_parafile(hw);
  119. crystalcap = crystalcap & 0x3F;
  120. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  121. (crystalcap | crystalcap << 6));
  122. return rtstatus;
  123. }
  124. bool rtl8723be_phy_rf_config(struct ieee80211_hw *hw)
  125. {
  126. return rtl8723be_phy_rf6052_config(hw);
  127. }
  128. static bool _rtl8723be_check_positive(struct ieee80211_hw *hw,
  129. const u32 condition1,
  130. const u32 condition2)
  131. {
  132. struct rtl_priv *rtlpriv = rtl_priv(hw);
  133. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  134. u32 cut_ver = ((rtlhal->version & CHIP_VER_RTL_MASK)
  135. >> CHIP_VER_RTL_SHIFT);
  136. u32 intf = (rtlhal->interface == INTF_USB ? BIT(1) : BIT(0));
  137. u8 board_type = ((rtlhal->board_type & BIT(4)) >> 4) << 0 | /* _GLNA */
  138. ((rtlhal->board_type & BIT(3)) >> 3) << 1 | /* _GPA */
  139. ((rtlhal->board_type & BIT(7)) >> 7) << 2 | /* _ALNA */
  140. ((rtlhal->board_type & BIT(6)) >> 6) << 3 | /* _APA */
  141. ((rtlhal->board_type & BIT(2)) >> 2) << 4; /* _BT */
  142. u32 cond1 = condition1, cond2 = condition2;
  143. u32 driver1 = cut_ver << 24 | /* CUT ver */
  144. 0 << 20 | /* interface 2/2 */
  145. 0x04 << 16 | /* platform */
  146. rtlhal->package_type << 12 |
  147. intf << 8 | /* interface 1/2 */
  148. board_type;
  149. u32 driver2 = rtlhal->type_glna << 0 |
  150. rtlhal->type_gpa << 8 |
  151. rtlhal->type_alna << 16 |
  152. rtlhal->type_apa << 24;
  153. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  154. "===> [8812A] CheckPositive (cond1, cond2) = (0x%X 0x%X)\n",
  155. cond1, cond2);
  156. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  157. "===> [8812A] CheckPositive (driver1, driver2) = (0x%X 0x%X)\n",
  158. driver1, driver2);
  159. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  160. " (Platform, Interface) = (0x%X, 0x%X)\n", 0x04, intf);
  161. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  162. " (Board, Package) = (0x%X, 0x%X)\n",
  163. rtlhal->board_type, rtlhal->package_type);
  164. /*============== Value Defined Check ===============*/
  165. /*QFN Type [15:12] and Cut Version [27:24] need to do value check*/
  166. if (((cond1 & 0x0000F000) != 0) && ((cond1 & 0x0000F000) !=
  167. (driver1 & 0x0000F000)))
  168. return false;
  169. if (((cond1 & 0x0F000000) != 0) && ((cond1 & 0x0F000000) !=
  170. (driver1 & 0x0F000000)))
  171. return false;
  172. /*=============== Bit Defined Check ================*/
  173. /* We don't care [31:28] */
  174. cond1 &= 0x00FF0FFF;
  175. driver1 &= 0x00FF0FFF;
  176. if ((cond1 & driver1) == cond1) {
  177. u32 mask = 0;
  178. if ((cond1 & 0x0F) == 0) /* BoardType is DONTCARE*/
  179. return true;
  180. if ((cond1 & BIT(0)) != 0) /*GLNA*/
  181. mask |= 0x000000FF;
  182. if ((cond1 & BIT(1)) != 0) /*GPA*/
  183. mask |= 0x0000FF00;
  184. if ((cond1 & BIT(2)) != 0) /*ALNA*/
  185. mask |= 0x00FF0000;
  186. if ((cond1 & BIT(3)) != 0) /*APA*/
  187. mask |= 0xFF000000;
  188. /* BoardType of each RF path is matched*/
  189. if ((cond2 & mask) == (driver2 & mask))
  190. return true;
  191. else
  192. return false;
  193. }
  194. return false;
  195. }
  196. static void _rtl8723be_config_rf_reg(struct ieee80211_hw *hw, u32 addr,
  197. u32 data, enum radio_path rfpath,
  198. u32 regaddr)
  199. {
  200. if (addr == 0xfe || addr == 0xffe) {
  201. /* In order not to disturb BT music
  202. * when wifi init.(1ant NIC only)
  203. */
  204. mdelay(50);
  205. } else {
  206. rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
  207. udelay(1);
  208. }
  209. }
  210. static void _rtl8723be_config_rf_radio_a(struct ieee80211_hw *hw,
  211. u32 addr, u32 data)
  212. {
  213. u32 content = 0x1000; /*RF Content: radio_a_txt*/
  214. u32 maskforphyset = (u32)(content & 0xE000);
  215. _rtl8723be_config_rf_reg(hw, addr, data, RF90_PATH_A,
  216. addr | maskforphyset);
  217. }
  218. static void _rtl8723be_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
  219. {
  220. struct rtl_priv *rtlpriv = rtl_priv(hw);
  221. struct rtl_phy *rtlphy = &rtlpriv->phy;
  222. u8 band, path, txnum, section;
  223. for (band = BAND_ON_2_4G; band <= BAND_ON_5G; ++band)
  224. for (path = 0; path < TX_PWR_BY_RATE_NUM_RF; ++path)
  225. for (txnum = 0; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
  226. for (section = 0;
  227. section < TX_PWR_BY_RATE_NUM_SECTION;
  228. ++section)
  229. rtlphy->tx_power_by_rate_offset
  230. [band][path][txnum][section] = 0;
  231. }
  232. static void _rtl8723be_config_bb_reg(struct ieee80211_hw *hw,
  233. u32 addr, u32 data)
  234. {
  235. if (addr == 0xfe) {
  236. mdelay(50);
  237. } else if (addr == 0xfd) {
  238. mdelay(5);
  239. } else if (addr == 0xfc) {
  240. mdelay(1);
  241. } else if (addr == 0xfb) {
  242. udelay(50);
  243. } else if (addr == 0xfa) {
  244. udelay(5);
  245. } else if (addr == 0xf9) {
  246. udelay(1);
  247. } else {
  248. rtl_set_bbreg(hw, addr, MASKDWORD, data);
  249. udelay(1);
  250. }
  251. }
  252. static void _rtl8723be_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
  253. u8 band,
  254. u8 path, u8 rate_section,
  255. u8 txnum, u8 value)
  256. {
  257. struct rtl_priv *rtlpriv = rtl_priv(hw);
  258. struct rtl_phy *rtlphy = &rtlpriv->phy;
  259. if (path > RF90_PATH_D) {
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. "Invalid Rf Path %d in phy_SetTxPowerByRatBase()\n",
  262. path);
  263. return;
  264. }
  265. if (band == BAND_ON_2_4G) {
  266. switch (rate_section) {
  267. case CCK:
  268. rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
  269. break;
  270. case OFDM:
  271. rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
  272. break;
  273. case HT_MCS0_MCS7:
  274. rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
  275. break;
  276. case HT_MCS8_MCS15:
  277. rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
  278. break;
  279. default:
  280. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  281. "Invalid RateSection %d in Band 2.4G, Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  282. rate_section, path, txnum);
  283. break;
  284. };
  285. } else {
  286. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  287. "Invalid Band %d in PHY_SetTxPowerByRateBase()\n",
  288. band);
  289. }
  290. }
  291. static u8 _rtl8723be_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
  292. u8 band, u8 path, u8 txnum,
  293. u8 rate_section)
  294. {
  295. struct rtl_priv *rtlpriv = rtl_priv(hw);
  296. struct rtl_phy *rtlphy = &rtlpriv->phy;
  297. u8 value = 0;
  298. if (path > RF90_PATH_D) {
  299. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  300. "Invalid Rf Path %d in PHY_GetTxPowerByRateBase()\n",
  301. path);
  302. return 0;
  303. }
  304. if (band == BAND_ON_2_4G) {
  305. switch (rate_section) {
  306. case CCK:
  307. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
  308. break;
  309. case OFDM:
  310. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
  311. break;
  312. case HT_MCS0_MCS7:
  313. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
  314. break;
  315. case HT_MCS8_MCS15:
  316. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
  317. break;
  318. default:
  319. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  320. "Invalid RateSection %d in Band 2.4G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  321. rate_section, path, txnum);
  322. break;
  323. };
  324. } else {
  325. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  326. "Invalid Band %d in PHY_GetTxPowerByRateBase()\n",
  327. band);
  328. }
  329. return value;
  330. }
  331. static void _rtl8723be_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
  332. {
  333. struct rtl_priv *rtlpriv = rtl_priv(hw);
  334. struct rtl_phy *rtlphy = &rtlpriv->phy;
  335. u16 rawvalue = 0;
  336. u8 base = 0, path = 0;
  337. for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
  338. if (path == RF90_PATH_A) {
  339. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  340. [BAND_ON_2_4G][path][RF_1TX][3] >> 24) & 0xFF;
  341. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  342. _rtl8723be_phy_set_txpower_by_rate_base(hw,
  343. BAND_ON_2_4G, path, CCK, RF_1TX, base);
  344. } else if (path == RF90_PATH_B) {
  345. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  346. [BAND_ON_2_4G][path][RF_1TX][3] >> 0) & 0xFF;
  347. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  348. _rtl8723be_phy_set_txpower_by_rate_base(hw,
  349. BAND_ON_2_4G,
  350. path, CCK,
  351. RF_1TX, base);
  352. }
  353. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  354. [BAND_ON_2_4G][path][RF_1TX][1] >> 24) & 0xFF;
  355. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  356. _rtl8723be_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  357. path, OFDM, RF_1TX,
  358. base);
  359. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  360. [BAND_ON_2_4G][path][RF_1TX][5] >> 24) & 0xFF;
  361. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  362. _rtl8723be_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  363. path, HT_MCS0_MCS7,
  364. RF_1TX, base);
  365. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  366. [BAND_ON_2_4G][path][RF_2TX][7] >> 24) & 0xFF;
  367. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  368. _rtl8723be_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  369. path, HT_MCS8_MCS15,
  370. RF_2TX, base);
  371. }
  372. }
  373. static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
  374. u8 end, u8 base_val)
  375. {
  376. s8 i = 0;
  377. u8 temp_value = 0;
  378. u32 temp_data = 0;
  379. for (i = 3; i >= 0; --i) {
  380. if (i >= start && i <= end) {
  381. /* Get the exact value */
  382. temp_value = (u8)(*data >> (i * 8)) & 0xF;
  383. temp_value += ((u8)((*data >> (i*8 + 4)) & 0xF)) * 10;
  384. /* Change the value to a relative value */
  385. temp_value = (temp_value > base_val) ?
  386. temp_value - base_val :
  387. base_val - temp_value;
  388. } else {
  389. temp_value = (u8)(*data >> (i * 8)) & 0xFF;
  390. }
  391. temp_data <<= 8;
  392. temp_data |= temp_value;
  393. }
  394. *data = temp_data;
  395. }
  396. static void _rtl8723be_phy_convert_txpower_dbm_to_relative_value(
  397. struct ieee80211_hw *hw)
  398. {
  399. struct rtl_priv *rtlpriv = rtl_priv(hw);
  400. struct rtl_phy *rtlphy = &rtlpriv->phy;
  401. u8 base = 0, rfpath = RF90_PATH_A;
  402. base = _rtl8723be_phy_get_txpower_by_rate_base(hw,
  403. BAND_ON_2_4G, rfpath, RF_1TX, CCK);
  404. _phy_convert_txpower_dbm_to_relative_value(
  405. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][2],
  406. 1, 1, base);
  407. _phy_convert_txpower_dbm_to_relative_value(
  408. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][3],
  409. 1, 3, base);
  410. base = _rtl8723be_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfpath,
  411. RF_1TX, OFDM);
  412. _phy_convert_txpower_dbm_to_relative_value(
  413. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][0],
  414. 0, 3, base);
  415. _phy_convert_txpower_dbm_to_relative_value(
  416. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][1],
  417. 0, 3, base);
  418. base = _rtl8723be_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G,
  419. rfpath, RF_1TX, HT_MCS0_MCS7);
  420. _phy_convert_txpower_dbm_to_relative_value(
  421. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][4],
  422. 0, 3, base);
  423. _phy_convert_txpower_dbm_to_relative_value(
  424. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][5],
  425. 0, 3, base);
  426. base = _rtl8723be_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G,
  427. rfpath, RF_2TX,
  428. HT_MCS8_MCS15);
  429. _phy_convert_txpower_dbm_to_relative_value(
  430. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_2TX][6],
  431. 0, 3, base);
  432. _phy_convert_txpower_dbm_to_relative_value(
  433. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_2TX][7],
  434. 0, 3, base);
  435. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  436. "<===_rtl8723be_phy_convert_txpower_dbm_to_relative_value()\n");
  437. }
  438. static void phy_txpower_by_rate_config(struct ieee80211_hw *hw)
  439. {
  440. _rtl8723be_phy_store_txpower_by_rate_base(hw);
  441. _rtl8723be_phy_convert_txpower_dbm_to_relative_value(hw);
  442. }
  443. static bool _rtl8723be_phy_bb8723b_config_parafile(struct ieee80211_hw *hw)
  444. {
  445. struct rtl_priv *rtlpriv = rtl_priv(hw);
  446. struct rtl_phy *rtlphy = &rtlpriv->phy;
  447. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  448. bool rtstatus;
  449. /* switch ant to BT */
  450. if (rtlpriv->rtlhal.interface == INTF_USB) {
  451. rtl_write_dword(rtlpriv, 0x948, 0x0);
  452. } else {
  453. if (rtlpriv->btcoexist.btc_info.single_ant_path == 0)
  454. rtl_write_dword(rtlpriv, 0x948, 0x280);
  455. else
  456. rtl_write_dword(rtlpriv, 0x948, 0x0);
  457. }
  458. rtstatus = _rtl8723be_phy_config_bb_with_headerfile(hw,
  459. BASEBAND_CONFIG_PHY_REG);
  460. if (!rtstatus) {
  461. pr_err("Write BB Reg Fail!!\n");
  462. return false;
  463. }
  464. _rtl8723be_phy_init_tx_power_by_rate(hw);
  465. if (!rtlefuse->autoload_failflag) {
  466. rtlphy->pwrgroup_cnt = 0;
  467. rtstatus = _rtl8723be_phy_config_bb_with_pgheaderfile(hw,
  468. BASEBAND_CONFIG_PHY_REG);
  469. }
  470. phy_txpower_by_rate_config(hw);
  471. if (!rtstatus) {
  472. pr_err("BB_PG Reg Fail!!\n");
  473. return false;
  474. }
  475. rtstatus = _rtl8723be_phy_config_bb_with_headerfile(hw,
  476. BASEBAND_CONFIG_AGC_TAB);
  477. if (!rtstatus) {
  478. pr_err("AGC Table Fail\n");
  479. return false;
  480. }
  481. rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
  482. RFPGA0_XA_HSSIPARAMETER2,
  483. 0x200));
  484. return true;
  485. }
  486. static bool rtl8723be_phy_config_with_headerfile(struct ieee80211_hw *hw,
  487. u32 *array_table,
  488. u16 arraylen,
  489. void (*set_reg)(struct ieee80211_hw *hw, u32 regaddr, u32 data))
  490. {
  491. #define COND_ELSE 2
  492. #define COND_ENDIF 3
  493. int i = 0;
  494. u8 cond;
  495. bool matched = true, skipped = false;
  496. while ((i + 1) < arraylen) {
  497. u32 v1 = array_table[i];
  498. u32 v2 = array_table[i + 1];
  499. if (v1 & (BIT(31) | BIT(30))) {/*positive & negative condition*/
  500. if (v1 & BIT(31)) {/* positive condition*/
  501. cond = (u8)((v1 & (BIT(29) | BIT(28))) >> 28);
  502. if (cond == COND_ENDIF) { /*end*/
  503. matched = true;
  504. skipped = false;
  505. } else if (cond == COND_ELSE) { /*else*/
  506. matched = skipped ? false : true;
  507. } else {/*if , else if*/
  508. if (skipped) {
  509. matched = false;
  510. } else {
  511. if (_rtl8723be_check_positive(
  512. hw, v1, v2)) {
  513. matched = true;
  514. skipped = true;
  515. } else {
  516. matched = false;
  517. skipped = false;
  518. }
  519. }
  520. }
  521. } else if (v1 & BIT(30)) { /*negative condition*/
  522. /*do nothing*/
  523. }
  524. } else {
  525. if (matched)
  526. set_reg(hw, v1, v2);
  527. }
  528. i = i + 2;
  529. }
  530. return true;
  531. }
  532. static bool _rtl8723be_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  533. {
  534. struct rtl_priv *rtlpriv = rtl_priv(hw);
  535. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read rtl8723beMACPHY_Array\n");
  536. return rtl8723be_phy_config_with_headerfile(hw,
  537. RTL8723BEMAC_1T_ARRAY, RTL8723BEMAC_1T_ARRAYLEN,
  538. rtl_write_byte_with_val32);
  539. }
  540. static bool _rtl8723be_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  541. u8 configtype)
  542. {
  543. if (configtype == BASEBAND_CONFIG_PHY_REG)
  544. return rtl8723be_phy_config_with_headerfile(hw,
  545. RTL8723BEPHY_REG_1TARRAY,
  546. RTL8723BEPHY_REG_1TARRAYLEN,
  547. _rtl8723be_config_bb_reg);
  548. else if (configtype == BASEBAND_CONFIG_AGC_TAB)
  549. return rtl8723be_phy_config_with_headerfile(hw,
  550. RTL8723BEAGCTAB_1TARRAY,
  551. RTL8723BEAGCTAB_1TARRAYLEN,
  552. rtl_set_bbreg_with_dwmask);
  553. return false;
  554. }
  555. static u8 _rtl8723be_get_rate_section_index(u32 regaddr)
  556. {
  557. u8 index = 0;
  558. switch (regaddr) {
  559. case RTXAGC_A_RATE18_06:
  560. index = 0;
  561. break;
  562. case RTXAGC_A_RATE54_24:
  563. index = 1;
  564. break;
  565. case RTXAGC_A_CCK1_MCS32:
  566. index = 2;
  567. break;
  568. case RTXAGC_B_CCK11_A_CCK2_11:
  569. index = 3;
  570. break;
  571. case RTXAGC_A_MCS03_MCS00:
  572. index = 4;
  573. break;
  574. case RTXAGC_A_MCS07_MCS04:
  575. index = 5;
  576. break;
  577. case RTXAGC_A_MCS11_MCS08:
  578. index = 6;
  579. break;
  580. case RTXAGC_A_MCS15_MCS12:
  581. index = 7;
  582. break;
  583. case RTXAGC_B_RATE18_06:
  584. index = 0;
  585. break;
  586. case RTXAGC_B_RATE54_24:
  587. index = 1;
  588. break;
  589. case RTXAGC_B_CCK1_55_MCS32:
  590. index = 2;
  591. break;
  592. case RTXAGC_B_MCS03_MCS00:
  593. index = 4;
  594. break;
  595. case RTXAGC_B_MCS07_MCS04:
  596. index = 5;
  597. break;
  598. case RTXAGC_B_MCS11_MCS08:
  599. index = 6;
  600. break;
  601. case RTXAGC_B_MCS15_MCS12:
  602. index = 7;
  603. break;
  604. default:
  605. regaddr &= 0xFFF;
  606. if (regaddr >= 0xC20 && regaddr <= 0xC4C)
  607. index = (u8)((regaddr - 0xC20) / 4);
  608. else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
  609. index = (u8)((regaddr - 0xE20) / 4);
  610. break;
  611. };
  612. return index;
  613. }
  614. static void _rtl8723be_store_tx_power_by_rate(struct ieee80211_hw *hw,
  615. u32 band, u32 rfpath,
  616. u32 txnum, u32 regaddr,
  617. u32 bitmask, u32 data)
  618. {
  619. struct rtl_priv *rtlpriv = rtl_priv(hw);
  620. struct rtl_phy *rtlphy = &rtlpriv->phy;
  621. u8 rate_section = _rtl8723be_get_rate_section_index(regaddr);
  622. if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
  623. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid Band %d\n", band);
  624. return;
  625. }
  626. if (rfpath > MAX_RF_PATH - 1) {
  627. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR,
  628. "Invalid RfPath %d\n", rfpath);
  629. return;
  630. }
  631. if (txnum > MAX_RF_PATH - 1) {
  632. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid TxNum %d\n", txnum);
  633. return;
  634. }
  635. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section] =
  636. data;
  637. }
  638. static bool _rtl8723be_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  639. u8 configtype)
  640. {
  641. struct rtl_priv *rtlpriv = rtl_priv(hw);
  642. int i;
  643. u32 *phy_regarray_table_pg;
  644. u16 phy_regarray_pg_len;
  645. u32 v1 = 0, v2 = 0, v3 = 0, v4 = 0, v5 = 0, v6 = 0;
  646. phy_regarray_pg_len = RTL8723BEPHY_REG_ARRAY_PGLEN;
  647. phy_regarray_table_pg = RTL8723BEPHY_REG_ARRAY_PG;
  648. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  649. for (i = 0; i < phy_regarray_pg_len; i = i + 6) {
  650. v1 = phy_regarray_table_pg[i];
  651. v2 = phy_regarray_table_pg[i+1];
  652. v3 = phy_regarray_table_pg[i+2];
  653. v4 = phy_regarray_table_pg[i+3];
  654. v5 = phy_regarray_table_pg[i+4];
  655. v6 = phy_regarray_table_pg[i+5];
  656. if (v1 < 0xcdcdcdcd) {
  657. if (phy_regarray_table_pg[i] == 0xfe ||
  658. phy_regarray_table_pg[i] == 0xffe)
  659. mdelay(50);
  660. else
  661. _rtl8723be_store_tx_power_by_rate(hw,
  662. v1, v2, v3, v4, v5, v6);
  663. continue;
  664. }
  665. }
  666. } else {
  667. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  668. "configtype != BaseBand_Config_PHY_REG\n");
  669. }
  670. return true;
  671. }
  672. bool rtl8723be_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  673. enum radio_path rfpath)
  674. {
  675. struct rtl_priv *rtlpriv = rtl_priv(hw);
  676. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  677. bool ret = true;
  678. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  679. switch (rfpath) {
  680. case RF90_PATH_A:
  681. ret = rtl8723be_phy_config_with_headerfile(hw,
  682. RTL8723BE_RADIOA_1TARRAY,
  683. RTL8723BE_RADIOA_1TARRAYLEN,
  684. _rtl8723be_config_rf_radio_a);
  685. if (rtlhal->oem_id == RT_CID_819X_HP)
  686. _rtl8723be_config_rf_radio_a(hw, 0x52, 0x7E4BD);
  687. break;
  688. case RF90_PATH_B:
  689. case RF90_PATH_C:
  690. break;
  691. case RF90_PATH_D:
  692. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  693. "switch case %#x not processed\n", rfpath);
  694. break;
  695. }
  696. return ret;
  697. }
  698. void rtl8723be_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  699. {
  700. struct rtl_priv *rtlpriv = rtl_priv(hw);
  701. struct rtl_phy *rtlphy = &rtlpriv->phy;
  702. rtlphy->default_initialgain[0] =
  703. (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  704. rtlphy->default_initialgain[1] =
  705. (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  706. rtlphy->default_initialgain[2] =
  707. (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  708. rtlphy->default_initialgain[3] =
  709. (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  710. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  711. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  712. rtlphy->default_initialgain[0],
  713. rtlphy->default_initialgain[1],
  714. rtlphy->default_initialgain[2],
  715. rtlphy->default_initialgain[3]);
  716. rtlphy->framesync = (u8)rtl_get_bbreg(hw, ROFDM0_RXDETECTOR3,
  717. MASKBYTE0);
  718. rtlphy->framesync_c34 = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR2,
  719. MASKDWORD);
  720. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  721. "Default framesync (0x%x) = 0x%x\n",
  722. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  723. }
  724. static u8 _rtl8723be_phy_get_ratesection_intxpower_byrate(enum radio_path path,
  725. u8 rate)
  726. {
  727. u8 rate_section = 0;
  728. switch (rate) {
  729. case DESC92C_RATE1M:
  730. rate_section = 2;
  731. break;
  732. case DESC92C_RATE2M:
  733. case DESC92C_RATE5_5M:
  734. if (path == RF90_PATH_A)
  735. rate_section = 3;
  736. else if (path == RF90_PATH_B)
  737. rate_section = 2;
  738. break;
  739. case DESC92C_RATE11M:
  740. rate_section = 3;
  741. break;
  742. case DESC92C_RATE6M:
  743. case DESC92C_RATE9M:
  744. case DESC92C_RATE12M:
  745. case DESC92C_RATE18M:
  746. rate_section = 0;
  747. break;
  748. case DESC92C_RATE24M:
  749. case DESC92C_RATE36M:
  750. case DESC92C_RATE48M:
  751. case DESC92C_RATE54M:
  752. rate_section = 1;
  753. break;
  754. case DESC92C_RATEMCS0:
  755. case DESC92C_RATEMCS1:
  756. case DESC92C_RATEMCS2:
  757. case DESC92C_RATEMCS3:
  758. rate_section = 4;
  759. break;
  760. case DESC92C_RATEMCS4:
  761. case DESC92C_RATEMCS5:
  762. case DESC92C_RATEMCS6:
  763. case DESC92C_RATEMCS7:
  764. rate_section = 5;
  765. break;
  766. case DESC92C_RATEMCS8:
  767. case DESC92C_RATEMCS9:
  768. case DESC92C_RATEMCS10:
  769. case DESC92C_RATEMCS11:
  770. rate_section = 6;
  771. break;
  772. case DESC92C_RATEMCS12:
  773. case DESC92C_RATEMCS13:
  774. case DESC92C_RATEMCS14:
  775. case DESC92C_RATEMCS15:
  776. rate_section = 7;
  777. break;
  778. default:
  779. WARN_ONCE(true, "rtl8723be: Rate_Section is Illegal\n");
  780. break;
  781. }
  782. return rate_section;
  783. }
  784. static u8 _rtl8723be_get_txpower_by_rate(struct ieee80211_hw *hw,
  785. enum band_type band,
  786. enum radio_path rfpath, u8 rate)
  787. {
  788. struct rtl_priv *rtlpriv = rtl_priv(hw);
  789. struct rtl_phy *rtlphy = &rtlpriv->phy;
  790. u8 shift = 0, rate_section, tx_num;
  791. s8 tx_pwr_diff = 0;
  792. rate_section = _rtl8723be_phy_get_ratesection_intxpower_byrate(rfpath,
  793. rate);
  794. tx_num = RF_TX_NUM_NONIMPLEMENT;
  795. if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
  796. if (rate >= DESC92C_RATEMCS8 && rate <= DESC92C_RATEMCS15)
  797. tx_num = RF_2TX;
  798. else
  799. tx_num = RF_1TX;
  800. }
  801. switch (rate) {
  802. case DESC92C_RATE6M:
  803. case DESC92C_RATE24M:
  804. case DESC92C_RATEMCS0:
  805. case DESC92C_RATEMCS4:
  806. case DESC92C_RATEMCS8:
  807. case DESC92C_RATEMCS12:
  808. shift = 0;
  809. break;
  810. case DESC92C_RATE1M:
  811. case DESC92C_RATE2M:
  812. case DESC92C_RATE9M:
  813. case DESC92C_RATE36M:
  814. case DESC92C_RATEMCS1:
  815. case DESC92C_RATEMCS5:
  816. case DESC92C_RATEMCS9:
  817. case DESC92C_RATEMCS13:
  818. shift = 8;
  819. break;
  820. case DESC92C_RATE5_5M:
  821. case DESC92C_RATE12M:
  822. case DESC92C_RATE48M:
  823. case DESC92C_RATEMCS2:
  824. case DESC92C_RATEMCS6:
  825. case DESC92C_RATEMCS10:
  826. case DESC92C_RATEMCS14:
  827. shift = 16;
  828. break;
  829. case DESC92C_RATE11M:
  830. case DESC92C_RATE18M:
  831. case DESC92C_RATE54M:
  832. case DESC92C_RATEMCS3:
  833. case DESC92C_RATEMCS7:
  834. case DESC92C_RATEMCS11:
  835. case DESC92C_RATEMCS15:
  836. shift = 24;
  837. break;
  838. default:
  839. WARN_ONCE(true, "rtl8723be: Rate_Section is Illegal\n");
  840. break;
  841. }
  842. tx_pwr_diff = (u8)(rtlphy->tx_power_by_rate_offset[band][rfpath][tx_num]
  843. [rate_section] >> shift) & 0xff;
  844. return tx_pwr_diff;
  845. }
  846. static u8 _rtl8723be_get_txpower_index(struct ieee80211_hw *hw, u8 path,
  847. u8 rate, u8 bandwidth, u8 channel)
  848. {
  849. struct rtl_priv *rtlpriv = rtl_priv(hw);
  850. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  851. u8 index = (channel - 1);
  852. u8 txpower = 0;
  853. u8 power_diff_byrate = 0;
  854. if (channel > 14 || channel < 1) {
  855. index = 0;
  856. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  857. "Illegal channel!\n");
  858. }
  859. if (RX_HAL_IS_CCK_RATE(rate))
  860. txpower = rtlefuse->txpwrlevel_cck[path][index];
  861. else if (DESC92C_RATE6M <= rate)
  862. txpower = rtlefuse->txpwrlevel_ht40_1s[path][index];
  863. else
  864. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  865. "invalid rate\n");
  866. if (DESC92C_RATE6M <= rate && rate <= DESC92C_RATE54M &&
  867. !RX_HAL_IS_CCK_RATE(rate))
  868. txpower += rtlefuse->txpwr_legacyhtdiff[0][TX_1S];
  869. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  870. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  871. txpower += rtlefuse->txpwr_ht20diff[0][TX_1S];
  872. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  873. txpower += rtlefuse->txpwr_ht20diff[0][TX_2S];
  874. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  875. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  876. txpower += rtlefuse->txpwr_ht40diff[0][TX_1S];
  877. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  878. txpower += rtlefuse->txpwr_ht40diff[0][TX_2S];
  879. }
  880. if (rtlefuse->eeprom_regulatory != 2)
  881. power_diff_byrate = _rtl8723be_get_txpower_by_rate(hw,
  882. BAND_ON_2_4G,
  883. path, rate);
  884. txpower += power_diff_byrate;
  885. if (txpower > MAX_POWER_INDEX)
  886. txpower = MAX_POWER_INDEX;
  887. return txpower;
  888. }
  889. static void _rtl8723be_phy_set_txpower_index(struct ieee80211_hw *hw,
  890. u8 power_index, u8 path, u8 rate)
  891. {
  892. struct rtl_priv *rtlpriv = rtl_priv(hw);
  893. if (path == RF90_PATH_A) {
  894. switch (rate) {
  895. case DESC92C_RATE1M:
  896. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_CCK1_MCS32,
  897. MASKBYTE1, power_index);
  898. break;
  899. case DESC92C_RATE2M:
  900. rtl8723_phy_set_bb_reg(hw, RTXAGC_B_CCK11_A_CCK2_11,
  901. MASKBYTE1, power_index);
  902. break;
  903. case DESC92C_RATE5_5M:
  904. rtl8723_phy_set_bb_reg(hw, RTXAGC_B_CCK11_A_CCK2_11,
  905. MASKBYTE2, power_index);
  906. break;
  907. case DESC92C_RATE11M:
  908. rtl8723_phy_set_bb_reg(hw, RTXAGC_B_CCK11_A_CCK2_11,
  909. MASKBYTE3, power_index);
  910. break;
  911. case DESC92C_RATE6M:
  912. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  913. MASKBYTE0, power_index);
  914. break;
  915. case DESC92C_RATE9M:
  916. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  917. MASKBYTE1, power_index);
  918. break;
  919. case DESC92C_RATE12M:
  920. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  921. MASKBYTE2, power_index);
  922. break;
  923. case DESC92C_RATE18M:
  924. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  925. MASKBYTE3, power_index);
  926. break;
  927. case DESC92C_RATE24M:
  928. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  929. MASKBYTE0, power_index);
  930. break;
  931. case DESC92C_RATE36M:
  932. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  933. MASKBYTE1, power_index);
  934. break;
  935. case DESC92C_RATE48M:
  936. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  937. MASKBYTE2, power_index);
  938. break;
  939. case DESC92C_RATE54M:
  940. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  941. MASKBYTE3, power_index);
  942. break;
  943. case DESC92C_RATEMCS0:
  944. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  945. MASKBYTE0, power_index);
  946. break;
  947. case DESC92C_RATEMCS1:
  948. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  949. MASKBYTE1, power_index);
  950. break;
  951. case DESC92C_RATEMCS2:
  952. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  953. MASKBYTE2, power_index);
  954. break;
  955. case DESC92C_RATEMCS3:
  956. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  957. MASKBYTE3, power_index);
  958. break;
  959. case DESC92C_RATEMCS4:
  960. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  961. MASKBYTE0, power_index);
  962. break;
  963. case DESC92C_RATEMCS5:
  964. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  965. MASKBYTE1, power_index);
  966. break;
  967. case DESC92C_RATEMCS6:
  968. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  969. MASKBYTE2, power_index);
  970. break;
  971. case DESC92C_RATEMCS7:
  972. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  973. MASKBYTE3, power_index);
  974. break;
  975. case DESC92C_RATEMCS8:
  976. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  977. MASKBYTE0, power_index);
  978. break;
  979. case DESC92C_RATEMCS9:
  980. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  981. MASKBYTE1, power_index);
  982. break;
  983. case DESC92C_RATEMCS10:
  984. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  985. MASKBYTE2, power_index);
  986. break;
  987. case DESC92C_RATEMCS11:
  988. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  989. MASKBYTE3, power_index);
  990. break;
  991. default:
  992. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid Rate!!\n");
  993. break;
  994. }
  995. } else {
  996. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid RFPath!!\n");
  997. }
  998. }
  999. void rtl8723be_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  1000. {
  1001. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1002. u8 cck_rates[] = {DESC92C_RATE1M, DESC92C_RATE2M,
  1003. DESC92C_RATE5_5M, DESC92C_RATE11M};
  1004. u8 ofdm_rates[] = {DESC92C_RATE6M, DESC92C_RATE9M,
  1005. DESC92C_RATE12M, DESC92C_RATE18M,
  1006. DESC92C_RATE24M, DESC92C_RATE36M,
  1007. DESC92C_RATE48M, DESC92C_RATE54M};
  1008. u8 ht_rates_1t[] = {DESC92C_RATEMCS0, DESC92C_RATEMCS1,
  1009. DESC92C_RATEMCS2, DESC92C_RATEMCS3,
  1010. DESC92C_RATEMCS4, DESC92C_RATEMCS5,
  1011. DESC92C_RATEMCS6, DESC92C_RATEMCS7};
  1012. u8 i;
  1013. u8 power_index;
  1014. if (!rtlefuse->txpwr_fromeprom)
  1015. return;
  1016. for (i = 0; i < ARRAY_SIZE(cck_rates); i++) {
  1017. power_index = _rtl8723be_get_txpower_index(hw, RF90_PATH_A,
  1018. cck_rates[i],
  1019. rtl_priv(hw)->phy.current_chan_bw,
  1020. channel);
  1021. _rtl8723be_phy_set_txpower_index(hw, power_index, RF90_PATH_A,
  1022. cck_rates[i]);
  1023. }
  1024. for (i = 0; i < ARRAY_SIZE(ofdm_rates); i++) {
  1025. power_index = _rtl8723be_get_txpower_index(hw, RF90_PATH_A,
  1026. ofdm_rates[i],
  1027. rtl_priv(hw)->phy.current_chan_bw,
  1028. channel);
  1029. _rtl8723be_phy_set_txpower_index(hw, power_index, RF90_PATH_A,
  1030. ofdm_rates[i]);
  1031. }
  1032. for (i = 0; i < ARRAY_SIZE(ht_rates_1t); i++) {
  1033. power_index = _rtl8723be_get_txpower_index(hw, RF90_PATH_A,
  1034. ht_rates_1t[i],
  1035. rtl_priv(hw)->phy.current_chan_bw,
  1036. channel);
  1037. _rtl8723be_phy_set_txpower_index(hw, power_index, RF90_PATH_A,
  1038. ht_rates_1t[i]);
  1039. }
  1040. }
  1041. void rtl8723be_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  1042. {
  1043. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1044. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1045. enum io_type iotype;
  1046. if (!is_hal_stop(rtlhal)) {
  1047. switch (operation) {
  1048. case SCAN_OPT_BACKUP_BAND0:
  1049. iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  1050. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1051. (u8 *)&iotype);
  1052. break;
  1053. case SCAN_OPT_RESTORE:
  1054. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  1055. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1056. (u8 *)&iotype);
  1057. break;
  1058. default:
  1059. pr_err("Unknown Scan Backup operation.\n");
  1060. break;
  1061. }
  1062. }
  1063. }
  1064. void rtl8723be_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  1065. {
  1066. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1067. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1068. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1069. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1070. u8 reg_bw_opmode;
  1071. u8 reg_prsr_rsc;
  1072. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1073. "Switch to %s bandwidth\n",
  1074. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  1075. "20MHz" : "40MHz");
  1076. if (is_hal_stop(rtlhal)) {
  1077. rtlphy->set_bwmode_inprogress = false;
  1078. return;
  1079. }
  1080. reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
  1081. reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
  1082. switch (rtlphy->current_chan_bw) {
  1083. case HT_CHANNEL_WIDTH_20:
  1084. reg_bw_opmode |= BW_OPMODE_20MHZ;
  1085. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1086. break;
  1087. case HT_CHANNEL_WIDTH_20_40:
  1088. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  1089. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1090. reg_prsr_rsc = (reg_prsr_rsc & 0x90) |
  1091. (mac->cur_40_prime_sc << 5);
  1092. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
  1093. break;
  1094. default:
  1095. pr_err("unknown bandwidth: %#X\n",
  1096. rtlphy->current_chan_bw);
  1097. break;
  1098. }
  1099. switch (rtlphy->current_chan_bw) {
  1100. case HT_CHANNEL_WIDTH_20:
  1101. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  1102. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  1103. /* rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);*/
  1104. break;
  1105. case HT_CHANNEL_WIDTH_20_40:
  1106. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  1107. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  1108. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  1109. (mac->cur_40_prime_sc >> 1));
  1110. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
  1111. /*rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);*/
  1112. rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
  1113. (mac->cur_40_prime_sc ==
  1114. HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
  1115. break;
  1116. default:
  1117. pr_err("unknown bandwidth: %#X\n",
  1118. rtlphy->current_chan_bw);
  1119. break;
  1120. }
  1121. rtl8723be_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  1122. rtlphy->set_bwmode_inprogress = false;
  1123. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
  1124. }
  1125. void rtl8723be_phy_set_bw_mode(struct ieee80211_hw *hw,
  1126. enum nl80211_channel_type ch_type)
  1127. {
  1128. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1129. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1130. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1131. u8 tmp_bw = rtlphy->current_chan_bw;
  1132. if (rtlphy->set_bwmode_inprogress)
  1133. return;
  1134. rtlphy->set_bwmode_inprogress = true;
  1135. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1136. rtl8723be_phy_set_bw_mode_callback(hw);
  1137. } else {
  1138. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1139. "false driver sleep or unload\n");
  1140. rtlphy->set_bwmode_inprogress = false;
  1141. rtlphy->current_chan_bw = tmp_bw;
  1142. }
  1143. }
  1144. void rtl8723be_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  1145. {
  1146. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1147. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1148. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1149. u32 delay = 0;
  1150. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1151. "switch to channel%d\n", rtlphy->current_channel);
  1152. if (is_hal_stop(rtlhal))
  1153. return;
  1154. do {
  1155. if (!rtlphy->sw_chnl_inprogress)
  1156. break;
  1157. if (!_rtl8723be_phy_sw_chnl_step_by_step(hw,
  1158. rtlphy->current_channel,
  1159. &rtlphy->sw_chnl_stage,
  1160. &rtlphy->sw_chnl_step,
  1161. &delay)) {
  1162. if (delay > 0)
  1163. mdelay(delay);
  1164. else
  1165. continue;
  1166. } else {
  1167. rtlphy->sw_chnl_inprogress = false;
  1168. }
  1169. break;
  1170. } while (true);
  1171. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  1172. }
  1173. u8 rtl8723be_phy_sw_chnl(struct ieee80211_hw *hw)
  1174. {
  1175. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1176. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1177. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1178. if (rtlphy->sw_chnl_inprogress)
  1179. return 0;
  1180. if (rtlphy->set_bwmode_inprogress)
  1181. return 0;
  1182. WARN_ONCE((rtlphy->current_channel > 14),
  1183. "rtl8723be: WIRELESS_MODE_G but channel>14");
  1184. rtlphy->sw_chnl_inprogress = true;
  1185. rtlphy->sw_chnl_stage = 0;
  1186. rtlphy->sw_chnl_step = 0;
  1187. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1188. rtl8723be_phy_sw_chnl_callback(hw);
  1189. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1190. "sw_chnl_inprogress false schedule workitem current channel %d\n",
  1191. rtlphy->current_channel);
  1192. rtlphy->sw_chnl_inprogress = false;
  1193. } else {
  1194. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1195. "sw_chnl_inprogress false driver sleep or unload\n");
  1196. rtlphy->sw_chnl_inprogress = false;
  1197. }
  1198. return 1;
  1199. }
  1200. static bool _rtl8723be_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  1201. u8 channel, u8 *stage,
  1202. u8 *step, u32 *delay)
  1203. {
  1204. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1205. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1206. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  1207. u32 precommoncmdcnt;
  1208. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  1209. u32 postcommoncmdcnt;
  1210. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  1211. u32 rfdependcmdcnt;
  1212. struct swchnlcmd *currentcmd = NULL;
  1213. u8 rfpath;
  1214. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  1215. precommoncmdcnt = 0;
  1216. rtl8723_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1217. MAX_PRECMD_CNT,
  1218. CMDID_SET_TXPOWEROWER_LEVEL,
  1219. 0, 0, 0);
  1220. rtl8723_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1221. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  1222. postcommoncmdcnt = 0;
  1223. rtl8723_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  1224. MAX_POSTCMD_CNT, CMDID_END,
  1225. 0, 0, 0);
  1226. rfdependcmdcnt = 0;
  1227. WARN_ONCE((channel < 1 || channel > 14),
  1228. "rtl8723be: illegal channel for Zebra: %d\n", channel);
  1229. rtl8723_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1230. MAX_RFDEPENDCMD_CNT,
  1231. CMDID_RF_WRITEREG,
  1232. RF_CHNLBW, channel, 10);
  1233. rtl8723_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1234. MAX_RFDEPENDCMD_CNT,
  1235. CMDID_END, 0, 0, 0);
  1236. do {
  1237. switch (*stage) {
  1238. case 0:
  1239. currentcmd = &precommoncmd[*step];
  1240. break;
  1241. case 1:
  1242. currentcmd = &rfdependcmd[*step];
  1243. break;
  1244. case 2:
  1245. currentcmd = &postcommoncmd[*step];
  1246. break;
  1247. default:
  1248. pr_err("Invalid 'stage' = %d, Check it!\n",
  1249. *stage);
  1250. return true;
  1251. }
  1252. if (currentcmd->cmdid == CMDID_END) {
  1253. if ((*stage) == 2) {
  1254. return true;
  1255. } else {
  1256. (*stage)++;
  1257. (*step) = 0;
  1258. continue;
  1259. }
  1260. }
  1261. switch (currentcmd->cmdid) {
  1262. case CMDID_SET_TXPOWEROWER_LEVEL:
  1263. rtl8723be_phy_set_txpower_level(hw, channel);
  1264. break;
  1265. case CMDID_WRITEPORT_ULONG:
  1266. rtl_write_dword(rtlpriv, currentcmd->para1,
  1267. currentcmd->para2);
  1268. break;
  1269. case CMDID_WRITEPORT_USHORT:
  1270. rtl_write_word(rtlpriv, currentcmd->para1,
  1271. (u16)currentcmd->para2);
  1272. break;
  1273. case CMDID_WRITEPORT_UCHAR:
  1274. rtl_write_byte(rtlpriv, currentcmd->para1,
  1275. (u8)currentcmd->para2);
  1276. break;
  1277. case CMDID_RF_WRITEREG:
  1278. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  1279. rtlphy->rfreg_chnlval[rfpath] =
  1280. ((rtlphy->rfreg_chnlval[rfpath] &
  1281. 0xfffffc00) | currentcmd->para2);
  1282. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  1283. currentcmd->para1,
  1284. RFREG_OFFSET_MASK,
  1285. rtlphy->rfreg_chnlval[rfpath]);
  1286. }
  1287. break;
  1288. default:
  1289. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1290. "switch case %#x not processed\n",
  1291. currentcmd->cmdid);
  1292. break;
  1293. }
  1294. break;
  1295. } while (true);
  1296. (*delay) = currentcmd->msdelay;
  1297. (*step)++;
  1298. return false;
  1299. }
  1300. static u8 _rtl8723be_phy_path_a_iqk(struct ieee80211_hw *hw)
  1301. {
  1302. u32 reg_eac, reg_e94, reg_e9c, tmp;
  1303. u8 result = 0x00;
  1304. /* leave IQK mode */
  1305. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1306. /* switch to path A */
  1307. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000000);
  1308. /* enable path A PA in TXIQK mode */
  1309. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1310. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x20000);
  1311. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0003f);
  1312. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xc7f87);
  1313. /* 1. TX IQK */
  1314. /* path-A IQK setting */
  1315. /* IQK setting */
  1316. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1317. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1318. /* path-A IQK setting */
  1319. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1320. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1321. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1322. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1323. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x821403ea);
  1324. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28160000);
  1325. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1326. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1327. /* LO calibration setting */
  1328. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1329. /* enter IQK mode */
  1330. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1331. /* One shot, path A LOK & IQK */
  1332. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1333. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1334. mdelay(IQK_DELAY_TIME);
  1335. /* leave IQK mode */
  1336. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1337. /* Check failed */
  1338. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1339. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  1340. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  1341. if (!(reg_eac & BIT(28)) &&
  1342. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1343. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1344. result |= 0x01;
  1345. else /* if Tx not OK, ignore Rx */
  1346. return result;
  1347. /* Allen 20131125 */
  1348. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1349. if ((tmp & 0x200) > 0)
  1350. tmp = 0x400 - tmp;
  1351. if (!(reg_eac & BIT(28)) &&
  1352. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1353. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1354. (tmp < 0xf))
  1355. result |= 0x01;
  1356. else /* if Tx not OK, ignore Rx */
  1357. return result;
  1358. return result;
  1359. }
  1360. /* bit0 = 1 => Tx OK, bit1 = 1 => Rx OK */
  1361. static u8 _rtl8723be_phy_path_a_rx_iqk(struct ieee80211_hw *hw)
  1362. {
  1363. u32 reg_eac, reg_e94, reg_e9c, reg_ea4, u32tmp, tmp;
  1364. u8 result = 0x00;
  1365. /* leave IQK mode */
  1366. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1367. /* switch to path A */
  1368. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000000);
  1369. /* 1 Get TXIMR setting */
  1370. /* modify RXIQK mode table */
  1371. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x1);
  1372. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1373. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1374. /* LNA2 off, PA on for Dcut */
  1375. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7fb7);
  1376. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1377. /* IQK setting */
  1378. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1379. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1380. /* path-A IQK setting */
  1381. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1382. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1383. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1384. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1385. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160ff0);
  1386. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28110000);
  1387. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1388. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1389. /* LO calibration setting */
  1390. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1391. /* enter IQK mode */
  1392. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1393. /* One shot, path A LOK & IQK */
  1394. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1395. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1396. mdelay(IQK_DELAY_TIME);
  1397. /* leave IQK mode */
  1398. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1399. /* Check failed */
  1400. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1401. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1402. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1403. if (!(reg_eac & BIT(28)) &&
  1404. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1405. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1406. result |= 0x01;
  1407. else /* if Tx not OK, ignore Rx */
  1408. return result;
  1409. /* Allen 20131125 */
  1410. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1411. if ((tmp & 0x200) > 0)
  1412. tmp = 0x400 - tmp;
  1413. if (!(reg_eac & BIT(28)) &&
  1414. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1415. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1416. (tmp < 0xf))
  1417. result |= 0x01;
  1418. else /* if Tx not OK, ignore Rx */
  1419. return result;
  1420. u32tmp = 0x80007C00 | (reg_e94 & 0x3FF0000) |
  1421. ((reg_e9c & 0x3FF0000) >> 16);
  1422. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32tmp);
  1423. /* 1 RX IQK */
  1424. /* modify RXIQK mode table */
  1425. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1426. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x1);
  1427. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1428. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1429. /* LAN2 on, PA off for Dcut */
  1430. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7d77);
  1431. /* PA, PAD setting */
  1432. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0xf80);
  1433. rtl_set_rfreg(hw, RF90_PATH_A, 0x55, RFREG_OFFSET_MASK, 0x4021f);
  1434. /* IQK setting */
  1435. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1436. /* path-A IQK setting */
  1437. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1438. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1439. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1440. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1441. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82110000);
  1442. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x2816001f);
  1443. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1444. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1445. /* LO calibration setting */
  1446. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a8d1);
  1447. /* enter IQK mode */
  1448. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1449. /* One shot, path A LOK & IQK */
  1450. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1451. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1452. mdelay(IQK_DELAY_TIME);
  1453. /* leave IQK mode */
  1454. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1455. /* Check failed */
  1456. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1457. reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
  1458. /* leave IQK mode */
  1459. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1460. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x780);
  1461. /* Allen 20131125 */
  1462. tmp = (reg_eac & 0x03FF0000) >> 16;
  1463. if ((tmp & 0x200) > 0)
  1464. tmp = 0x400 - tmp;
  1465. /* if Tx is OK, check whether Rx is OK */
  1466. if (!(reg_eac & BIT(27)) &&
  1467. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1468. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1469. result |= 0x02;
  1470. else if (!(reg_eac & BIT(27)) &&
  1471. (((reg_ea4 & 0x03FF0000) >> 16) < 0x110) &&
  1472. (((reg_ea4 & 0x03FF0000) >> 16) > 0xf0) &&
  1473. (tmp < 0xf))
  1474. result |= 0x02;
  1475. return result;
  1476. }
  1477. static u8 _rtl8723be_phy_path_b_iqk(struct ieee80211_hw *hw)
  1478. {
  1479. u32 reg_eac, reg_e94, reg_e9c, tmp;
  1480. u8 result = 0x00;
  1481. /* leave IQK mode */
  1482. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1483. /* switch to path B */
  1484. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000280);
  1485. /* enable path B PA in TXIQK mode */
  1486. rtl_set_rfreg(hw, RF90_PATH_A, 0xed, RFREG_OFFSET_MASK, 0x00020);
  1487. rtl_set_rfreg(hw, RF90_PATH_A, 0x43, RFREG_OFFSET_MASK, 0x40fc1);
  1488. /* 1 Tx IQK */
  1489. /* IQK setting */
  1490. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1491. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1492. /* path-A IQK setting */
  1493. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1494. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1495. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1496. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1497. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x821403ea);
  1498. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28110000);
  1499. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1500. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1501. /* LO calibration setting */
  1502. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1503. /* enter IQK mode */
  1504. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1505. /* One shot, path B LOK & IQK */
  1506. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1507. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1508. mdelay(IQK_DELAY_TIME);
  1509. /* leave IQK mode */
  1510. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1511. /* Check failed */
  1512. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1513. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1514. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1515. if (!(reg_eac & BIT(28)) &&
  1516. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1517. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1518. result |= 0x01;
  1519. else
  1520. return result;
  1521. /* Allen 20131125 */
  1522. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1523. if ((tmp & 0x200) > 0)
  1524. tmp = 0x400 - tmp;
  1525. if (!(reg_eac & BIT(28)) &&
  1526. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1527. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1528. (tmp < 0xf))
  1529. result |= 0x01;
  1530. else
  1531. return result;
  1532. return result;
  1533. }
  1534. /* bit0 = 1 => Tx OK, bit1 = 1 => Rx OK */
  1535. static u8 _rtl8723be_phy_path_b_rx_iqk(struct ieee80211_hw *hw)
  1536. {
  1537. u32 reg_e94, reg_e9c, reg_ea4, reg_eac, u32tmp, tmp;
  1538. u8 result = 0x00;
  1539. /* leave IQK mode */
  1540. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1541. /* switch to path B */
  1542. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000280);
  1543. /* 1 Get TXIMR setting */
  1544. /* modify RXIQK mode table */
  1545. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1546. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1547. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1548. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ff7);
  1549. /* open PA S1 & SMIXER */
  1550. rtl_set_rfreg(hw, RF90_PATH_A, 0xed, RFREG_OFFSET_MASK, 0x00020);
  1551. rtl_set_rfreg(hw, RF90_PATH_A, 0x43, RFREG_OFFSET_MASK, 0x60fed);
  1552. /* IQK setting */
  1553. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1554. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1555. /* path-B IQK setting */
  1556. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1557. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1558. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1559. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1560. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160ff0);
  1561. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28110000);
  1562. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1563. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1564. /* LO calibration setting */
  1565. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1566. /* enter IQK mode */
  1567. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1568. /* One shot, path B TXIQK @ RXIQK */
  1569. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1570. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1571. mdelay(IQK_DELAY_TIME);
  1572. /* leave IQK mode */
  1573. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1574. /* Check failed */
  1575. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1576. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1577. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1578. if (!(reg_eac & BIT(28)) &&
  1579. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1580. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1581. result |= 0x01;
  1582. else /* if Tx not OK, ignore Rx */
  1583. return result;
  1584. /* Allen 20131125 */
  1585. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1586. if ((tmp & 0x200) > 0)
  1587. tmp = 0x400 - tmp;
  1588. if (!(reg_eac & BIT(28)) &&
  1589. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1590. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1591. (tmp < 0xf))
  1592. result |= 0x01;
  1593. else
  1594. return result;
  1595. u32tmp = 0x80007C00 | (reg_e94 & 0x3FF0000) |
  1596. ((reg_e9c & 0x3FF0000) >> 16);
  1597. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32tmp);
  1598. /* 1 RX IQK */
  1599. /* <20121009, Kordan> RF Mode = 3 */
  1600. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1601. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x1);
  1602. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1603. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1604. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7d77);
  1605. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x0);
  1606. /* open PA S1 & close SMIXER */
  1607. rtl_set_rfreg(hw, RF90_PATH_A, 0xed, RFREG_OFFSET_MASK, 0x00020);
  1608. rtl_set_rfreg(hw, RF90_PATH_A, 0x43, RFREG_OFFSET_MASK, 0x60fbd);
  1609. /* IQK setting */
  1610. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1611. /* path-B IQK setting */
  1612. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1613. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1614. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1615. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1616. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82110000);
  1617. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x2816001f);
  1618. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1619. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1620. /* LO calibration setting */
  1621. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a8d1);
  1622. /* enter IQK mode */
  1623. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1624. /* One shot, path B LOK & IQK */
  1625. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1626. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1627. mdelay(IQK_DELAY_TIME);
  1628. /* leave IQK mode */
  1629. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1630. /* Check failed */
  1631. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1632. reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
  1633. /* Allen 20131125 */
  1634. tmp = (reg_eac & 0x03FF0000) >> 16;
  1635. if ((tmp & 0x200) > 0)
  1636. tmp = 0x400 - tmp;
  1637. /* if Tx is OK, check whether Rx is OK */
  1638. if (!(reg_eac & BIT(27)) &&
  1639. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1640. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1641. result |= 0x02;
  1642. else if (!(reg_eac & BIT(27)) &&
  1643. (((reg_ea4 & 0x03FF0000) >> 16) < 0x110) &&
  1644. (((reg_ea4 & 0x03FF0000) >> 16) > 0xf0) &&
  1645. (tmp < 0xf))
  1646. result |= 0x02;
  1647. else
  1648. return result;
  1649. return result;
  1650. }
  1651. static void _rtl8723be_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  1652. bool b_iqk_ok,
  1653. long result[][8],
  1654. u8 final_candidate,
  1655. bool btxonly)
  1656. {
  1657. u32 oldval_1, x, tx1_a, reg;
  1658. long y, tx1_c;
  1659. if (final_candidate == 0xFF) {
  1660. return;
  1661. } else if (b_iqk_ok) {
  1662. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  1663. MASKDWORD) >> 22) & 0x3FF;
  1664. x = result[final_candidate][4];
  1665. if ((x & 0x00000200) != 0)
  1666. x = x | 0xFFFFFC00;
  1667. tx1_a = (x * oldval_1) >> 8;
  1668. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x3FF, tx1_a);
  1669. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  1670. ((x * oldval_1 >> 7) & 0x1));
  1671. y = result[final_candidate][5];
  1672. if ((y & 0x00000200) != 0)
  1673. y = y | 0xFFFFFC00;
  1674. tx1_c = (y * oldval_1) >> 8;
  1675. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  1676. ((tx1_c & 0x3C0) >> 6));
  1677. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  1678. (tx1_c & 0x3F));
  1679. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  1680. ((y * oldval_1 >> 7) & 0x1));
  1681. if (btxonly)
  1682. return;
  1683. reg = result[final_candidate][6];
  1684. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  1685. reg = result[final_candidate][7] & 0x3F;
  1686. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  1687. reg = (result[final_candidate][7] >> 6) & 0xF;
  1688. /* rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg); */
  1689. }
  1690. }
  1691. static bool _rtl8723be_phy_simularity_compare(struct ieee80211_hw *hw,
  1692. long result[][8], u8 c1, u8 c2)
  1693. {
  1694. u32 i, j, diff, simularity_bitmap, bound = 0;
  1695. u8 final_candidate[2] = {0xFF, 0xFF}; /* for path A and path B */
  1696. bool bresult = true; /* is2t = true*/
  1697. s32 tmp1 = 0, tmp2 = 0;
  1698. bound = 8;
  1699. simularity_bitmap = 0;
  1700. for (i = 0; i < bound; i++) {
  1701. if ((i == 1) || (i == 3) || (i == 5) || (i == 7)) {
  1702. if ((result[c1][i] & 0x00000200) != 0)
  1703. tmp1 = result[c1][i] | 0xFFFFFC00;
  1704. else
  1705. tmp1 = result[c1][i];
  1706. if ((result[c2][i] & 0x00000200) != 0)
  1707. tmp2 = result[c2][i] | 0xFFFFFC00;
  1708. else
  1709. tmp2 = result[c2][i];
  1710. } else {
  1711. tmp1 = result[c1][i];
  1712. tmp2 = result[c2][i];
  1713. }
  1714. diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
  1715. if (diff > MAX_TOLERANCE) {
  1716. if ((i == 2 || i == 6) && !simularity_bitmap) {
  1717. if (result[c1][i] + result[c1][i + 1] == 0)
  1718. final_candidate[(i / 4)] = c2;
  1719. else if (result[c2][i] + result[c2][i + 1] == 0)
  1720. final_candidate[(i / 4)] = c1;
  1721. else
  1722. simularity_bitmap |= (1 << i);
  1723. } else
  1724. simularity_bitmap |= (1 << i);
  1725. }
  1726. }
  1727. if (simularity_bitmap == 0) {
  1728. for (i = 0; i < (bound / 4); i++) {
  1729. if (final_candidate[i] != 0xFF) {
  1730. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  1731. result[3][j] =
  1732. result[final_candidate[i]][j];
  1733. bresult = false;
  1734. }
  1735. }
  1736. return bresult;
  1737. } else {
  1738. if (!(simularity_bitmap & 0x03)) { /* path A TX OK */
  1739. for (i = 0; i < 2; i++)
  1740. result[3][i] = result[c1][i];
  1741. }
  1742. if (!(simularity_bitmap & 0x0c)) { /* path A RX OK */
  1743. for (i = 2; i < 4; i++)
  1744. result[3][i] = result[c1][i];
  1745. }
  1746. if (!(simularity_bitmap & 0x30)) { /* path B TX OK */
  1747. for (i = 4; i < 6; i++)
  1748. result[3][i] = result[c1][i];
  1749. }
  1750. if (!(simularity_bitmap & 0xc0)) { /* path B RX OK */
  1751. for (i = 6; i < 8; i++)
  1752. result[3][i] = result[c1][i];
  1753. }
  1754. return false;
  1755. }
  1756. }
  1757. static void _rtl8723be_phy_iq_calibrate(struct ieee80211_hw *hw,
  1758. long result[][8], u8 t, bool is2t)
  1759. {
  1760. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1761. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1762. u32 i;
  1763. u8 patha_ok, pathb_ok;
  1764. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  1765. 0x85c, 0xe6c, 0xe70, 0xe74,
  1766. 0xe78, 0xe7c, 0xe80, 0xe84,
  1767. 0xe88, 0xe8c, 0xed0, 0xed4,
  1768. 0xed8, 0xedc, 0xee0, 0xeec
  1769. };
  1770. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  1771. 0x522, 0x550, 0x551, 0x040
  1772. };
  1773. u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
  1774. ROFDM0_TRXPATHENABLE, ROFDM0_TRMUXPAR,
  1775. RFPGA0_XCD_RFINTERFACESW, 0xb68, 0xb6c,
  1776. 0x870, 0x860,
  1777. 0x864, 0xa04
  1778. };
  1779. const u32 retrycount = 2;
  1780. u32 path_sel_bb;/* path_sel_rf */
  1781. u8 tmp_reg_c50, tmp_reg_c58;
  1782. tmp_reg_c50 = rtl_get_bbreg(hw, 0xc50, MASKBYTE0);
  1783. tmp_reg_c58 = rtl_get_bbreg(hw, 0xc58, MASKBYTE0);
  1784. if (t == 0) {
  1785. rtl8723_save_adda_registers(hw, adda_reg,
  1786. rtlphy->adda_backup, 16);
  1787. rtl8723_phy_save_mac_registers(hw, iqk_mac_reg,
  1788. rtlphy->iqk_mac_backup);
  1789. rtl8723_save_adda_registers(hw, iqk_bb_reg,
  1790. rtlphy->iqk_bb_backup,
  1791. IQK_BB_REG_NUM);
  1792. }
  1793. rtl8723_phy_path_adda_on(hw, adda_reg, true, is2t);
  1794. if (t == 0) {
  1795. rtlphy->rfpi_enable = (u8)rtl_get_bbreg(hw,
  1796. RFPGA0_XA_HSSIPARAMETER1,
  1797. BIT(8));
  1798. }
  1799. path_sel_bb = rtl_get_bbreg(hw, 0x948, MASKDWORD);
  1800. rtl8723_phy_mac_setting_calibration(hw, iqk_mac_reg,
  1801. rtlphy->iqk_mac_backup);
  1802. /*BB Setting*/
  1803. rtl_set_bbreg(hw, 0xa04, 0x0f000000, 0xf);
  1804. rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
  1805. rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
  1806. rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
  1807. /* path A TX IQK */
  1808. for (i = 0; i < retrycount; i++) {
  1809. patha_ok = _rtl8723be_phy_path_a_iqk(hw);
  1810. if (patha_ok == 0x01) {
  1811. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1812. "Path A Tx IQK Success!!\n");
  1813. result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
  1814. 0x3FF0000) >> 16;
  1815. result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
  1816. 0x3FF0000) >> 16;
  1817. break;
  1818. } else {
  1819. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1820. "Path A Tx IQK Fail!!\n");
  1821. }
  1822. }
  1823. /* path A RX IQK */
  1824. for (i = 0; i < retrycount; i++) {
  1825. patha_ok = _rtl8723be_phy_path_a_rx_iqk(hw);
  1826. if (patha_ok == 0x03) {
  1827. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1828. "Path A Rx IQK Success!!\n");
  1829. result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
  1830. 0x3FF0000) >> 16;
  1831. result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
  1832. 0x3FF0000) >> 16;
  1833. break;
  1834. }
  1835. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1836. "Path A Rx IQK Fail!!\n");
  1837. }
  1838. if (0x00 == patha_ok)
  1839. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Path A IQK Fail!!\n");
  1840. if (is2t) {
  1841. /* path B TX IQK */
  1842. for (i = 0; i < retrycount; i++) {
  1843. pathb_ok = _rtl8723be_phy_path_b_iqk(hw);
  1844. if (pathb_ok == 0x01) {
  1845. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1846. "Path B Tx IQK Success!!\n");
  1847. result[t][4] = (rtl_get_bbreg(hw, 0xe94,
  1848. MASKDWORD) &
  1849. 0x3FF0000) >> 16;
  1850. result[t][5] = (rtl_get_bbreg(hw, 0xe9c,
  1851. MASKDWORD) &
  1852. 0x3FF0000) >> 16;
  1853. break;
  1854. }
  1855. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1856. "Path B Tx IQK Fail!!\n");
  1857. }
  1858. /* path B RX IQK */
  1859. for (i = 0; i < retrycount; i++) {
  1860. pathb_ok = _rtl8723be_phy_path_b_rx_iqk(hw);
  1861. if (pathb_ok == 0x03) {
  1862. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1863. "Path B Rx IQK Success!!\n");
  1864. result[t][6] = (rtl_get_bbreg(hw, 0xea4,
  1865. MASKDWORD) &
  1866. 0x3FF0000) >> 16;
  1867. result[t][7] = (rtl_get_bbreg(hw, 0xeac,
  1868. MASKDWORD) &
  1869. 0x3FF0000) >> 16;
  1870. break;
  1871. }
  1872. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1873. "Path B Rx IQK Fail!!\n");
  1874. }
  1875. }
  1876. /* Back to BB mode, load original value */
  1877. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0);
  1878. if (t != 0) {
  1879. rtl8723_phy_reload_adda_registers(hw, adda_reg,
  1880. rtlphy->adda_backup, 16);
  1881. rtl8723_phy_reload_mac_registers(hw, iqk_mac_reg,
  1882. rtlphy->iqk_mac_backup);
  1883. rtl8723_phy_reload_adda_registers(hw, iqk_bb_reg,
  1884. rtlphy->iqk_bb_backup,
  1885. IQK_BB_REG_NUM);
  1886. rtl_set_bbreg(hw, 0x948, MASKDWORD, path_sel_bb);
  1887. /*rtl_set_rfreg(hw, RF90_PATH_B, 0xb0, 0xfffff, path_sel_rf);*/
  1888. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
  1889. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, tmp_reg_c50);
  1890. if (is2t) {
  1891. rtl_set_bbreg(hw, 0xc58, MASKBYTE0, 0x50);
  1892. rtl_set_bbreg(hw, 0xc58, MASKBYTE0, tmp_reg_c58);
  1893. }
  1894. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x01008c00);
  1895. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x01008c00);
  1896. }
  1897. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "8723be IQK Finish!!\n");
  1898. }
  1899. static u8 _get_right_chnl_place_for_iqk(u8 chnl)
  1900. {
  1901. u8 channel_all[TARGET_CHNL_NUM_2G_5G] = {
  1902. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12,
  1903. 13, 14, 36, 38, 40, 42, 44, 46,
  1904. 48, 50, 52, 54, 56, 58, 60, 62, 64,
  1905. 100, 102, 104, 106, 108, 110,
  1906. 112, 114, 116, 118, 120, 122,
  1907. 124, 126, 128, 130, 132, 134, 136,
  1908. 138, 140, 149, 151, 153, 155, 157,
  1909. 159, 161, 163, 165};
  1910. u8 place = chnl;
  1911. if (chnl > 14) {
  1912. for (place = 14; place < sizeof(channel_all); place++) {
  1913. if (channel_all[place] == chnl)
  1914. return place - 13;
  1915. }
  1916. }
  1917. return 0;
  1918. }
  1919. static void _rtl8723be_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
  1920. {
  1921. u8 tmpreg;
  1922. u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
  1923. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1924. tmpreg = rtl_read_byte(rtlpriv, 0xd03);
  1925. if ((tmpreg & 0x70) != 0)
  1926. rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
  1927. else
  1928. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1929. if ((tmpreg & 0x70) != 0) {
  1930. rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
  1931. if (is2t)
  1932. rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
  1933. MASK12BITS);
  1934. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
  1935. (rf_a_mode & 0x8FFFF) | 0x10000);
  1936. if (is2t)
  1937. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  1938. (rf_b_mode & 0x8FFFF) | 0x10000);
  1939. }
  1940. lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
  1941. rtl_set_rfreg(hw, RF90_PATH_A, 0xb0, RFREG_OFFSET_MASK, 0xdfbe0);
  1942. rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, 0x8c0a);
  1943. /* In order not to disturb BT music when wifi init.(1ant NIC only) */
  1944. /*mdelay(100);*/
  1945. /* In order not to disturb BT music when wifi init.(1ant NIC only) */
  1946. mdelay(50);
  1947. rtl_set_rfreg(hw, RF90_PATH_A, 0xb0, RFREG_OFFSET_MASK, 0xdffe0);
  1948. if ((tmpreg & 0x70) != 0) {
  1949. rtl_write_byte(rtlpriv, 0xd03, tmpreg);
  1950. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
  1951. if (is2t)
  1952. rtl_set_rfreg(hw, RF90_PATH_B, 0x00,
  1953. MASK12BITS, rf_b_mode);
  1954. } else {
  1955. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1956. }
  1957. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  1958. }
  1959. static void _rtl8723be_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  1960. bool bmain, bool is2t)
  1961. {
  1962. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1963. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  1964. if (bmain) /* left antenna */
  1965. rtl_set_bbreg(hw, 0x92C, MASKDWORD, 0x1);
  1966. else
  1967. rtl_set_bbreg(hw, 0x92C, MASKDWORD, 0x2);
  1968. }
  1969. #undef IQK_ADDA_REG_NUM
  1970. #undef IQK_DELAY_TIME
  1971. /* IQK is merge from Merge Temp */
  1972. void rtl8723be_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  1973. {
  1974. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1975. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1976. long result[4][8];
  1977. u8 i, final_candidate, idx;
  1978. bool b_patha_ok, b_pathb_ok;
  1979. long reg_e94, reg_e9c, reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4;
  1980. long reg_ecc, reg_tmp = 0;
  1981. bool is12simular, is13simular, is23simular;
  1982. u32 iqk_bb_reg[9] = {
  1983. ROFDM0_XARXIQIMBALANCE,
  1984. ROFDM0_XBRXIQIMBALANCE,
  1985. ROFDM0_ECCATHRESHOLD,
  1986. ROFDM0_AGCRSSITABLE,
  1987. ROFDM0_XATXIQIMBALANCE,
  1988. ROFDM0_XBTXIQIMBALANCE,
  1989. ROFDM0_XCTXAFE,
  1990. ROFDM0_XDTXAFE,
  1991. ROFDM0_RXIQEXTANTA
  1992. };
  1993. u32 path_sel_bb = 0; /* path_sel_rf = 0 */
  1994. if (rtlphy->lck_inprogress)
  1995. return;
  1996. spin_lock(&rtlpriv->locks.iqk_lock);
  1997. rtlphy->lck_inprogress = true;
  1998. spin_unlock(&rtlpriv->locks.iqk_lock);
  1999. if (b_recovery) {
  2000. rtl8723_phy_reload_adda_registers(hw, iqk_bb_reg,
  2001. rtlphy->iqk_bb_backup, 9);
  2002. goto label_done;
  2003. }
  2004. /* Save RF Path */
  2005. path_sel_bb = rtl_get_bbreg(hw, 0x948, MASKDWORD);
  2006. /* path_sel_rf = rtl_get_rfreg(hw, RF90_PATH_A, 0xb0, 0xfffff); */
  2007. for (i = 0; i < 8; i++) {
  2008. result[0][i] = 0;
  2009. result[1][i] = 0;
  2010. result[2][i] = 0;
  2011. result[3][i] = 0;
  2012. }
  2013. final_candidate = 0xff;
  2014. b_patha_ok = false;
  2015. b_pathb_ok = false;
  2016. is12simular = false;
  2017. is23simular = false;
  2018. is13simular = false;
  2019. for (i = 0; i < 3; i++) {
  2020. _rtl8723be_phy_iq_calibrate(hw, result, i, true);
  2021. if (i == 1) {
  2022. is12simular = _rtl8723be_phy_simularity_compare(hw,
  2023. result,
  2024. 0, 1);
  2025. if (is12simular) {
  2026. final_candidate = 0;
  2027. break;
  2028. }
  2029. }
  2030. if (i == 2) {
  2031. is13simular = _rtl8723be_phy_simularity_compare(hw,
  2032. result,
  2033. 0, 2);
  2034. if (is13simular) {
  2035. final_candidate = 0;
  2036. break;
  2037. }
  2038. is23simular = _rtl8723be_phy_simularity_compare(hw,
  2039. result,
  2040. 1, 2);
  2041. if (is23simular) {
  2042. final_candidate = 1;
  2043. } else {
  2044. for (i = 0; i < 8; i++)
  2045. reg_tmp += result[3][i];
  2046. if (reg_tmp != 0)
  2047. final_candidate = 3;
  2048. else
  2049. final_candidate = 0xFF;
  2050. }
  2051. }
  2052. }
  2053. for (i = 0; i < 4; i++) {
  2054. reg_e94 = result[i][0];
  2055. reg_e9c = result[i][1];
  2056. reg_ea4 = result[i][2];
  2057. reg_eac = result[i][3];
  2058. reg_eb4 = result[i][4];
  2059. reg_ebc = result[i][5];
  2060. reg_ec4 = result[i][6];
  2061. reg_ecc = result[i][7];
  2062. }
  2063. if (final_candidate != 0xff) {
  2064. reg_e94 = result[final_candidate][0];
  2065. rtlphy->reg_e94 = reg_e94;
  2066. reg_e9c = result[final_candidate][1];
  2067. rtlphy->reg_e9c = reg_e9c;
  2068. reg_ea4 = result[final_candidate][2];
  2069. reg_eac = result[final_candidate][3];
  2070. reg_eb4 = result[final_candidate][4];
  2071. rtlphy->reg_eb4 = reg_eb4;
  2072. reg_ebc = result[final_candidate][5];
  2073. rtlphy->reg_ebc = reg_ebc;
  2074. reg_ec4 = result[final_candidate][6];
  2075. reg_ecc = result[final_candidate][7];
  2076. b_patha_ok = true;
  2077. b_pathb_ok = true;
  2078. } else {
  2079. rtlphy->reg_e94 = 0x100;
  2080. rtlphy->reg_eb4 = 0x100;
  2081. rtlphy->reg_e9c = 0x0;
  2082. rtlphy->reg_ebc = 0x0;
  2083. }
  2084. if (reg_e94 != 0)
  2085. rtl8723_phy_path_a_fill_iqk_matrix(hw, b_patha_ok, result,
  2086. final_candidate,
  2087. (reg_ea4 == 0));
  2088. if (reg_eb4 != 0)
  2089. _rtl8723be_phy_path_b_fill_iqk_matrix(hw, b_pathb_ok, result,
  2090. final_candidate,
  2091. (reg_ec4 == 0));
  2092. idx = _get_right_chnl_place_for_iqk(rtlphy->current_channel);
  2093. if (final_candidate < 4) {
  2094. for (i = 0; i < IQK_MATRIX_REG_NUM; i++)
  2095. rtlphy->iqk_matrix[idx].value[0][i] =
  2096. result[final_candidate][i];
  2097. rtlphy->iqk_matrix[idx].iqk_done = true;
  2098. }
  2099. rtl8723_save_adda_registers(hw, iqk_bb_reg,
  2100. rtlphy->iqk_bb_backup, 9);
  2101. rtl_set_bbreg(hw, 0x948, MASKDWORD, path_sel_bb);
  2102. /* rtl_set_rfreg(hw, RF90_PATH_A, 0xb0, 0xfffff, path_sel_rf); */
  2103. label_done:
  2104. spin_lock(&rtlpriv->locks.iqk_lock);
  2105. rtlphy->lck_inprogress = false;
  2106. spin_unlock(&rtlpriv->locks.iqk_lock);
  2107. }
  2108. void rtl8723be_phy_lc_calibrate(struct ieee80211_hw *hw)
  2109. {
  2110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2111. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2112. struct rtl_hal *rtlhal = &rtlpriv->rtlhal;
  2113. u32 timeout = 2000, timecount = 0;
  2114. while (rtlpriv->mac80211.act_scanning && timecount < timeout) {
  2115. udelay(50);
  2116. timecount += 50;
  2117. }
  2118. rtlphy->lck_inprogress = true;
  2119. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  2120. "LCK:Start!!! currentband %x delay %d ms\n",
  2121. rtlhal->current_bandtype, timecount);
  2122. _rtl8723be_phy_lc_calibrate(hw, false);
  2123. rtlphy->lck_inprogress = false;
  2124. }
  2125. void rtl8723be_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  2126. {
  2127. _rtl8723be_phy_set_rfpath_switch(hw, bmain, true);
  2128. }
  2129. bool rtl8723be_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  2130. {
  2131. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2132. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2133. bool b_postprocessing = false;
  2134. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2135. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  2136. iotype, rtlphy->set_io_inprogress);
  2137. do {
  2138. switch (iotype) {
  2139. case IO_CMD_RESUME_DM_BY_SCAN:
  2140. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2141. "[IO CMD] Resume DM after scan.\n");
  2142. b_postprocessing = true;
  2143. break;
  2144. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2145. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2146. "[IO CMD] Pause DM before scan.\n");
  2147. b_postprocessing = true;
  2148. break;
  2149. default:
  2150. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2151. "switch case %#x not processed\n", iotype);
  2152. break;
  2153. }
  2154. } while (false);
  2155. if (b_postprocessing && !rtlphy->set_io_inprogress) {
  2156. rtlphy->set_io_inprogress = true;
  2157. rtlphy->current_io_type = iotype;
  2158. } else {
  2159. return false;
  2160. }
  2161. rtl8723be_phy_set_io(hw);
  2162. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
  2163. return true;
  2164. }
  2165. static void rtl8723be_phy_set_io(struct ieee80211_hw *hw)
  2166. {
  2167. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2168. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  2169. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2170. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2171. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  2172. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  2173. switch (rtlphy->current_io_type) {
  2174. case IO_CMD_RESUME_DM_BY_SCAN:
  2175. dm_digtable->cur_igvalue = rtlphy->initgain_backup.xaagccore1;
  2176. /*rtl92c_dm_write_dig(hw);*/
  2177. rtl8723be_phy_set_txpower_level(hw, rtlphy->current_channel);
  2178. rtl_set_bbreg(hw, RCCK0_CCA, 0xff0000, 0x83);
  2179. break;
  2180. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2181. rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
  2182. dm_digtable->cur_igvalue = 0x17;
  2183. rtl_set_bbreg(hw, RCCK0_CCA, 0xff0000, 0x40);
  2184. break;
  2185. default:
  2186. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2187. "switch case %#x not processed\n",
  2188. rtlphy->current_io_type);
  2189. break;
  2190. }
  2191. rtlphy->set_io_inprogress = false;
  2192. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2193. "(%#x)\n", rtlphy->current_io_type);
  2194. }
  2195. static void rtl8723be_phy_set_rf_on(struct ieee80211_hw *hw)
  2196. {
  2197. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2198. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  2199. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2200. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2201. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2202. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  2203. }
  2204. static void _rtl8723be_phy_set_rf_sleep(struct ieee80211_hw *hw)
  2205. {
  2206. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2207. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  2208. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  2209. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2210. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  2211. }
  2212. static bool _rtl8723be_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2213. enum rf_pwrstate rfpwr_state)
  2214. {
  2215. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2216. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2217. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2218. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2219. bool bresult = true;
  2220. u8 i, queue_id;
  2221. struct rtl8192_tx_ring *ring = NULL;
  2222. switch (rfpwr_state) {
  2223. case ERFON:
  2224. if ((ppsc->rfpwr_state == ERFOFF) &&
  2225. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  2226. bool rtstatus;
  2227. u32 initializecount = 0;
  2228. do {
  2229. initializecount++;
  2230. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2231. "IPS Set eRf nic enable\n");
  2232. rtstatus = rtl_ps_enable_nic(hw);
  2233. } while (!rtstatus && (initializecount < 10));
  2234. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2235. } else {
  2236. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2237. "Set ERFON sleeped:%d ms\n",
  2238. jiffies_to_msecs(jiffies -
  2239. ppsc->last_sleep_jiffies));
  2240. ppsc->last_awake_jiffies = jiffies;
  2241. rtl8723be_phy_set_rf_on(hw);
  2242. }
  2243. if (mac->link_state == MAC80211_LINKED)
  2244. rtlpriv->cfg->ops->led_control(hw, LED_CTL_LINK);
  2245. else
  2246. rtlpriv->cfg->ops->led_control(hw, LED_CTL_NO_LINK);
  2247. break;
  2248. case ERFOFF:
  2249. for (queue_id = 0, i = 0;
  2250. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2251. ring = &pcipriv->dev.tx_ring[queue_id];
  2252. /* Don't check BEACON Q.
  2253. * BEACON Q is always not empty,
  2254. * because '_rtl8723be_cmd_send_packet'
  2255. */
  2256. if (queue_id == BEACON_QUEUE ||
  2257. skb_queue_len(&ring->queue) == 0) {
  2258. queue_id++;
  2259. continue;
  2260. } else {
  2261. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2262. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2263. (i + 1), queue_id,
  2264. skb_queue_len(&ring->queue));
  2265. udelay(10);
  2266. i++;
  2267. }
  2268. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2269. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2270. "ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2271. MAX_DOZE_WAITING_TIMES_9x,
  2272. queue_id,
  2273. skb_queue_len(&ring->queue));
  2274. break;
  2275. }
  2276. }
  2277. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  2278. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2279. "IPS Set eRf nic disable\n");
  2280. rtl_ps_disable_nic(hw);
  2281. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2282. } else {
  2283. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  2284. rtlpriv->cfg->ops->led_control(hw,
  2285. LED_CTL_NO_LINK);
  2286. } else {
  2287. rtlpriv->cfg->ops->led_control(hw,
  2288. LED_CTL_POWER_OFF);
  2289. }
  2290. }
  2291. break;
  2292. case ERFSLEEP:
  2293. if (ppsc->rfpwr_state == ERFOFF)
  2294. break;
  2295. for (queue_id = 0, i = 0;
  2296. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2297. ring = &pcipriv->dev.tx_ring[queue_id];
  2298. if (skb_queue_len(&ring->queue) == 0) {
  2299. queue_id++;
  2300. continue;
  2301. } else {
  2302. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2303. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2304. (i + 1), queue_id,
  2305. skb_queue_len(&ring->queue));
  2306. udelay(10);
  2307. i++;
  2308. }
  2309. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2310. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2311. "ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2312. MAX_DOZE_WAITING_TIMES_9x,
  2313. queue_id,
  2314. skb_queue_len(&ring->queue));
  2315. break;
  2316. }
  2317. }
  2318. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2319. "Set ERFSLEEP awaked:%d ms\n",
  2320. jiffies_to_msecs(jiffies -
  2321. ppsc->last_awake_jiffies));
  2322. ppsc->last_sleep_jiffies = jiffies;
  2323. _rtl8723be_phy_set_rf_sleep(hw);
  2324. break;
  2325. default:
  2326. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2327. "switch case %#x not processed\n", rfpwr_state);
  2328. bresult = false;
  2329. break;
  2330. }
  2331. if (bresult)
  2332. ppsc->rfpwr_state = rfpwr_state;
  2333. return bresult;
  2334. }
  2335. bool rtl8723be_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2336. enum rf_pwrstate rfpwr_state)
  2337. {
  2338. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2339. bool bresult = false;
  2340. if (rfpwr_state == ppsc->rfpwr_state)
  2341. return bresult;
  2342. bresult = _rtl8723be_phy_set_rf_power_state(hw, rfpwr_state);
  2343. return bresult;
  2344. }