rt2800lib.c 304 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, see <http://www.gnu.org/licenses/>.
  24. */
  25. /*
  26. Module: rt2800lib
  27. Abstract: rt2800 generic device routines.
  28. */
  29. #include <linux/crc-ccitt.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #include "rt2800lib.h"
  35. #include "rt2800.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2800_register_read and rt2800_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. * The _lock versions must be used if you already hold the csr_mutex
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  52. #define WAIT_FOR_RFCSR(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR_MT7620(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY_MT7620, \
  56. (__reg))
  57. #define WAIT_FOR_RF(__dev, __reg) \
  58. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  59. #define WAIT_FOR_MCU(__dev, __reg) \
  60. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  61. H2M_MAILBOX_CSR_OWNER, (__reg))
  62. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  63. {
  64. /* check for rt2872 on SoC */
  65. if (!rt2x00_is_soc(rt2x00dev) ||
  66. !rt2x00_rt(rt2x00dev, RT2872))
  67. return false;
  68. /* we know for sure that these rf chipsets are used on rt305x boards */
  69. if (rt2x00_rf(rt2x00dev, RF3020) ||
  70. rt2x00_rf(rt2x00dev, RF3021) ||
  71. rt2x00_rf(rt2x00dev, RF3022))
  72. return true;
  73. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  74. return false;
  75. }
  76. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  77. const unsigned int word, const u8 value)
  78. {
  79. u32 reg;
  80. mutex_lock(&rt2x00dev->csr_mutex);
  81. /*
  82. * Wait until the BBP becomes available, afterwards we
  83. * can safely write the new data into the register.
  84. */
  85. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  86. reg = 0;
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  91. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  92. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  93. }
  94. mutex_unlock(&rt2x00dev->csr_mutex);
  95. }
  96. static u8 rt2800_bbp_read(struct rt2x00_dev *rt2x00dev, const unsigned int word)
  97. {
  98. u32 reg;
  99. u8 value;
  100. mutex_lock(&rt2x00dev->csr_mutex);
  101. /*
  102. * Wait until the BBP becomes available, afterwards we
  103. * can safely write the read request into the register.
  104. * After the data has been written, we wait until hardware
  105. * returns the correct value, if at any time the register
  106. * doesn't become available in time, reg will be 0xffffffff
  107. * which means we return 0xff to the caller.
  108. */
  109. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  110. reg = 0;
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  114. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  115. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  116. WAIT_FOR_BBP(rt2x00dev, &reg);
  117. }
  118. value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  119. mutex_unlock(&rt2x00dev->csr_mutex);
  120. return value;
  121. }
  122. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  123. const unsigned int word, const u8 value)
  124. {
  125. u32 reg;
  126. mutex_lock(&rt2x00dev->csr_mutex);
  127. /*
  128. * Wait until the RFCSR becomes available, afterwards we
  129. * can safely write the new data into the register.
  130. */
  131. switch (rt2x00dev->chip.rt) {
  132. case RT6352:
  133. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  134. reg = 0;
  135. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA_MT7620, value);
  136. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  137. word);
  138. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 1);
  139. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  140. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  141. }
  142. break;
  143. default:
  144. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  145. reg = 0;
  146. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  147. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  148. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  149. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  150. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  151. }
  152. break;
  153. }
  154. mutex_unlock(&rt2x00dev->csr_mutex);
  155. }
  156. static void rt2800_rfcsr_write_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  157. const unsigned int reg, const u8 value)
  158. {
  159. rt2800_rfcsr_write(rt2x00dev, (reg | (bank << 6)), value);
  160. }
  161. static void rt2800_rfcsr_write_chanreg(struct rt2x00_dev *rt2x00dev,
  162. const unsigned int reg, const u8 value)
  163. {
  164. rt2800_rfcsr_write_bank(rt2x00dev, 4, reg, value);
  165. rt2800_rfcsr_write_bank(rt2x00dev, 6, reg, value);
  166. }
  167. static void rt2800_rfcsr_write_dccal(struct rt2x00_dev *rt2x00dev,
  168. const unsigned int reg, const u8 value)
  169. {
  170. rt2800_rfcsr_write_bank(rt2x00dev, 5, reg, value);
  171. rt2800_rfcsr_write_bank(rt2x00dev, 7, reg, value);
  172. }
  173. static u8 rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  174. const unsigned int word)
  175. {
  176. u32 reg;
  177. u8 value;
  178. mutex_lock(&rt2x00dev->csr_mutex);
  179. /*
  180. * Wait until the RFCSR becomes available, afterwards we
  181. * can safely write the read request into the register.
  182. * After the data has been written, we wait until hardware
  183. * returns the correct value, if at any time the register
  184. * doesn't become available in time, reg will be 0xffffffff
  185. * which means we return 0xff to the caller.
  186. */
  187. switch (rt2x00dev->chip.rt) {
  188. case RT6352:
  189. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  190. reg = 0;
  191. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  192. word);
  193. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 0);
  194. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  195. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  196. WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg);
  197. }
  198. value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA_MT7620);
  199. break;
  200. default:
  201. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  202. reg = 0;
  203. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  204. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  205. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  206. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  207. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  208. }
  209. value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  210. break;
  211. }
  212. mutex_unlock(&rt2x00dev->csr_mutex);
  213. return value;
  214. }
  215. static u8 rt2800_rfcsr_read_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  216. const unsigned int reg)
  217. {
  218. return rt2800_rfcsr_read(rt2x00dev, (reg | (bank << 6)));
  219. }
  220. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  221. const unsigned int word, const u32 value)
  222. {
  223. u32 reg;
  224. mutex_lock(&rt2x00dev->csr_mutex);
  225. /*
  226. * Wait until the RF becomes available, afterwards we
  227. * can safely write the new data into the register.
  228. */
  229. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  230. reg = 0;
  231. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  232. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  233. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  234. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  235. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  236. rt2x00_rf_write(rt2x00dev, word, value);
  237. }
  238. mutex_unlock(&rt2x00dev->csr_mutex);
  239. }
  240. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  241. [EEPROM_CHIP_ID] = 0x0000,
  242. [EEPROM_VERSION] = 0x0001,
  243. [EEPROM_MAC_ADDR_0] = 0x0002,
  244. [EEPROM_MAC_ADDR_1] = 0x0003,
  245. [EEPROM_MAC_ADDR_2] = 0x0004,
  246. [EEPROM_NIC_CONF0] = 0x001a,
  247. [EEPROM_NIC_CONF1] = 0x001b,
  248. [EEPROM_FREQ] = 0x001d,
  249. [EEPROM_LED_AG_CONF] = 0x001e,
  250. [EEPROM_LED_ACT_CONF] = 0x001f,
  251. [EEPROM_LED_POLARITY] = 0x0020,
  252. [EEPROM_NIC_CONF2] = 0x0021,
  253. [EEPROM_LNA] = 0x0022,
  254. [EEPROM_RSSI_BG] = 0x0023,
  255. [EEPROM_RSSI_BG2] = 0x0024,
  256. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  257. [EEPROM_RSSI_A] = 0x0025,
  258. [EEPROM_RSSI_A2] = 0x0026,
  259. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  260. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  261. [EEPROM_TXPOWER_DELTA] = 0x0028,
  262. [EEPROM_TXPOWER_BG1] = 0x0029,
  263. [EEPROM_TXPOWER_BG2] = 0x0030,
  264. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  265. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  266. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  267. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  268. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  269. [EEPROM_TXPOWER_A1] = 0x003c,
  270. [EEPROM_TXPOWER_A2] = 0x0053,
  271. [EEPROM_TXPOWER_INIT] = 0x0068,
  272. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  273. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  274. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  275. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  276. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  277. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  278. [EEPROM_BBP_START] = 0x0078,
  279. };
  280. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  281. [EEPROM_CHIP_ID] = 0x0000,
  282. [EEPROM_VERSION] = 0x0001,
  283. [EEPROM_MAC_ADDR_0] = 0x0002,
  284. [EEPROM_MAC_ADDR_1] = 0x0003,
  285. [EEPROM_MAC_ADDR_2] = 0x0004,
  286. [EEPROM_NIC_CONF0] = 0x001a,
  287. [EEPROM_NIC_CONF1] = 0x001b,
  288. [EEPROM_NIC_CONF2] = 0x001c,
  289. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  290. [EEPROM_FREQ] = 0x0022,
  291. [EEPROM_LED_AG_CONF] = 0x0023,
  292. [EEPROM_LED_ACT_CONF] = 0x0024,
  293. [EEPROM_LED_POLARITY] = 0x0025,
  294. [EEPROM_LNA] = 0x0026,
  295. [EEPROM_EXT_LNA2] = 0x0027,
  296. [EEPROM_RSSI_BG] = 0x0028,
  297. [EEPROM_RSSI_BG2] = 0x0029,
  298. [EEPROM_RSSI_A] = 0x002a,
  299. [EEPROM_RSSI_A2] = 0x002b,
  300. [EEPROM_TXPOWER_BG1] = 0x0030,
  301. [EEPROM_TXPOWER_BG2] = 0x0037,
  302. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  303. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  304. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  305. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  306. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  307. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  308. [EEPROM_TXPOWER_A1] = 0x004b,
  309. [EEPROM_TXPOWER_A2] = 0x0065,
  310. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  311. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  312. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  313. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  314. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  315. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  316. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  317. };
  318. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  319. const enum rt2800_eeprom_word word)
  320. {
  321. const unsigned int *map;
  322. unsigned int index;
  323. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  324. "%s: invalid EEPROM word %d\n",
  325. wiphy_name(rt2x00dev->hw->wiphy), word))
  326. return 0;
  327. if (rt2x00_rt(rt2x00dev, RT3593))
  328. map = rt2800_eeprom_map_ext;
  329. else
  330. map = rt2800_eeprom_map;
  331. index = map[word];
  332. /* Index 0 is valid only for EEPROM_CHIP_ID.
  333. * Otherwise it means that the offset of the
  334. * given word is not initialized in the map,
  335. * or that the field is not usable on the
  336. * actual chipset.
  337. */
  338. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  339. "%s: invalid access of EEPROM word %d\n",
  340. wiphy_name(rt2x00dev->hw->wiphy), word);
  341. return index;
  342. }
  343. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  344. const enum rt2800_eeprom_word word)
  345. {
  346. unsigned int index;
  347. index = rt2800_eeprom_word_index(rt2x00dev, word);
  348. return rt2x00_eeprom_addr(rt2x00dev, index);
  349. }
  350. static u16 rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  351. const enum rt2800_eeprom_word word)
  352. {
  353. unsigned int index;
  354. index = rt2800_eeprom_word_index(rt2x00dev, word);
  355. return rt2x00_eeprom_read(rt2x00dev, index);
  356. }
  357. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  358. const enum rt2800_eeprom_word word, u16 data)
  359. {
  360. unsigned int index;
  361. index = rt2800_eeprom_word_index(rt2x00dev, word);
  362. rt2x00_eeprom_write(rt2x00dev, index, data);
  363. }
  364. static u16 rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  365. const enum rt2800_eeprom_word array,
  366. unsigned int offset)
  367. {
  368. unsigned int index;
  369. index = rt2800_eeprom_word_index(rt2x00dev, array);
  370. return rt2x00_eeprom_read(rt2x00dev, index + offset);
  371. }
  372. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  373. {
  374. u32 reg;
  375. int i, count;
  376. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  377. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  378. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  379. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  380. rt2x00_set_field32(&reg, WLAN_EN, 1);
  381. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  382. udelay(REGISTER_BUSY_DELAY);
  383. count = 0;
  384. do {
  385. /*
  386. * Check PLL_LD & XTAL_RDY.
  387. */
  388. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  389. reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
  390. if (rt2x00_get_field32(reg, PLL_LD) &&
  391. rt2x00_get_field32(reg, XTAL_RDY))
  392. break;
  393. udelay(REGISTER_BUSY_DELAY);
  394. }
  395. if (i >= REGISTER_BUSY_COUNT) {
  396. if (count >= 10)
  397. return -EIO;
  398. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  399. udelay(REGISTER_BUSY_DELAY);
  400. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  401. udelay(REGISTER_BUSY_DELAY);
  402. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  403. udelay(REGISTER_BUSY_DELAY);
  404. count++;
  405. } else {
  406. count = 0;
  407. }
  408. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  409. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  410. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  411. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  412. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  413. udelay(10);
  414. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  415. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  416. udelay(10);
  417. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  418. } while (count != 0);
  419. return 0;
  420. }
  421. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  422. const u8 command, const u8 token,
  423. const u8 arg0, const u8 arg1)
  424. {
  425. u32 reg;
  426. /*
  427. * SOC devices don't support MCU requests.
  428. */
  429. if (rt2x00_is_soc(rt2x00dev))
  430. return;
  431. mutex_lock(&rt2x00dev->csr_mutex);
  432. /*
  433. * Wait until the MCU becomes available, afterwards we
  434. * can safely write the new data into the register.
  435. */
  436. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  437. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  438. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  439. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  440. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  441. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  442. reg = 0;
  443. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  444. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  445. }
  446. mutex_unlock(&rt2x00dev->csr_mutex);
  447. }
  448. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  449. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  450. {
  451. unsigned int i = 0;
  452. u32 reg;
  453. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  454. reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
  455. if (reg && reg != ~0)
  456. return 0;
  457. msleep(1);
  458. }
  459. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  460. return -EBUSY;
  461. }
  462. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  463. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  464. {
  465. unsigned int i;
  466. u32 reg;
  467. /*
  468. * Some devices are really slow to respond here. Wait a whole second
  469. * before timing out.
  470. */
  471. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  472. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  473. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  474. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  475. return 0;
  476. msleep(10);
  477. }
  478. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  479. return -EACCES;
  480. }
  481. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  482. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  483. {
  484. u32 reg;
  485. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  486. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  487. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  488. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  489. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  490. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  491. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  492. }
  493. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  494. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  495. unsigned short *txwi_size,
  496. unsigned short *rxwi_size)
  497. {
  498. switch (rt2x00dev->chip.rt) {
  499. case RT3593:
  500. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  501. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  502. break;
  503. case RT5592:
  504. case RT6352:
  505. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  506. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  507. break;
  508. default:
  509. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  510. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  511. break;
  512. }
  513. }
  514. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  515. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  516. {
  517. u16 fw_crc;
  518. u16 crc;
  519. /*
  520. * The last 2 bytes in the firmware array are the crc checksum itself,
  521. * this means that we should never pass those 2 bytes to the crc
  522. * algorithm.
  523. */
  524. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  525. /*
  526. * Use the crc ccitt algorithm.
  527. * This will return the same value as the legacy driver which
  528. * used bit ordering reversion on the both the firmware bytes
  529. * before input input as well as on the final output.
  530. * Obviously using crc ccitt directly is much more efficient.
  531. */
  532. crc = crc_ccitt(~0, data, len - 2);
  533. /*
  534. * There is a small difference between the crc-itu-t + bitrev and
  535. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  536. * will be swapped, use swab16 to convert the crc to the correct
  537. * value.
  538. */
  539. crc = swab16(crc);
  540. return fw_crc == crc;
  541. }
  542. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  543. const u8 *data, const size_t len)
  544. {
  545. size_t offset = 0;
  546. size_t fw_len;
  547. bool multiple;
  548. /*
  549. * PCI(e) & SOC devices require firmware with a length
  550. * of 8kb. USB devices require firmware files with a length
  551. * of 4kb. Certain USB chipsets however require different firmware,
  552. * which Ralink only provides attached to the original firmware
  553. * file. Thus for USB devices, firmware files have a length
  554. * which is a multiple of 4kb. The firmware for rt3290 chip also
  555. * have a length which is a multiple of 4kb.
  556. */
  557. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  558. fw_len = 4096;
  559. else
  560. fw_len = 8192;
  561. multiple = true;
  562. /*
  563. * Validate the firmware length
  564. */
  565. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  566. return FW_BAD_LENGTH;
  567. /*
  568. * Check if the chipset requires one of the upper parts
  569. * of the firmware.
  570. */
  571. if (rt2x00_is_usb(rt2x00dev) &&
  572. !rt2x00_rt(rt2x00dev, RT2860) &&
  573. !rt2x00_rt(rt2x00dev, RT2872) &&
  574. !rt2x00_rt(rt2x00dev, RT3070) &&
  575. ((len / fw_len) == 1))
  576. return FW_BAD_VERSION;
  577. /*
  578. * 8kb firmware files must be checked as if it were
  579. * 2 separate firmware files.
  580. */
  581. while (offset < len) {
  582. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  583. return FW_BAD_CRC;
  584. offset += fw_len;
  585. }
  586. return FW_OK;
  587. }
  588. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  589. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  590. const u8 *data, const size_t len)
  591. {
  592. unsigned int i;
  593. u32 reg;
  594. int retval;
  595. if (rt2x00_rt(rt2x00dev, RT3290)) {
  596. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  597. if (retval)
  598. return -EBUSY;
  599. }
  600. /*
  601. * If driver doesn't wake up firmware here,
  602. * rt2800_load_firmware will hang forever when interface is up again.
  603. */
  604. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  605. /*
  606. * Wait for stable hardware.
  607. */
  608. if (rt2800_wait_csr_ready(rt2x00dev))
  609. return -EBUSY;
  610. if (rt2x00_is_pci(rt2x00dev)) {
  611. if (rt2x00_rt(rt2x00dev, RT3290) ||
  612. rt2x00_rt(rt2x00dev, RT3572) ||
  613. rt2x00_rt(rt2x00dev, RT5390) ||
  614. rt2x00_rt(rt2x00dev, RT5392)) {
  615. reg = rt2800_register_read(rt2x00dev, AUX_CTRL);
  616. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  617. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  618. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  619. }
  620. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  621. }
  622. rt2800_disable_wpdma(rt2x00dev);
  623. /*
  624. * Write firmware to the device.
  625. */
  626. rt2800_drv_write_firmware(rt2x00dev, data, len);
  627. /*
  628. * Wait for device to stabilize.
  629. */
  630. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  631. reg = rt2800_register_read(rt2x00dev, PBF_SYS_CTRL);
  632. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  633. break;
  634. msleep(1);
  635. }
  636. if (i == REGISTER_BUSY_COUNT) {
  637. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  638. return -EBUSY;
  639. }
  640. /*
  641. * Disable DMA, will be reenabled later when enabling
  642. * the radio.
  643. */
  644. rt2800_disable_wpdma(rt2x00dev);
  645. /*
  646. * Initialize firmware.
  647. */
  648. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  649. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  650. if (rt2x00_is_usb(rt2x00dev)) {
  651. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  652. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  653. }
  654. msleep(1);
  655. return 0;
  656. }
  657. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  658. void rt2800_write_tx_data(struct queue_entry *entry,
  659. struct txentry_desc *txdesc)
  660. {
  661. __le32 *txwi = rt2800_drv_get_txwi(entry);
  662. u32 word;
  663. int i;
  664. /*
  665. * Initialize TX Info descriptor
  666. */
  667. word = rt2x00_desc_read(txwi, 0);
  668. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  669. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  670. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  671. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  672. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  673. rt2x00_set_field32(&word, TXWI_W0_TS,
  674. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  675. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  676. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  677. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  678. txdesc->u.ht.mpdu_density);
  679. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  680. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  681. rt2x00_set_field32(&word, TXWI_W0_BW,
  682. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  683. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  684. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  685. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  686. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  687. rt2x00_desc_write(txwi, 0, word);
  688. word = rt2x00_desc_read(txwi, 1);
  689. rt2x00_set_field32(&word, TXWI_W1_ACK,
  690. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  691. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  692. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  693. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  694. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  695. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  696. txdesc->key_idx : txdesc->u.ht.wcid);
  697. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  698. txdesc->length);
  699. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  700. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  701. rt2x00_desc_write(txwi, 1, word);
  702. /*
  703. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  704. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  705. * When TXD_W3_WIV is set to 1 it will use the IV data
  706. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  707. * crypto entry in the registers should be used to encrypt the frame.
  708. *
  709. * Nulify all remaining words as well, we don't know how to program them.
  710. */
  711. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  712. _rt2x00_desc_write(txwi, i, 0);
  713. }
  714. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  715. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  716. {
  717. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  718. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  719. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  720. u16 eeprom;
  721. u8 offset0;
  722. u8 offset1;
  723. u8 offset2;
  724. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  725. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
  726. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  727. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  728. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  729. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  730. } else {
  731. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
  732. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  733. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  734. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  735. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  736. }
  737. /*
  738. * Convert the value from the descriptor into the RSSI value
  739. * If the value in the descriptor is 0, it is considered invalid
  740. * and the default (extremely low) rssi value is assumed
  741. */
  742. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  743. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  744. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  745. /*
  746. * mac80211 only accepts a single RSSI value. Calculating the
  747. * average doesn't deliver a fair answer either since -60:-60 would
  748. * be considered equally good as -50:-70 while the second is the one
  749. * which gives less energy...
  750. */
  751. rssi0 = max(rssi0, rssi1);
  752. return (int)max(rssi0, rssi2);
  753. }
  754. void rt2800_process_rxwi(struct queue_entry *entry,
  755. struct rxdone_entry_desc *rxdesc)
  756. {
  757. __le32 *rxwi = (__le32 *) entry->skb->data;
  758. u32 word;
  759. word = rt2x00_desc_read(rxwi, 0);
  760. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  761. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  762. word = rt2x00_desc_read(rxwi, 1);
  763. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  764. rxdesc->enc_flags |= RX_ENC_FLAG_SHORT_GI;
  765. if (rt2x00_get_field32(word, RXWI_W1_BW))
  766. rxdesc->bw = RATE_INFO_BW_40;
  767. /*
  768. * Detect RX rate, always use MCS as signal type.
  769. */
  770. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  771. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  772. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  773. /*
  774. * Mask of 0x8 bit to remove the short preamble flag.
  775. */
  776. if (rxdesc->rate_mode == RATE_MODE_CCK)
  777. rxdesc->signal &= ~0x8;
  778. word = rt2x00_desc_read(rxwi, 2);
  779. /*
  780. * Convert descriptor AGC value to RSSI value.
  781. */
  782. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  783. /*
  784. * Remove RXWI descriptor from start of the buffer.
  785. */
  786. skb_pull(entry->skb, entry->queue->winfo_size);
  787. }
  788. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  789. static void rt2800_rate_from_status(struct skb_frame_desc *skbdesc,
  790. u32 status, enum nl80211_band band)
  791. {
  792. u8 flags = 0;
  793. u8 idx = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  794. switch (rt2x00_get_field32(status, TX_STA_FIFO_PHYMODE)) {
  795. case RATE_MODE_HT_GREENFIELD:
  796. flags |= IEEE80211_TX_RC_GREEN_FIELD;
  797. /* fall through */
  798. case RATE_MODE_HT_MIX:
  799. flags |= IEEE80211_TX_RC_MCS;
  800. break;
  801. case RATE_MODE_OFDM:
  802. if (band == NL80211_BAND_2GHZ)
  803. idx += 4;
  804. break;
  805. case RATE_MODE_CCK:
  806. if (idx >= 8)
  807. idx -= 8;
  808. break;
  809. }
  810. if (rt2x00_get_field32(status, TX_STA_FIFO_BW))
  811. flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  812. if (rt2x00_get_field32(status, TX_STA_FIFO_SGI))
  813. flags |= IEEE80211_TX_RC_SHORT_GI;
  814. skbdesc->tx_rate_idx = idx;
  815. skbdesc->tx_rate_flags = flags;
  816. }
  817. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi,
  818. bool match)
  819. {
  820. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  821. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  822. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  823. struct txdone_entry_desc txdesc;
  824. u32 word;
  825. u16 mcs, real_mcs;
  826. int aggr, ampdu, wcid, ack_req;
  827. /*
  828. * Obtain the status about this packet.
  829. */
  830. txdesc.flags = 0;
  831. word = rt2x00_desc_read(txwi, 0);
  832. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  833. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  834. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  835. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  836. wcid = rt2x00_get_field32(status, TX_STA_FIFO_WCID);
  837. ack_req = rt2x00_get_field32(status, TX_STA_FIFO_TX_ACK_REQUIRED);
  838. /*
  839. * If a frame was meant to be sent as a single non-aggregated MPDU
  840. * but ended up in an aggregate the used tx rate doesn't correlate
  841. * with the one specified in the TXWI as the whole aggregate is sent
  842. * with the same rate.
  843. *
  844. * For example: two frames are sent to rt2x00, the first one sets
  845. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  846. * and requests MCS15. If the hw aggregates both frames into one
  847. * AMDPU the tx status for both frames will contain MCS7 although
  848. * the frame was sent successfully.
  849. *
  850. * Hence, replace the requested rate with the real tx rate to not
  851. * confuse the rate control algortihm by providing clearly wrong
  852. * data.
  853. *
  854. * FIXME: if we do not find matching entry, we tell that frame was
  855. * posted without any retries. We need to find a way to fix that
  856. * and provide retry count.
  857. */
  858. if (unlikely((aggr == 1 && ampdu == 0 && real_mcs != mcs)) || !match) {
  859. rt2800_rate_from_status(skbdesc, status, rt2x00dev->curr_band);
  860. mcs = real_mcs;
  861. }
  862. if (aggr == 1 || ampdu == 1)
  863. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  864. if (!ack_req)
  865. __set_bit(TXDONE_NO_ACK_REQ, &txdesc.flags);
  866. /*
  867. * Ralink has a retry mechanism using a global fallback
  868. * table. We setup this fallback table to try the immediate
  869. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  870. * always contains the MCS used for the last transmission, be
  871. * it successful or not.
  872. */
  873. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  874. /*
  875. * Transmission succeeded. The number of retries is
  876. * mcs - real_mcs
  877. */
  878. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  879. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  880. } else {
  881. /*
  882. * Transmission failed. The number of retries is
  883. * always 7 in this case (for a total number of 8
  884. * frames sent).
  885. */
  886. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  887. txdesc.retry = rt2x00dev->long_retry;
  888. }
  889. /*
  890. * the frame was retried at least once
  891. * -> hw used fallback rates
  892. */
  893. if (txdesc.retry)
  894. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  895. if (!match) {
  896. /* RCU assures non-null sta will not be freed by mac80211. */
  897. rcu_read_lock();
  898. if (likely(wcid >= WCID_START && wcid <= WCID_END))
  899. skbdesc->sta = drv_data->wcid_to_sta[wcid - WCID_START];
  900. else
  901. skbdesc->sta = NULL;
  902. rt2x00lib_txdone_nomatch(entry, &txdesc);
  903. rcu_read_unlock();
  904. } else {
  905. rt2x00lib_txdone(entry, &txdesc);
  906. }
  907. }
  908. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  909. static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
  910. unsigned int index)
  911. {
  912. return HW_BEACON_BASE(index);
  913. }
  914. static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
  915. unsigned int index)
  916. {
  917. return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
  918. }
  919. static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
  920. {
  921. struct data_queue *queue = rt2x00dev->bcn;
  922. struct queue_entry *entry;
  923. int i, bcn_num = 0;
  924. u64 off, reg = 0;
  925. u32 bssid_dw1;
  926. /*
  927. * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
  928. */
  929. for (i = 0; i < queue->limit; i++) {
  930. entry = &queue->entries[i];
  931. if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
  932. continue;
  933. off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
  934. reg |= off << (8 * bcn_num);
  935. bcn_num++;
  936. }
  937. rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
  938. rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
  939. /*
  940. * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
  941. */
  942. bssid_dw1 = rt2800_register_read(rt2x00dev, MAC_BSSID_DW1);
  943. rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
  944. bcn_num > 0 ? bcn_num - 1 : 0);
  945. rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
  946. }
  947. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  948. {
  949. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  950. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  951. unsigned int beacon_base;
  952. unsigned int padding_len;
  953. u32 orig_reg, reg;
  954. const int txwi_desc_size = entry->queue->winfo_size;
  955. /*
  956. * Disable beaconing while we are reloading the beacon data,
  957. * otherwise we might be sending out invalid data.
  958. */
  959. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  960. orig_reg = reg;
  961. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  962. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  963. /*
  964. * Add space for the TXWI in front of the skb.
  965. */
  966. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  967. /*
  968. * Register descriptor details in skb frame descriptor.
  969. */
  970. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  971. skbdesc->desc = entry->skb->data;
  972. skbdesc->desc_len = txwi_desc_size;
  973. /*
  974. * Add the TXWI for the beacon to the skb.
  975. */
  976. rt2800_write_tx_data(entry, txdesc);
  977. /*
  978. * Dump beacon to userspace through debugfs.
  979. */
  980. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
  981. /*
  982. * Write entire beacon with TXWI and padding to register.
  983. */
  984. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  985. if (padding_len && skb_pad(entry->skb, padding_len)) {
  986. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  987. /* skb freed by skb_pad() on failure */
  988. entry->skb = NULL;
  989. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  990. return;
  991. }
  992. beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
  993. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  994. entry->skb->len + padding_len);
  995. __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
  996. /*
  997. * Change global beacons settings.
  998. */
  999. rt2800_update_beacons_setup(rt2x00dev);
  1000. /*
  1001. * Restore beaconing state.
  1002. */
  1003. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1004. /*
  1005. * Clean up beacon skb.
  1006. */
  1007. dev_kfree_skb_any(entry->skb);
  1008. entry->skb = NULL;
  1009. }
  1010. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  1011. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  1012. unsigned int index)
  1013. {
  1014. int i;
  1015. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  1016. unsigned int beacon_base;
  1017. beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
  1018. /*
  1019. * For the Beacon base registers we only need to clear
  1020. * the whole TXWI which (when set to 0) will invalidate
  1021. * the entire beacon.
  1022. */
  1023. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  1024. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  1025. }
  1026. void rt2800_clear_beacon(struct queue_entry *entry)
  1027. {
  1028. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1029. u32 orig_reg, reg;
  1030. /*
  1031. * Disable beaconing while we are reloading the beacon data,
  1032. * otherwise we might be sending out invalid data.
  1033. */
  1034. orig_reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1035. reg = orig_reg;
  1036. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1037. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1038. /*
  1039. * Clear beacon.
  1040. */
  1041. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  1042. __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
  1043. /*
  1044. * Change global beacons settings.
  1045. */
  1046. rt2800_update_beacons_setup(rt2x00dev);
  1047. /*
  1048. * Restore beaconing state.
  1049. */
  1050. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1051. }
  1052. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  1053. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1054. const struct rt2x00debug rt2800_rt2x00debug = {
  1055. .owner = THIS_MODULE,
  1056. .csr = {
  1057. .read = rt2800_register_read,
  1058. .write = rt2800_register_write,
  1059. .flags = RT2X00DEBUGFS_OFFSET,
  1060. .word_base = CSR_REG_BASE,
  1061. .word_size = sizeof(u32),
  1062. .word_count = CSR_REG_SIZE / sizeof(u32),
  1063. },
  1064. .eeprom = {
  1065. /* NOTE: The local EEPROM access functions can't
  1066. * be used here, use the generic versions instead.
  1067. */
  1068. .read = rt2x00_eeprom_read,
  1069. .write = rt2x00_eeprom_write,
  1070. .word_base = EEPROM_BASE,
  1071. .word_size = sizeof(u16),
  1072. .word_count = EEPROM_SIZE / sizeof(u16),
  1073. },
  1074. .bbp = {
  1075. .read = rt2800_bbp_read,
  1076. .write = rt2800_bbp_write,
  1077. .word_base = BBP_BASE,
  1078. .word_size = sizeof(u8),
  1079. .word_count = BBP_SIZE / sizeof(u8),
  1080. },
  1081. .rf = {
  1082. .read = rt2x00_rf_read,
  1083. .write = rt2800_rf_write,
  1084. .word_base = RF_BASE,
  1085. .word_size = sizeof(u32),
  1086. .word_count = RF_SIZE / sizeof(u32),
  1087. },
  1088. .rfcsr = {
  1089. .read = rt2800_rfcsr_read,
  1090. .write = rt2800_rfcsr_write,
  1091. .word_base = RFCSR_BASE,
  1092. .word_size = sizeof(u8),
  1093. .word_count = RFCSR_SIZE / sizeof(u8),
  1094. },
  1095. };
  1096. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  1097. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1098. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  1099. {
  1100. u32 reg;
  1101. if (rt2x00_rt(rt2x00dev, RT3290)) {
  1102. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  1103. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  1104. } else {
  1105. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  1106. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  1107. }
  1108. }
  1109. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  1110. #ifdef CONFIG_RT2X00_LIB_LEDS
  1111. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  1112. enum led_brightness brightness)
  1113. {
  1114. struct rt2x00_led *led =
  1115. container_of(led_cdev, struct rt2x00_led, led_dev);
  1116. unsigned int enabled = brightness != LED_OFF;
  1117. unsigned int bg_mode =
  1118. (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
  1119. unsigned int polarity =
  1120. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1121. EEPROM_FREQ_LED_POLARITY);
  1122. unsigned int ledmode =
  1123. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1124. EEPROM_FREQ_LED_MODE);
  1125. u32 reg;
  1126. /* Check for SoC (SOC devices don't support MCU requests) */
  1127. if (rt2x00_is_soc(led->rt2x00dev)) {
  1128. reg = rt2800_register_read(led->rt2x00dev, LED_CFG);
  1129. /* Set LED Polarity */
  1130. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  1131. /* Set LED Mode */
  1132. if (led->type == LED_TYPE_RADIO) {
  1133. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  1134. enabled ? 3 : 0);
  1135. } else if (led->type == LED_TYPE_ASSOC) {
  1136. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  1137. enabled ? 3 : 0);
  1138. } else if (led->type == LED_TYPE_QUALITY) {
  1139. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  1140. enabled ? 3 : 0);
  1141. }
  1142. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  1143. } else {
  1144. if (led->type == LED_TYPE_RADIO) {
  1145. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1146. enabled ? 0x20 : 0);
  1147. } else if (led->type == LED_TYPE_ASSOC) {
  1148. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1149. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1150. } else if (led->type == LED_TYPE_QUALITY) {
  1151. /*
  1152. * The brightness is divided into 6 levels (0 - 5),
  1153. * The specs tell us the following levels:
  1154. * 0, 1 ,3, 7, 15, 31
  1155. * to determine the level in a simple way we can simply
  1156. * work with bitshifting:
  1157. * (1 << level) - 1
  1158. */
  1159. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1160. (1 << brightness / (LED_FULL / 6)) - 1,
  1161. polarity);
  1162. }
  1163. }
  1164. }
  1165. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1166. struct rt2x00_led *led, enum led_type type)
  1167. {
  1168. led->rt2x00dev = rt2x00dev;
  1169. led->type = type;
  1170. led->led_dev.brightness_set = rt2800_brightness_set;
  1171. led->flags = LED_INITIALIZED;
  1172. }
  1173. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1174. /*
  1175. * Configuration handlers.
  1176. */
  1177. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1178. const u8 *address,
  1179. int wcid)
  1180. {
  1181. struct mac_wcid_entry wcid_entry;
  1182. u32 offset;
  1183. offset = MAC_WCID_ENTRY(wcid);
  1184. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1185. if (address)
  1186. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1187. rt2800_register_multiwrite(rt2x00dev, offset,
  1188. &wcid_entry, sizeof(wcid_entry));
  1189. }
  1190. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1191. {
  1192. u32 offset;
  1193. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1194. rt2800_register_write(rt2x00dev, offset, 0);
  1195. }
  1196. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1197. int wcid, u32 bssidx)
  1198. {
  1199. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1200. u32 reg;
  1201. /*
  1202. * The BSS Idx numbers is split in a main value of 3 bits,
  1203. * and a extended field for adding one additional bit to the value.
  1204. */
  1205. reg = rt2800_register_read(rt2x00dev, offset);
  1206. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1207. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1208. (bssidx & 0x8) >> 3);
  1209. rt2800_register_write(rt2x00dev, offset, reg);
  1210. }
  1211. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1212. struct rt2x00lib_crypto *crypto,
  1213. struct ieee80211_key_conf *key)
  1214. {
  1215. struct mac_iveiv_entry iveiv_entry;
  1216. u32 offset;
  1217. u32 reg;
  1218. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1219. if (crypto->cmd == SET_KEY) {
  1220. reg = rt2800_register_read(rt2x00dev, offset);
  1221. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1222. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1223. /*
  1224. * Both the cipher as the BSS Idx numbers are split in a main
  1225. * value of 3 bits, and a extended field for adding one additional
  1226. * bit to the value.
  1227. */
  1228. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1229. (crypto->cipher & 0x7));
  1230. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1231. (crypto->cipher & 0x8) >> 3);
  1232. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1233. rt2800_register_write(rt2x00dev, offset, reg);
  1234. } else {
  1235. /* Delete the cipher without touching the bssidx */
  1236. reg = rt2800_register_read(rt2x00dev, offset);
  1237. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1238. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1239. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1240. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1241. rt2800_register_write(rt2x00dev, offset, reg);
  1242. }
  1243. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1244. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1245. if ((crypto->cipher == CIPHER_TKIP) ||
  1246. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1247. (crypto->cipher == CIPHER_AES))
  1248. iveiv_entry.iv[3] |= 0x20;
  1249. iveiv_entry.iv[3] |= key->keyidx << 6;
  1250. rt2800_register_multiwrite(rt2x00dev, offset,
  1251. &iveiv_entry, sizeof(iveiv_entry));
  1252. }
  1253. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1254. struct rt2x00lib_crypto *crypto,
  1255. struct ieee80211_key_conf *key)
  1256. {
  1257. struct hw_key_entry key_entry;
  1258. struct rt2x00_field32 field;
  1259. u32 offset;
  1260. u32 reg;
  1261. if (crypto->cmd == SET_KEY) {
  1262. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1263. memcpy(key_entry.key, crypto->key,
  1264. sizeof(key_entry.key));
  1265. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1266. sizeof(key_entry.tx_mic));
  1267. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1268. sizeof(key_entry.rx_mic));
  1269. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1270. rt2800_register_multiwrite(rt2x00dev, offset,
  1271. &key_entry, sizeof(key_entry));
  1272. }
  1273. /*
  1274. * The cipher types are stored over multiple registers
  1275. * starting with SHARED_KEY_MODE_BASE each word will have
  1276. * 32 bits and contains the cipher types for 2 bssidx each.
  1277. * Using the correct defines correctly will cause overhead,
  1278. * so just calculate the correct offset.
  1279. */
  1280. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1281. field.bit_mask = 0x7 << field.bit_offset;
  1282. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1283. reg = rt2800_register_read(rt2x00dev, offset);
  1284. rt2x00_set_field32(&reg, field,
  1285. (crypto->cmd == SET_KEY) * crypto->cipher);
  1286. rt2800_register_write(rt2x00dev, offset, reg);
  1287. /*
  1288. * Update WCID information
  1289. */
  1290. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1291. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1292. crypto->bssidx);
  1293. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1294. return 0;
  1295. }
  1296. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1297. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1298. struct rt2x00lib_crypto *crypto,
  1299. struct ieee80211_key_conf *key)
  1300. {
  1301. struct hw_key_entry key_entry;
  1302. u32 offset;
  1303. if (crypto->cmd == SET_KEY) {
  1304. /*
  1305. * Allow key configuration only for STAs that are
  1306. * known by the hw.
  1307. */
  1308. if (crypto->wcid > WCID_END)
  1309. return -ENOSPC;
  1310. key->hw_key_idx = crypto->wcid;
  1311. memcpy(key_entry.key, crypto->key,
  1312. sizeof(key_entry.key));
  1313. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1314. sizeof(key_entry.tx_mic));
  1315. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1316. sizeof(key_entry.rx_mic));
  1317. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1318. rt2800_register_multiwrite(rt2x00dev, offset,
  1319. &key_entry, sizeof(key_entry));
  1320. }
  1321. /*
  1322. * Update WCID information
  1323. */
  1324. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1325. return 0;
  1326. }
  1327. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1328. static void rt2800_set_max_psdu_len(struct rt2x00_dev *rt2x00dev)
  1329. {
  1330. u8 i, max_psdu;
  1331. u32 reg;
  1332. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1333. for (i = 0; i < 3; i++)
  1334. if (drv_data->ampdu_factor_cnt[i] > 0)
  1335. break;
  1336. max_psdu = min(drv_data->max_psdu, i);
  1337. reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
  1338. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, max_psdu);
  1339. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1340. }
  1341. int rt2800_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  1342. struct ieee80211_sta *sta)
  1343. {
  1344. struct rt2x00_dev *rt2x00dev = hw->priv;
  1345. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1346. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1347. int wcid;
  1348. /*
  1349. * Limit global maximum TX AMPDU length to smallest value of all
  1350. * connected stations. In AP mode this can be suboptimal, but we
  1351. * do not have a choice if some connected STA is not capable to
  1352. * receive the same amount of data like the others.
  1353. */
  1354. if (sta->ht_cap.ht_supported) {
  1355. drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]++;
  1356. rt2800_set_max_psdu_len(rt2x00dev);
  1357. }
  1358. /*
  1359. * Search for the first free WCID entry and return the corresponding
  1360. * index.
  1361. */
  1362. wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
  1363. /*
  1364. * Store selected wcid even if it is invalid so that we can
  1365. * later decide if the STA is uploaded into the hw.
  1366. */
  1367. sta_priv->wcid = wcid;
  1368. /*
  1369. * No space left in the device, however, we can still communicate
  1370. * with the STA -> No error.
  1371. */
  1372. if (wcid > WCID_END)
  1373. return 0;
  1374. __set_bit(wcid - WCID_START, drv_data->sta_ids);
  1375. drv_data->wcid_to_sta[wcid - WCID_START] = sta;
  1376. /*
  1377. * Clean up WCID attributes and write STA address to the device.
  1378. */
  1379. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1380. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1381. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1382. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1383. return 0;
  1384. }
  1385. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1386. int rt2800_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  1387. struct ieee80211_sta *sta)
  1388. {
  1389. struct rt2x00_dev *rt2x00dev = hw->priv;
  1390. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1391. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1392. int wcid = sta_priv->wcid;
  1393. if (sta->ht_cap.ht_supported) {
  1394. drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]--;
  1395. rt2800_set_max_psdu_len(rt2x00dev);
  1396. }
  1397. if (wcid > WCID_END)
  1398. return 0;
  1399. /*
  1400. * Remove WCID entry, no need to clean the attributes as they will
  1401. * get renewed when the WCID is reused.
  1402. */
  1403. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1404. drv_data->wcid_to_sta[wcid - WCID_START] = NULL;
  1405. __clear_bit(wcid - WCID_START, drv_data->sta_ids);
  1406. return 0;
  1407. }
  1408. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1409. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1410. const unsigned int filter_flags)
  1411. {
  1412. u32 reg;
  1413. /*
  1414. * Start configuration steps.
  1415. * Note that the version error will always be dropped
  1416. * and broadcast frames will always be accepted since
  1417. * there is no filter for it at this time.
  1418. */
  1419. reg = rt2800_register_read(rt2x00dev, RX_FILTER_CFG);
  1420. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1421. !(filter_flags & FIF_FCSFAIL));
  1422. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1423. !(filter_flags & FIF_PLCPFAIL));
  1424. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1425. !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
  1426. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1427. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1428. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1429. !(filter_flags & FIF_ALLMULTI));
  1430. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1431. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1432. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1433. !(filter_flags & FIF_CONTROL));
  1434. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1435. !(filter_flags & FIF_CONTROL));
  1436. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1437. !(filter_flags & FIF_CONTROL));
  1438. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1439. !(filter_flags & FIF_CONTROL));
  1440. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1441. !(filter_flags & FIF_CONTROL));
  1442. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1443. !(filter_flags & FIF_PSPOLL));
  1444. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1445. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1446. !(filter_flags & FIF_CONTROL));
  1447. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1448. !(filter_flags & FIF_CONTROL));
  1449. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1450. }
  1451. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1452. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1453. struct rt2x00intf_conf *conf, const unsigned int flags)
  1454. {
  1455. u32 reg;
  1456. bool update_bssid = false;
  1457. if (flags & CONFIG_UPDATE_TYPE) {
  1458. /*
  1459. * Enable synchronisation.
  1460. */
  1461. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1462. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1463. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1464. if (conf->sync == TSF_SYNC_AP_NONE) {
  1465. /*
  1466. * Tune beacon queue transmit parameters for AP mode
  1467. */
  1468. reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
  1469. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1470. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1471. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1472. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1473. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1474. } else {
  1475. reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
  1476. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1477. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1478. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1479. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1480. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1481. }
  1482. }
  1483. if (flags & CONFIG_UPDATE_MAC) {
  1484. if (flags & CONFIG_UPDATE_TYPE &&
  1485. conf->sync == TSF_SYNC_AP_NONE) {
  1486. /*
  1487. * The BSSID register has to be set to our own mac
  1488. * address in AP mode.
  1489. */
  1490. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1491. update_bssid = true;
  1492. }
  1493. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1494. reg = le32_to_cpu(conf->mac[1]);
  1495. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1496. conf->mac[1] = cpu_to_le32(reg);
  1497. }
  1498. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1499. conf->mac, sizeof(conf->mac));
  1500. }
  1501. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1502. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1503. reg = le32_to_cpu(conf->bssid[1]);
  1504. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1505. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  1506. conf->bssid[1] = cpu_to_le32(reg);
  1507. }
  1508. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1509. conf->bssid, sizeof(conf->bssid));
  1510. }
  1511. }
  1512. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1513. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1514. struct rt2x00lib_erp *erp)
  1515. {
  1516. bool any_sta_nongf = !!(erp->ht_opmode &
  1517. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1518. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1519. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1520. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1521. u32 reg;
  1522. /* default protection rate for HT20: OFDM 24M */
  1523. mm20_rate = gf20_rate = 0x4004;
  1524. /* default protection rate for HT40: duplicate OFDM 24M */
  1525. mm40_rate = gf40_rate = 0x4084;
  1526. switch (protection) {
  1527. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1528. /*
  1529. * All STAs in this BSS are HT20/40 but there might be
  1530. * STAs not supporting greenfield mode.
  1531. * => Disable protection for HT transmissions.
  1532. */
  1533. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1534. break;
  1535. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1536. /*
  1537. * All STAs in this BSS are HT20 or HT20/40 but there
  1538. * might be STAs not supporting greenfield mode.
  1539. * => Protect all HT40 transmissions.
  1540. */
  1541. mm20_mode = gf20_mode = 0;
  1542. mm40_mode = gf40_mode = 1;
  1543. break;
  1544. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1545. /*
  1546. * Nonmember protection:
  1547. * According to 802.11n we _should_ protect all
  1548. * HT transmissions (but we don't have to).
  1549. *
  1550. * But if cts_protection is enabled we _shall_ protect
  1551. * all HT transmissions using a CCK rate.
  1552. *
  1553. * And if any station is non GF we _shall_ protect
  1554. * GF transmissions.
  1555. *
  1556. * We decide to protect everything
  1557. * -> fall through to mixed mode.
  1558. */
  1559. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1560. /*
  1561. * Legacy STAs are present
  1562. * => Protect all HT transmissions.
  1563. */
  1564. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 1;
  1565. /*
  1566. * If erp protection is needed we have to protect HT
  1567. * transmissions with CCK 11M long preamble.
  1568. */
  1569. if (erp->cts_protection) {
  1570. /* don't duplicate RTS/CTS in CCK mode */
  1571. mm20_rate = mm40_rate = 0x0003;
  1572. gf20_rate = gf40_rate = 0x0003;
  1573. }
  1574. break;
  1575. }
  1576. /* check for STAs not supporting greenfield mode */
  1577. if (any_sta_nongf)
  1578. gf20_mode = gf40_mode = 1;
  1579. /* Update HT protection config */
  1580. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  1581. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1582. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1583. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1584. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  1585. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1586. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1587. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1588. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  1589. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1590. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1591. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1592. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  1593. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1594. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1595. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1596. }
  1597. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1598. u32 changed)
  1599. {
  1600. u32 reg;
  1601. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1602. reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
  1603. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1604. !!erp->short_preamble);
  1605. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1606. }
  1607. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1608. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  1609. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1610. erp->cts_protection ? 2 : 0);
  1611. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1612. }
  1613. if (changed & BSS_CHANGED_BASIC_RATES) {
  1614. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1615. 0xff0 | erp->basic_rates);
  1616. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1617. }
  1618. if (changed & BSS_CHANGED_ERP_SLOT) {
  1619. reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
  1620. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1621. erp->slot_time);
  1622. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1623. reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
  1624. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1625. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1626. }
  1627. if (changed & BSS_CHANGED_BEACON_INT) {
  1628. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1629. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1630. erp->beacon_int * 16);
  1631. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1632. }
  1633. if (changed & BSS_CHANGED_HT)
  1634. rt2800_config_ht_opmode(rt2x00dev, erp);
  1635. }
  1636. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1637. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1638. {
  1639. u32 reg;
  1640. u16 eeprom;
  1641. u8 led_ctrl, led_g_mode, led_r_mode;
  1642. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  1643. if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
  1644. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1645. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1646. } else {
  1647. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1648. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1649. }
  1650. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1651. reg = rt2800_register_read(rt2x00dev, LED_CFG);
  1652. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1653. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1654. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1655. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1656. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  1657. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1658. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1659. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1660. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1661. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1662. } else {
  1663. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1664. (led_g_mode << 2) | led_r_mode, 1);
  1665. }
  1666. }
  1667. }
  1668. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1669. enum antenna ant)
  1670. {
  1671. u32 reg;
  1672. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1673. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1674. if (rt2x00_is_pci(rt2x00dev)) {
  1675. reg = rt2800_register_read(rt2x00dev, E2PROM_CSR);
  1676. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1677. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1678. } else if (rt2x00_is_usb(rt2x00dev))
  1679. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1680. eesk_pin, 0);
  1681. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  1682. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1683. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1684. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1685. }
  1686. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1687. {
  1688. u8 r1;
  1689. u8 r3;
  1690. u16 eeprom;
  1691. r1 = rt2800_bbp_read(rt2x00dev, 1);
  1692. r3 = rt2800_bbp_read(rt2x00dev, 3);
  1693. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1694. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1695. rt2800_config_3572bt_ant(rt2x00dev);
  1696. /*
  1697. * Configure the TX antenna.
  1698. */
  1699. switch (ant->tx_chain_num) {
  1700. case 1:
  1701. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1702. break;
  1703. case 2:
  1704. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1705. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1706. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1707. else
  1708. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1709. break;
  1710. case 3:
  1711. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1712. break;
  1713. }
  1714. /*
  1715. * Configure the RX antenna.
  1716. */
  1717. switch (ant->rx_chain_num) {
  1718. case 1:
  1719. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1720. rt2x00_rt(rt2x00dev, RT3090) ||
  1721. rt2x00_rt(rt2x00dev, RT3352) ||
  1722. rt2x00_rt(rt2x00dev, RT3390)) {
  1723. eeprom = rt2800_eeprom_read(rt2x00dev,
  1724. EEPROM_NIC_CONF1);
  1725. if (rt2x00_get_field16(eeprom,
  1726. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1727. rt2800_set_ant_diversity(rt2x00dev,
  1728. rt2x00dev->default_ant.rx);
  1729. }
  1730. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1731. break;
  1732. case 2:
  1733. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1734. rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1735. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1736. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1737. rt2x00dev->curr_band == NL80211_BAND_5GHZ);
  1738. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1739. } else {
  1740. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1741. }
  1742. break;
  1743. case 3:
  1744. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1745. break;
  1746. }
  1747. rt2800_bbp_write(rt2x00dev, 3, r3);
  1748. rt2800_bbp_write(rt2x00dev, 1, r1);
  1749. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1750. if (ant->rx_chain_num == 1)
  1751. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1752. else
  1753. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1754. }
  1755. }
  1756. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1757. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1758. struct rt2x00lib_conf *libconf)
  1759. {
  1760. u16 eeprom;
  1761. short lna_gain;
  1762. if (libconf->rf.channel <= 14) {
  1763. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  1764. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1765. } else if (libconf->rf.channel <= 64) {
  1766. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  1767. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1768. } else if (libconf->rf.channel <= 128) {
  1769. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1770. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  1771. lna_gain = rt2x00_get_field16(eeprom,
  1772. EEPROM_EXT_LNA2_A1);
  1773. } else {
  1774. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  1775. lna_gain = rt2x00_get_field16(eeprom,
  1776. EEPROM_RSSI_BG2_LNA_A1);
  1777. }
  1778. } else {
  1779. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1780. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  1781. lna_gain = rt2x00_get_field16(eeprom,
  1782. EEPROM_EXT_LNA2_A2);
  1783. } else {
  1784. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  1785. lna_gain = rt2x00_get_field16(eeprom,
  1786. EEPROM_RSSI_A2_LNA_A2);
  1787. }
  1788. }
  1789. rt2x00dev->lna_gain = lna_gain;
  1790. }
  1791. static inline bool rt2800_clk_is_20mhz(struct rt2x00_dev *rt2x00dev)
  1792. {
  1793. return clk_get_rate(rt2x00dev->clk) == 20000000;
  1794. }
  1795. #define FREQ_OFFSET_BOUND 0x5f
  1796. static void rt2800_freq_cal_mode1(struct rt2x00_dev *rt2x00dev)
  1797. {
  1798. u8 freq_offset, prev_freq_offset;
  1799. u8 rfcsr, prev_rfcsr;
  1800. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  1801. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  1802. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  1803. prev_rfcsr = rfcsr;
  1804. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  1805. if (rfcsr == prev_rfcsr)
  1806. return;
  1807. if (rt2x00_is_usb(rt2x00dev)) {
  1808. rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
  1809. freq_offset, prev_rfcsr);
  1810. return;
  1811. }
  1812. prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
  1813. while (prev_freq_offset != freq_offset) {
  1814. if (prev_freq_offset < freq_offset)
  1815. prev_freq_offset++;
  1816. else
  1817. prev_freq_offset--;
  1818. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
  1819. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1820. usleep_range(1000, 1500);
  1821. }
  1822. }
  1823. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1824. struct ieee80211_conf *conf,
  1825. struct rf_channel *rf,
  1826. struct channel_info *info)
  1827. {
  1828. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1829. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1830. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1831. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1832. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1833. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1834. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1835. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1836. if (rf->channel > 14) {
  1837. /*
  1838. * When TX power is below 0, we should increase it by 7 to
  1839. * make it a positive value (Minimum value is -7).
  1840. * However this means that values between 0 and 7 have
  1841. * double meaning, and we should set a 7DBm boost flag.
  1842. */
  1843. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1844. (info->default_power1 >= 0));
  1845. if (info->default_power1 < 0)
  1846. info->default_power1 += 7;
  1847. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1848. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1849. (info->default_power2 >= 0));
  1850. if (info->default_power2 < 0)
  1851. info->default_power2 += 7;
  1852. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1853. } else {
  1854. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1855. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1856. }
  1857. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1858. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1859. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1860. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1861. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1862. udelay(200);
  1863. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1864. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1865. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1866. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1867. udelay(200);
  1868. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1869. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1870. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1871. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1872. }
  1873. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1874. struct ieee80211_conf *conf,
  1875. struct rf_channel *rf,
  1876. struct channel_info *info)
  1877. {
  1878. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1879. u8 rfcsr, calib_tx, calib_rx;
  1880. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1881. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  1882. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1883. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1884. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  1885. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1886. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1887. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  1888. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1889. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1890. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  1891. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1892. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1893. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  1894. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1895. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1896. rt2x00dev->default_ant.rx_chain_num <= 1);
  1897. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1898. rt2x00dev->default_ant.rx_chain_num <= 2);
  1899. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1900. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1901. rt2x00dev->default_ant.tx_chain_num <= 1);
  1902. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1903. rt2x00dev->default_ant.tx_chain_num <= 2);
  1904. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1905. rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
  1906. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1907. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1908. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1909. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1910. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1911. } else {
  1912. if (conf_is_ht40(conf)) {
  1913. calib_tx = drv_data->calibration_bw40;
  1914. calib_rx = drv_data->calibration_bw40;
  1915. } else {
  1916. calib_tx = drv_data->calibration_bw20;
  1917. calib_rx = drv_data->calibration_bw20;
  1918. }
  1919. }
  1920. rfcsr = rt2800_rfcsr_read(rt2x00dev, 24);
  1921. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1922. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1923. rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
  1924. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1925. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1926. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  1927. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1928. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1929. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  1930. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1931. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1932. usleep_range(1000, 1500);
  1933. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1934. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1935. }
  1936. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1937. struct ieee80211_conf *conf,
  1938. struct rf_channel *rf,
  1939. struct channel_info *info)
  1940. {
  1941. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1942. u8 rfcsr;
  1943. u32 reg;
  1944. if (rf->channel <= 14) {
  1945. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1946. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1947. } else {
  1948. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1949. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1950. }
  1951. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1952. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1953. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  1954. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1955. if (rf->channel <= 14)
  1956. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1957. else
  1958. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1959. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1960. rfcsr = rt2800_rfcsr_read(rt2x00dev, 5);
  1961. if (rf->channel <= 14)
  1962. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1963. else
  1964. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1965. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1966. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  1967. if (rf->channel <= 14) {
  1968. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1969. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1970. info->default_power1);
  1971. } else {
  1972. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1973. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1974. (info->default_power1 & 0x3) |
  1975. ((info->default_power1 & 0xC) << 1));
  1976. }
  1977. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1978. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  1979. if (rf->channel <= 14) {
  1980. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1981. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1982. info->default_power2);
  1983. } else {
  1984. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1985. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1986. (info->default_power2 & 0x3) |
  1987. ((info->default_power2 & 0xC) << 1));
  1988. }
  1989. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1990. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  1991. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1992. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1993. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1994. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1995. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1996. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1997. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1998. if (rf->channel <= 14) {
  1999. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2000. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2001. }
  2002. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2003. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2004. } else {
  2005. switch (rt2x00dev->default_ant.tx_chain_num) {
  2006. case 1:
  2007. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2008. case 2:
  2009. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2010. break;
  2011. }
  2012. switch (rt2x00dev->default_ant.rx_chain_num) {
  2013. case 1:
  2014. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2015. case 2:
  2016. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2017. break;
  2018. }
  2019. }
  2020. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2021. rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
  2022. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  2023. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2024. if (conf_is_ht40(conf)) {
  2025. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  2026. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  2027. } else {
  2028. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  2029. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  2030. }
  2031. if (rf->channel <= 14) {
  2032. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  2033. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  2034. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2035. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  2036. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2037. rfcsr = 0x4c;
  2038. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2039. drv_data->txmixer_gain_24g);
  2040. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2041. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2042. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  2043. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  2044. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  2045. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2046. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2047. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  2048. } else {
  2049. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  2050. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  2051. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  2052. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  2053. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  2054. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2055. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2056. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2057. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  2058. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  2059. rfcsr = 0x7a;
  2060. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2061. drv_data->txmixer_gain_5g);
  2062. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2063. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2064. if (rf->channel <= 64) {
  2065. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  2066. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  2067. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2068. } else if (rf->channel <= 128) {
  2069. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  2070. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  2071. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2072. } else {
  2073. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  2074. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  2075. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2076. }
  2077. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  2078. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  2079. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  2080. }
  2081. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  2082. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2083. if (rf->channel <= 14)
  2084. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2085. else
  2086. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  2087. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2088. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  2089. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2090. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2091. }
  2092. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  2093. struct ieee80211_conf *conf,
  2094. struct rf_channel *rf,
  2095. struct channel_info *info)
  2096. {
  2097. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2098. u8 txrx_agc_fc;
  2099. u8 txrx_h20m;
  2100. u8 rfcsr;
  2101. u8 bbp;
  2102. const bool txbf_enabled = false; /* TODO */
  2103. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  2104. bbp = rt2800_bbp_read(rt2x00dev, 109);
  2105. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  2106. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  2107. rt2800_bbp_write(rt2x00dev, 109, bbp);
  2108. bbp = rt2800_bbp_read(rt2x00dev, 110);
  2109. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  2110. rt2800_bbp_write(rt2x00dev, 110, bbp);
  2111. if (rf->channel <= 14) {
  2112. /* Restore BBP 25 & 26 for 2.4 GHz */
  2113. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  2114. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  2115. } else {
  2116. /* Hard code BBP 25 & 26 for 5GHz */
  2117. /* Enable IQ Phase correction */
  2118. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  2119. /* Setup IQ Phase correction value */
  2120. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  2121. }
  2122. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2123. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  2124. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2125. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  2126. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2127. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2128. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  2129. if (rf->channel <= 14)
  2130. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  2131. else
  2132. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  2133. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2134. rfcsr = rt2800_rfcsr_read(rt2x00dev, 53);
  2135. if (rf->channel <= 14) {
  2136. rfcsr = 0;
  2137. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2138. info->default_power1 & 0x1f);
  2139. } else {
  2140. if (rt2x00_is_usb(rt2x00dev))
  2141. rfcsr = 0x40;
  2142. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2143. ((info->default_power1 & 0x18) << 1) |
  2144. (info->default_power1 & 7));
  2145. }
  2146. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  2147. rfcsr = rt2800_rfcsr_read(rt2x00dev, 55);
  2148. if (rf->channel <= 14) {
  2149. rfcsr = 0;
  2150. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2151. info->default_power2 & 0x1f);
  2152. } else {
  2153. if (rt2x00_is_usb(rt2x00dev))
  2154. rfcsr = 0x40;
  2155. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2156. ((info->default_power2 & 0x18) << 1) |
  2157. (info->default_power2 & 7));
  2158. }
  2159. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  2160. rfcsr = rt2800_rfcsr_read(rt2x00dev, 54);
  2161. if (rf->channel <= 14) {
  2162. rfcsr = 0;
  2163. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2164. info->default_power3 & 0x1f);
  2165. } else {
  2166. if (rt2x00_is_usb(rt2x00dev))
  2167. rfcsr = 0x40;
  2168. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2169. ((info->default_power3 & 0x18) << 1) |
  2170. (info->default_power3 & 7));
  2171. }
  2172. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  2173. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2174. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2175. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2176. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2177. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2178. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2179. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2180. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2181. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2182. switch (rt2x00dev->default_ant.tx_chain_num) {
  2183. case 3:
  2184. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2185. /* fallthrough */
  2186. case 2:
  2187. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2188. /* fallthrough */
  2189. case 1:
  2190. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2191. break;
  2192. }
  2193. switch (rt2x00dev->default_ant.rx_chain_num) {
  2194. case 3:
  2195. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2196. /* fallthrough */
  2197. case 2:
  2198. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2199. /* fallthrough */
  2200. case 1:
  2201. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2202. break;
  2203. }
  2204. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2205. rt2800_freq_cal_mode1(rt2x00dev);
  2206. if (conf_is_ht40(conf)) {
  2207. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2208. RFCSR24_TX_AGC_FC);
  2209. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2210. RFCSR24_TX_H20M);
  2211. } else {
  2212. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2213. RFCSR24_TX_AGC_FC);
  2214. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2215. RFCSR24_TX_H20M);
  2216. }
  2217. /* NOTE: the reference driver does not writes the new value
  2218. * back to RFCSR 32
  2219. */
  2220. rfcsr = rt2800_rfcsr_read(rt2x00dev, 32);
  2221. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2222. if (rf->channel <= 14)
  2223. rfcsr = 0xa0;
  2224. else
  2225. rfcsr = 0x80;
  2226. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2227. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2228. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2229. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2230. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2231. /* Band selection */
  2232. rfcsr = rt2800_rfcsr_read(rt2x00dev, 36);
  2233. if (rf->channel <= 14)
  2234. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2235. else
  2236. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2237. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2238. rfcsr = rt2800_rfcsr_read(rt2x00dev, 34);
  2239. if (rf->channel <= 14)
  2240. rfcsr = 0x3c;
  2241. else
  2242. rfcsr = 0x20;
  2243. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2244. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  2245. if (rf->channel <= 14)
  2246. rfcsr = 0x1a;
  2247. else
  2248. rfcsr = 0x12;
  2249. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2250. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  2251. if (rf->channel >= 1 && rf->channel <= 14)
  2252. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2253. else if (rf->channel >= 36 && rf->channel <= 64)
  2254. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2255. else if (rf->channel >= 100 && rf->channel <= 128)
  2256. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2257. else
  2258. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2259. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2260. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2261. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2262. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2263. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2264. if (rf->channel <= 14) {
  2265. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2266. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2267. } else {
  2268. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2269. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2270. }
  2271. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  2272. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2273. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2274. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  2275. if (rf->channel <= 14) {
  2276. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2277. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2278. } else {
  2279. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2280. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2281. }
  2282. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2283. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2284. if (rf->channel <= 14)
  2285. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2286. else
  2287. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2288. if (txbf_enabled)
  2289. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2290. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2291. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2292. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2293. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2294. rfcsr = rt2800_rfcsr_read(rt2x00dev, 57);
  2295. if (rf->channel <= 14)
  2296. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2297. else
  2298. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2299. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2300. if (rf->channel <= 14) {
  2301. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2302. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2303. } else {
  2304. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2305. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2306. }
  2307. /* Initiate VCO calibration */
  2308. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  2309. if (rf->channel <= 14) {
  2310. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2311. } else {
  2312. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2313. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2314. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2315. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2316. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2317. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2318. }
  2319. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2320. if (rf->channel >= 1 && rf->channel <= 14) {
  2321. rfcsr = 0x23;
  2322. if (txbf_enabled)
  2323. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2324. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2325. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2326. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2327. rfcsr = 0x36;
  2328. if (txbf_enabled)
  2329. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2330. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2331. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2332. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2333. rfcsr = 0x32;
  2334. if (txbf_enabled)
  2335. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2336. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2337. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2338. } else {
  2339. rfcsr = 0x30;
  2340. if (txbf_enabled)
  2341. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2342. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2343. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2344. }
  2345. }
  2346. #define POWER_BOUND 0x27
  2347. #define POWER_BOUND_5G 0x2b
  2348. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2349. struct ieee80211_conf *conf,
  2350. struct rf_channel *rf,
  2351. struct channel_info *info)
  2352. {
  2353. u8 rfcsr;
  2354. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2355. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2356. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2357. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2358. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2359. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2360. if (info->default_power1 > POWER_BOUND)
  2361. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2362. else
  2363. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2364. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2365. rt2800_freq_cal_mode1(rt2x00dev);
  2366. if (rf->channel <= 14) {
  2367. if (rf->channel == 6)
  2368. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2369. else
  2370. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2371. if (rf->channel >= 1 && rf->channel <= 6)
  2372. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2373. else if (rf->channel >= 7 && rf->channel <= 11)
  2374. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2375. else if (rf->channel >= 12 && rf->channel <= 14)
  2376. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2377. }
  2378. }
  2379. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2380. struct ieee80211_conf *conf,
  2381. struct rf_channel *rf,
  2382. struct channel_info *info)
  2383. {
  2384. u8 rfcsr;
  2385. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2386. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2387. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2388. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2389. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2390. if (info->default_power1 > POWER_BOUND)
  2391. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2392. else
  2393. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2394. if (info->default_power2 > POWER_BOUND)
  2395. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2396. else
  2397. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2398. rt2800_freq_cal_mode1(rt2x00dev);
  2399. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2400. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2401. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2402. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2403. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2404. else
  2405. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2406. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2407. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2408. else
  2409. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2410. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2411. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2412. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2413. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2414. }
  2415. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2416. struct ieee80211_conf *conf,
  2417. struct rf_channel *rf,
  2418. struct channel_info *info)
  2419. {
  2420. u8 rfcsr;
  2421. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2422. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2423. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2424. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2425. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2426. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2427. if (info->default_power1 > POWER_BOUND)
  2428. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2429. else
  2430. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2431. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2432. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2433. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2434. if (info->default_power2 > POWER_BOUND)
  2435. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2436. else
  2437. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2438. info->default_power2);
  2439. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2440. }
  2441. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2442. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2443. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2444. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2445. }
  2446. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2447. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2448. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2449. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2450. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2451. rt2800_freq_cal_mode1(rt2x00dev);
  2452. if (rf->channel <= 14) {
  2453. int idx = rf->channel-1;
  2454. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  2455. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2456. /* r55/r59 value array of channel 1~14 */
  2457. static const char r55_bt_rev[] = {0x83, 0x83,
  2458. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2459. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2460. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2461. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2462. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2463. rt2800_rfcsr_write(rt2x00dev, 55,
  2464. r55_bt_rev[idx]);
  2465. rt2800_rfcsr_write(rt2x00dev, 59,
  2466. r59_bt_rev[idx]);
  2467. } else {
  2468. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2469. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2470. 0x88, 0x88, 0x86, 0x85, 0x84};
  2471. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2472. }
  2473. } else {
  2474. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2475. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2476. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2477. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2478. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2479. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2480. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2481. rt2800_rfcsr_write(rt2x00dev, 55,
  2482. r55_nonbt_rev[idx]);
  2483. rt2800_rfcsr_write(rt2x00dev, 59,
  2484. r59_nonbt_rev[idx]);
  2485. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2486. rt2x00_rt(rt2x00dev, RT5392) ||
  2487. rt2x00_rt(rt2x00dev, RT6352)) {
  2488. static const char r59_non_bt[] = {0x8f, 0x8f,
  2489. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2490. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2491. rt2800_rfcsr_write(rt2x00dev, 59,
  2492. r59_non_bt[idx]);
  2493. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  2494. static const char r59_non_bt[] = {0x0b, 0x0b,
  2495. 0x0b, 0x0b, 0x0b, 0x0b, 0x0b, 0x0a,
  2496. 0x0a, 0x09, 0x08, 0x07, 0x07, 0x06};
  2497. rt2800_rfcsr_write(rt2x00dev, 59,
  2498. r59_non_bt[idx]);
  2499. }
  2500. }
  2501. }
  2502. }
  2503. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2504. struct ieee80211_conf *conf,
  2505. struct rf_channel *rf,
  2506. struct channel_info *info)
  2507. {
  2508. u8 rfcsr, ep_reg;
  2509. u32 reg;
  2510. int power_bound;
  2511. /* TODO */
  2512. const bool is_11b = false;
  2513. const bool is_type_ep = false;
  2514. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  2515. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2516. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2517. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2518. /* Order of values on rf_channel entry: N, K, mod, R */
  2519. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2520. rfcsr = rt2800_rfcsr_read(rt2x00dev, 9);
  2521. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2522. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2523. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2524. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2525. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2526. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2527. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2528. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2529. if (rf->channel <= 14) {
  2530. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2531. /* FIXME: RF11 owerwrite ? */
  2532. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2533. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2534. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2535. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2536. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2537. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2538. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2539. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2540. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2541. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2542. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2543. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2544. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2545. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2546. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2547. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2548. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2549. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2550. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2551. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2552. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2553. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2554. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2555. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2556. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2557. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2558. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2559. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2560. /* TODO RF27 <- tssi */
  2561. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2562. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2563. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2564. if (is_11b) {
  2565. /* CCK */
  2566. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2567. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2568. if (is_type_ep)
  2569. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2570. else
  2571. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2572. } else {
  2573. /* OFDM */
  2574. if (is_type_ep)
  2575. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2576. else
  2577. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2578. }
  2579. power_bound = POWER_BOUND;
  2580. ep_reg = 0x2;
  2581. } else {
  2582. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2583. /* FIMXE: RF11 overwrite */
  2584. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2585. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2586. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2587. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2588. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2589. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2590. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2591. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2592. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2593. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2594. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2595. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2596. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2597. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2598. /* TODO RF27 <- tssi */
  2599. if (rf->channel >= 36 && rf->channel <= 64) {
  2600. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2601. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2602. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2603. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2604. if (rf->channel <= 50)
  2605. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2606. else if (rf->channel >= 52)
  2607. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2608. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2609. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2610. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2611. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2612. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2613. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2614. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2615. if (rf->channel <= 50) {
  2616. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2617. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2618. } else if (rf->channel >= 52) {
  2619. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2620. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2621. }
  2622. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2623. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2624. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2625. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2626. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2627. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2628. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2629. if (rf->channel <= 153) {
  2630. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2631. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2632. } else if (rf->channel >= 155) {
  2633. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2634. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2635. }
  2636. if (rf->channel <= 138) {
  2637. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2638. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2639. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2640. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2641. } else if (rf->channel >= 140) {
  2642. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2643. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2644. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2645. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2646. }
  2647. if (rf->channel <= 124)
  2648. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2649. else if (rf->channel >= 126)
  2650. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2651. if (rf->channel <= 138)
  2652. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2653. else if (rf->channel >= 140)
  2654. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2655. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2656. if (rf->channel <= 138)
  2657. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2658. else if (rf->channel >= 140)
  2659. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2660. if (rf->channel <= 128)
  2661. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2662. else if (rf->channel >= 130)
  2663. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2664. if (rf->channel <= 116)
  2665. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2666. else if (rf->channel >= 118)
  2667. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2668. if (rf->channel <= 138)
  2669. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2670. else if (rf->channel >= 140)
  2671. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2672. if (rf->channel <= 116)
  2673. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2674. else if (rf->channel >= 118)
  2675. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2676. }
  2677. power_bound = POWER_BOUND_5G;
  2678. ep_reg = 0x3;
  2679. }
  2680. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2681. if (info->default_power1 > power_bound)
  2682. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2683. else
  2684. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2685. if (is_type_ep)
  2686. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2687. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2688. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2689. if (info->default_power2 > power_bound)
  2690. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2691. else
  2692. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2693. if (is_type_ep)
  2694. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2695. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2696. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2697. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2698. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2699. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2700. rt2x00dev->default_ant.tx_chain_num >= 1);
  2701. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2702. rt2x00dev->default_ant.tx_chain_num == 2);
  2703. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2704. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2705. rt2x00dev->default_ant.rx_chain_num >= 1);
  2706. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2707. rt2x00dev->default_ant.rx_chain_num == 2);
  2708. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2709. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2710. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2711. if (conf_is_ht40(conf))
  2712. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2713. else
  2714. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2715. if (!is_11b) {
  2716. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2717. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2718. }
  2719. /* TODO proper frequency adjustment */
  2720. rt2800_freq_cal_mode1(rt2x00dev);
  2721. /* TODO merge with others */
  2722. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  2723. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2724. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2725. /* BBP settings */
  2726. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2727. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2728. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2729. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2730. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2731. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2732. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2733. /* GLRT band configuration */
  2734. rt2800_bbp_write(rt2x00dev, 195, 128);
  2735. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2736. rt2800_bbp_write(rt2x00dev, 195, 129);
  2737. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2738. rt2800_bbp_write(rt2x00dev, 195, 130);
  2739. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2740. rt2800_bbp_write(rt2x00dev, 195, 131);
  2741. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2742. rt2800_bbp_write(rt2x00dev, 195, 133);
  2743. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2744. rt2800_bbp_write(rt2x00dev, 195, 124);
  2745. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2746. }
  2747. static void rt2800_config_channel_rf7620(struct rt2x00_dev *rt2x00dev,
  2748. struct ieee80211_conf *conf,
  2749. struct rf_channel *rf,
  2750. struct channel_info *info)
  2751. {
  2752. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2753. u8 rx_agc_fc, tx_agc_fc;
  2754. u8 rfcsr;
  2755. /* Frequeny plan setting */
  2756. /* Rdiv setting (set 0x03 if Xtal==20)
  2757. * R13[1:0]
  2758. */
  2759. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  2760. rt2x00_set_field8(&rfcsr, RFCSR13_RDIV_MT7620,
  2761. rt2800_clk_is_20mhz(rt2x00dev) ? 3 : 0);
  2762. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  2763. /* N setting
  2764. * R20[7:0] in rf->rf1
  2765. * R21[0] always 0
  2766. */
  2767. rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
  2768. rfcsr = (rf->rf1 & 0x00ff);
  2769. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2770. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  2771. rt2x00_set_field8(&rfcsr, RFCSR21_BIT1, 0);
  2772. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2773. /* K setting (always 0)
  2774. * R16[3:0] (RF PLL freq selection)
  2775. */
  2776. rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
  2777. rt2x00_set_field8(&rfcsr, RFCSR16_RF_PLL_FREQ_SEL_MT7620, 0);
  2778. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2779. /* D setting (always 0)
  2780. * R22[2:0] (D=15, R22[2:0]=<111>)
  2781. */
  2782. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  2783. rt2x00_set_field8(&rfcsr, RFCSR22_FREQPLAN_D_MT7620, 0);
  2784. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2785. /* Ksd setting
  2786. * Ksd: R17<7:0> in rf->rf2
  2787. * R18<7:0> in rf->rf3
  2788. * R19<1:0> in rf->rf4
  2789. */
  2790. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  2791. rfcsr = rf->rf2;
  2792. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2793. rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
  2794. rfcsr = rf->rf3;
  2795. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  2796. rfcsr = rt2800_rfcsr_read(rt2x00dev, 19);
  2797. rt2x00_set_field8(&rfcsr, RFCSR19_K, rf->rf4);
  2798. rt2800_rfcsr_write(rt2x00dev, 19, rfcsr);
  2799. /* Default: XO=20MHz , SDM mode */
  2800. rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
  2801. rt2x00_set_field8(&rfcsr, RFCSR16_SDM_MODE_MT7620, 0x80);
  2802. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2803. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  2804. rt2x00_set_field8(&rfcsr, RFCSR21_BIT8, 1);
  2805. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2806. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2807. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_EN_MT7620,
  2808. rt2x00dev->default_ant.tx_chain_num != 1);
  2809. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2810. rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
  2811. rt2x00_set_field8(&rfcsr, RFCSR2_TX2_EN_MT7620,
  2812. rt2x00dev->default_ant.tx_chain_num != 1);
  2813. rt2x00_set_field8(&rfcsr, RFCSR2_RX2_EN_MT7620,
  2814. rt2x00dev->default_ant.rx_chain_num != 1);
  2815. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  2816. rfcsr = rt2800_rfcsr_read(rt2x00dev, 42);
  2817. rt2x00_set_field8(&rfcsr, RFCSR42_TX2_EN_MT7620,
  2818. rt2x00dev->default_ant.tx_chain_num != 1);
  2819. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  2820. /* RF for DC Cal BW */
  2821. if (conf_is_ht40(conf)) {
  2822. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  2823. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  2824. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  2825. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  2826. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  2827. } else {
  2828. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x20);
  2829. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x20);
  2830. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x00);
  2831. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x20);
  2832. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x20);
  2833. }
  2834. if (conf_is_ht40(conf)) {
  2835. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x08);
  2836. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x08);
  2837. } else {
  2838. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x28);
  2839. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x28);
  2840. }
  2841. rfcsr = rt2800_rfcsr_read(rt2x00dev, 28);
  2842. rt2x00_set_field8(&rfcsr, RFCSR28_CH11_HT40,
  2843. conf_is_ht40(conf) && (rf->channel == 11));
  2844. rt2800_rfcsr_write(rt2x00dev, 28, rfcsr);
  2845. if (!test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags)) {
  2846. if (conf_is_ht40(conf)) {
  2847. rx_agc_fc = drv_data->rx_calibration_bw40;
  2848. tx_agc_fc = drv_data->tx_calibration_bw40;
  2849. } else {
  2850. rx_agc_fc = drv_data->rx_calibration_bw20;
  2851. tx_agc_fc = drv_data->tx_calibration_bw20;
  2852. }
  2853. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  2854. rfcsr &= (~0x3F);
  2855. rfcsr |= rx_agc_fc;
  2856. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rfcsr);
  2857. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  2858. rfcsr &= (~0x3F);
  2859. rfcsr |= rx_agc_fc;
  2860. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rfcsr);
  2861. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 6);
  2862. rfcsr &= (~0x3F);
  2863. rfcsr |= rx_agc_fc;
  2864. rt2800_rfcsr_write_bank(rt2x00dev, 7, 6, rfcsr);
  2865. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 7);
  2866. rfcsr &= (~0x3F);
  2867. rfcsr |= rx_agc_fc;
  2868. rt2800_rfcsr_write_bank(rt2x00dev, 7, 7, rfcsr);
  2869. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  2870. rfcsr &= (~0x3F);
  2871. rfcsr |= tx_agc_fc;
  2872. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rfcsr);
  2873. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  2874. rfcsr &= (~0x3F);
  2875. rfcsr |= tx_agc_fc;
  2876. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rfcsr);
  2877. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 58);
  2878. rfcsr &= (~0x3F);
  2879. rfcsr |= tx_agc_fc;
  2880. rt2800_rfcsr_write_bank(rt2x00dev, 7, 58, rfcsr);
  2881. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 59);
  2882. rfcsr &= (~0x3F);
  2883. rfcsr |= tx_agc_fc;
  2884. rt2800_rfcsr_write_bank(rt2x00dev, 7, 59, rfcsr);
  2885. }
  2886. }
  2887. static void rt2800_config_alc(struct rt2x00_dev *rt2x00dev,
  2888. struct ieee80211_channel *chan,
  2889. int power_level) {
  2890. u16 eeprom, target_power, max_power;
  2891. u32 mac_sys_ctrl, mac_status;
  2892. u32 reg;
  2893. u8 bbp;
  2894. int i;
  2895. /* hardware unit is 0.5dBm, limited to 23.5dBm */
  2896. power_level *= 2;
  2897. if (power_level > 0x2f)
  2898. power_level = 0x2f;
  2899. max_power = chan->max_power * 2;
  2900. if (max_power > 0x2f)
  2901. max_power = 0x2f;
  2902. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_0);
  2903. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, power_level);
  2904. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, power_level);
  2905. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_0, max_power);
  2906. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_1, max_power);
  2907. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  2908. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_INTERNAL_TX_ALC)) {
  2909. /* init base power by eeprom target power */
  2910. target_power = rt2800_eeprom_read(rt2x00dev,
  2911. EEPROM_TXPOWER_INIT);
  2912. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, target_power);
  2913. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, target_power);
  2914. }
  2915. rt2800_register_write(rt2x00dev, TX_ALC_CFG_0, reg);
  2916. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
  2917. rt2x00_set_field32(&reg, TX_ALC_CFG_1_TX_TEMP_COMP, 0);
  2918. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  2919. /* Save MAC SYS CTRL registers */
  2920. mac_sys_ctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  2921. /* Disable Tx/Rx */
  2922. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
  2923. /* Check MAC Tx/Rx idle */
  2924. for (i = 0; i < 10000; i++) {
  2925. mac_status = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  2926. if (mac_status & 0x3)
  2927. usleep_range(50, 200);
  2928. else
  2929. break;
  2930. }
  2931. if (i == 10000)
  2932. rt2x00_warn(rt2x00dev, "Wait MAC Status to MAX !!!\n");
  2933. if (chan->center_freq > 2457) {
  2934. bbp = rt2800_bbp_read(rt2x00dev, 30);
  2935. bbp = 0x40;
  2936. rt2800_bbp_write(rt2x00dev, 30, bbp);
  2937. rt2800_rfcsr_write(rt2x00dev, 39, 0);
  2938. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  2939. rt2800_rfcsr_write(rt2x00dev, 42, 0xfb);
  2940. else
  2941. rt2800_rfcsr_write(rt2x00dev, 42, 0x7b);
  2942. } else {
  2943. bbp = rt2800_bbp_read(rt2x00dev, 30);
  2944. bbp = 0x1f;
  2945. rt2800_bbp_write(rt2x00dev, 30, bbp);
  2946. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  2947. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  2948. rt2800_rfcsr_write(rt2x00dev, 42, 0xdb);
  2949. else
  2950. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  2951. }
  2952. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, mac_sys_ctrl);
  2953. rt2800_vco_calibration(rt2x00dev);
  2954. }
  2955. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2956. const unsigned int word,
  2957. const u8 value)
  2958. {
  2959. u8 chain, reg;
  2960. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2961. reg = rt2800_bbp_read(rt2x00dev, 27);
  2962. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2963. rt2800_bbp_write(rt2x00dev, 27, reg);
  2964. rt2800_bbp_write(rt2x00dev, word, value);
  2965. }
  2966. }
  2967. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2968. {
  2969. u8 cal;
  2970. /* TX0 IQ Gain */
  2971. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2972. if (channel <= 14)
  2973. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2974. else if (channel >= 36 && channel <= 64)
  2975. cal = rt2x00_eeprom_byte(rt2x00dev,
  2976. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2977. else if (channel >= 100 && channel <= 138)
  2978. cal = rt2x00_eeprom_byte(rt2x00dev,
  2979. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2980. else if (channel >= 140 && channel <= 165)
  2981. cal = rt2x00_eeprom_byte(rt2x00dev,
  2982. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2983. else
  2984. cal = 0;
  2985. rt2800_bbp_write(rt2x00dev, 159, cal);
  2986. /* TX0 IQ Phase */
  2987. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2988. if (channel <= 14)
  2989. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2990. else if (channel >= 36 && channel <= 64)
  2991. cal = rt2x00_eeprom_byte(rt2x00dev,
  2992. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2993. else if (channel >= 100 && channel <= 138)
  2994. cal = rt2x00_eeprom_byte(rt2x00dev,
  2995. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2996. else if (channel >= 140 && channel <= 165)
  2997. cal = rt2x00_eeprom_byte(rt2x00dev,
  2998. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2999. else
  3000. cal = 0;
  3001. rt2800_bbp_write(rt2x00dev, 159, cal);
  3002. /* TX1 IQ Gain */
  3003. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  3004. if (channel <= 14)
  3005. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  3006. else if (channel >= 36 && channel <= 64)
  3007. cal = rt2x00_eeprom_byte(rt2x00dev,
  3008. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  3009. else if (channel >= 100 && channel <= 138)
  3010. cal = rt2x00_eeprom_byte(rt2x00dev,
  3011. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  3012. else if (channel >= 140 && channel <= 165)
  3013. cal = rt2x00_eeprom_byte(rt2x00dev,
  3014. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  3015. else
  3016. cal = 0;
  3017. rt2800_bbp_write(rt2x00dev, 159, cal);
  3018. /* TX1 IQ Phase */
  3019. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  3020. if (channel <= 14)
  3021. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  3022. else if (channel >= 36 && channel <= 64)
  3023. cal = rt2x00_eeprom_byte(rt2x00dev,
  3024. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  3025. else if (channel >= 100 && channel <= 138)
  3026. cal = rt2x00_eeprom_byte(rt2x00dev,
  3027. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  3028. else if (channel >= 140 && channel <= 165)
  3029. cal = rt2x00_eeprom_byte(rt2x00dev,
  3030. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  3031. else
  3032. cal = 0;
  3033. rt2800_bbp_write(rt2x00dev, 159, cal);
  3034. /* FIXME: possible RX0, RX1 callibration ? */
  3035. /* RF IQ compensation control */
  3036. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  3037. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  3038. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3039. /* RF IQ imbalance compensation control */
  3040. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  3041. cal = rt2x00_eeprom_byte(rt2x00dev,
  3042. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  3043. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3044. }
  3045. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  3046. unsigned int channel,
  3047. char txpower)
  3048. {
  3049. if (rt2x00_rt(rt2x00dev, RT3593))
  3050. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  3051. if (channel <= 14)
  3052. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  3053. if (rt2x00_rt(rt2x00dev, RT3593))
  3054. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  3055. MAX_A_TXPOWER_3593);
  3056. else
  3057. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  3058. }
  3059. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  3060. struct ieee80211_conf *conf,
  3061. struct rf_channel *rf,
  3062. struct channel_info *info)
  3063. {
  3064. u32 reg;
  3065. u32 tx_pin;
  3066. u8 bbp, rfcsr;
  3067. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3068. info->default_power1);
  3069. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3070. info->default_power2);
  3071. if (rt2x00dev->default_ant.tx_chain_num > 2)
  3072. info->default_power3 =
  3073. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3074. info->default_power3);
  3075. switch (rt2x00dev->chip.rf) {
  3076. case RF2020:
  3077. case RF3020:
  3078. case RF3021:
  3079. case RF3022:
  3080. case RF3320:
  3081. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  3082. break;
  3083. case RF3052:
  3084. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  3085. break;
  3086. case RF3053:
  3087. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  3088. break;
  3089. case RF3290:
  3090. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  3091. break;
  3092. case RF3322:
  3093. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  3094. break;
  3095. case RF3070:
  3096. case RF5350:
  3097. case RF5360:
  3098. case RF5362:
  3099. case RF5370:
  3100. case RF5372:
  3101. case RF5390:
  3102. case RF5392:
  3103. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  3104. break;
  3105. case RF5592:
  3106. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  3107. break;
  3108. case RF7620:
  3109. rt2800_config_channel_rf7620(rt2x00dev, conf, rf, info);
  3110. break;
  3111. default:
  3112. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  3113. }
  3114. if (rt2x00_rf(rt2x00dev, RF3070) ||
  3115. rt2x00_rf(rt2x00dev, RF3290) ||
  3116. rt2x00_rf(rt2x00dev, RF3322) ||
  3117. rt2x00_rf(rt2x00dev, RF5350) ||
  3118. rt2x00_rf(rt2x00dev, RF5360) ||
  3119. rt2x00_rf(rt2x00dev, RF5362) ||
  3120. rt2x00_rf(rt2x00dev, RF5370) ||
  3121. rt2x00_rf(rt2x00dev, RF5372) ||
  3122. rt2x00_rf(rt2x00dev, RF5390) ||
  3123. rt2x00_rf(rt2x00dev, RF5392)) {
  3124. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  3125. if (rt2x00_rf(rt2x00dev, RF3322)) {
  3126. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_TX_H20M,
  3127. conf_is_ht40(conf));
  3128. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_RX_H20M,
  3129. conf_is_ht40(conf));
  3130. } else {
  3131. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M,
  3132. conf_is_ht40(conf));
  3133. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M,
  3134. conf_is_ht40(conf));
  3135. }
  3136. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3137. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  3138. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3139. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3140. }
  3141. /*
  3142. * Change BBP settings
  3143. */
  3144. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3145. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3146. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3147. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3148. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  3149. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3150. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  3151. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3152. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3153. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3154. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  3155. if (rf->channel > 14) {
  3156. /* Disable CCK Packet detection on 5GHz */
  3157. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  3158. } else {
  3159. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3160. }
  3161. if (conf_is_ht40(conf))
  3162. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  3163. else
  3164. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3165. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3166. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3167. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3168. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  3169. } else {
  3170. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3171. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3172. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3173. rt2800_bbp_write(rt2x00dev, 86, 0);
  3174. }
  3175. if (rf->channel <= 14) {
  3176. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3177. !rt2x00_rt(rt2x00dev, RT5392) &&
  3178. !rt2x00_rt(rt2x00dev, RT6352)) {
  3179. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3180. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3181. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3182. } else {
  3183. if (rt2x00_rt(rt2x00dev, RT3593))
  3184. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3185. else
  3186. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  3187. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3188. }
  3189. if (rt2x00_rt(rt2x00dev, RT3593))
  3190. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  3191. }
  3192. } else {
  3193. if (rt2x00_rt(rt2x00dev, RT3572))
  3194. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  3195. else if (rt2x00_rt(rt2x00dev, RT3593))
  3196. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  3197. else if (!rt2x00_rt(rt2x00dev, RT6352))
  3198. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  3199. if (rt2x00_rt(rt2x00dev, RT3593))
  3200. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  3201. if (rt2x00_has_cap_external_lna_a(rt2x00dev))
  3202. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3203. else
  3204. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3205. }
  3206. reg = rt2800_register_read(rt2x00dev, TX_BAND_CFG);
  3207. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  3208. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  3209. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  3210. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  3211. if (rt2x00_rt(rt2x00dev, RT3572))
  3212. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  3213. if (rt2x00_rt(rt2x00dev, RT6352))
  3214. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  3215. else
  3216. tx_pin = 0;
  3217. switch (rt2x00dev->default_ant.tx_chain_num) {
  3218. case 3:
  3219. /* Turn on tertiary PAs */
  3220. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  3221. rf->channel > 14);
  3222. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  3223. rf->channel <= 14);
  3224. /* fall-through */
  3225. case 2:
  3226. /* Turn on secondary PAs */
  3227. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  3228. rf->channel > 14);
  3229. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  3230. rf->channel <= 14);
  3231. /* fall-through */
  3232. case 1:
  3233. /* Turn on primary PAs */
  3234. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  3235. rf->channel > 14);
  3236. if (rt2x00_has_cap_bt_coexist(rt2x00dev))
  3237. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3238. else
  3239. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  3240. rf->channel <= 14);
  3241. break;
  3242. }
  3243. switch (rt2x00dev->default_ant.rx_chain_num) {
  3244. case 3:
  3245. /* Turn on tertiary LNAs */
  3246. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  3247. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  3248. /* fall-through */
  3249. case 2:
  3250. /* Turn on secondary LNAs */
  3251. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  3252. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  3253. /* fall-through */
  3254. case 1:
  3255. /* Turn on primary LNAs */
  3256. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  3257. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  3258. break;
  3259. }
  3260. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  3261. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  3262. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFRX_EN, 1); /* mt7620 */
  3263. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3264. if (rt2x00_rt(rt2x00dev, RT3572)) {
  3265. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  3266. /* AGC init */
  3267. if (rf->channel <= 14)
  3268. reg = 0x1c + (2 * rt2x00dev->lna_gain);
  3269. else
  3270. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3271. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3272. }
  3273. if (rt2x00_rt(rt2x00dev, RT3593)) {
  3274. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  3275. /* Band selection */
  3276. if (rt2x00_is_usb(rt2x00dev) ||
  3277. rt2x00_is_pcie(rt2x00dev)) {
  3278. /* GPIO #8 controls all paths */
  3279. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  3280. if (rf->channel <= 14)
  3281. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  3282. else
  3283. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  3284. }
  3285. /* LNA PE control. */
  3286. if (rt2x00_is_usb(rt2x00dev)) {
  3287. /* GPIO #4 controls PE0 and PE1,
  3288. * GPIO #7 controls PE2
  3289. */
  3290. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3291. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  3292. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3293. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  3294. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3295. /* GPIO #4 controls PE0, PE1 and PE2 */
  3296. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3297. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3298. }
  3299. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3300. /* AGC init */
  3301. if (rf->channel <= 14)
  3302. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  3303. else
  3304. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3305. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3306. usleep_range(1000, 1500);
  3307. }
  3308. if (rt2x00_rt(rt2x00dev, RT5592) || rt2x00_rt(rt2x00dev, RT6352)) {
  3309. reg = 0x10;
  3310. if (!conf_is_ht40(conf)) {
  3311. if (rt2x00_rt(rt2x00dev, RT6352) &&
  3312. rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3313. reg |= 0x5;
  3314. } else {
  3315. reg |= 0xa;
  3316. }
  3317. }
  3318. rt2800_bbp_write(rt2x00dev, 195, 141);
  3319. rt2800_bbp_write(rt2x00dev, 196, reg);
  3320. /* AGC init */
  3321. if (rt2x00_rt(rt2x00dev, RT6352))
  3322. reg = 0x04;
  3323. else
  3324. reg = rf->channel <= 14 ? 0x1c : 0x24;
  3325. reg += 2 * rt2x00dev->lna_gain;
  3326. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3327. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  3328. }
  3329. bbp = rt2800_bbp_read(rt2x00dev, 4);
  3330. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  3331. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3332. bbp = rt2800_bbp_read(rt2x00dev, 3);
  3333. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  3334. rt2800_bbp_write(rt2x00dev, 3, bbp);
  3335. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3336. if (conf_is_ht40(conf)) {
  3337. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  3338. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3339. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  3340. } else {
  3341. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3342. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  3343. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  3344. }
  3345. }
  3346. usleep_range(1000, 1500);
  3347. /*
  3348. * Clear channel statistic counters
  3349. */
  3350. reg = rt2800_register_read(rt2x00dev, CH_IDLE_STA);
  3351. reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA);
  3352. reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
  3353. /*
  3354. * Clear update flag
  3355. */
  3356. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3357. rt2x00_rt(rt2x00dev, RT5350)) {
  3358. bbp = rt2800_bbp_read(rt2x00dev, 49);
  3359. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  3360. rt2800_bbp_write(rt2x00dev, 49, bbp);
  3361. }
  3362. }
  3363. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  3364. {
  3365. u8 tssi_bounds[9];
  3366. u8 current_tssi;
  3367. u16 eeprom;
  3368. u8 step;
  3369. int i;
  3370. /*
  3371. * First check if temperature compensation is supported.
  3372. */
  3373. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  3374. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
  3375. return 0;
  3376. /*
  3377. * Read TSSI boundaries for temperature compensation from
  3378. * the EEPROM.
  3379. *
  3380. * Array idx 0 1 2 3 4 5 6 7 8
  3381. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  3382. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  3383. */
  3384. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  3385. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1);
  3386. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3387. EEPROM_TSSI_BOUND_BG1_MINUS4);
  3388. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3389. EEPROM_TSSI_BOUND_BG1_MINUS3);
  3390. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2);
  3391. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3392. EEPROM_TSSI_BOUND_BG2_MINUS2);
  3393. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3394. EEPROM_TSSI_BOUND_BG2_MINUS1);
  3395. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3);
  3396. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3397. EEPROM_TSSI_BOUND_BG3_REF);
  3398. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3399. EEPROM_TSSI_BOUND_BG3_PLUS1);
  3400. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4);
  3401. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3402. EEPROM_TSSI_BOUND_BG4_PLUS2);
  3403. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3404. EEPROM_TSSI_BOUND_BG4_PLUS3);
  3405. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5);
  3406. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3407. EEPROM_TSSI_BOUND_BG5_PLUS4);
  3408. step = rt2x00_get_field16(eeprom,
  3409. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  3410. } else {
  3411. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1);
  3412. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3413. EEPROM_TSSI_BOUND_A1_MINUS4);
  3414. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3415. EEPROM_TSSI_BOUND_A1_MINUS3);
  3416. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2);
  3417. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3418. EEPROM_TSSI_BOUND_A2_MINUS2);
  3419. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3420. EEPROM_TSSI_BOUND_A2_MINUS1);
  3421. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3);
  3422. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3423. EEPROM_TSSI_BOUND_A3_REF);
  3424. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3425. EEPROM_TSSI_BOUND_A3_PLUS1);
  3426. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4);
  3427. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3428. EEPROM_TSSI_BOUND_A4_PLUS2);
  3429. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3430. EEPROM_TSSI_BOUND_A4_PLUS3);
  3431. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5);
  3432. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3433. EEPROM_TSSI_BOUND_A5_PLUS4);
  3434. step = rt2x00_get_field16(eeprom,
  3435. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  3436. }
  3437. /*
  3438. * Check if temperature compensation is supported.
  3439. */
  3440. if (tssi_bounds[4] == 0xff || step == 0xff)
  3441. return 0;
  3442. /*
  3443. * Read current TSSI (BBP 49).
  3444. */
  3445. current_tssi = rt2800_bbp_read(rt2x00dev, 49);
  3446. /*
  3447. * Compare TSSI value (BBP49) with the compensation boundaries
  3448. * from the EEPROM and increase or decrease tx power.
  3449. */
  3450. for (i = 0; i <= 3; i++) {
  3451. if (current_tssi > tssi_bounds[i])
  3452. break;
  3453. }
  3454. if (i == 4) {
  3455. for (i = 8; i >= 5; i--) {
  3456. if (current_tssi < tssi_bounds[i])
  3457. break;
  3458. }
  3459. }
  3460. return (i - 4) * step;
  3461. }
  3462. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3463. enum nl80211_band band)
  3464. {
  3465. u16 eeprom;
  3466. u8 comp_en;
  3467. u8 comp_type;
  3468. int comp_value = 0;
  3469. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA);
  3470. /*
  3471. * HT40 compensation not required.
  3472. */
  3473. if (eeprom == 0xffff ||
  3474. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3475. return 0;
  3476. if (band == NL80211_BAND_2GHZ) {
  3477. comp_en = rt2x00_get_field16(eeprom,
  3478. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3479. if (comp_en) {
  3480. comp_type = rt2x00_get_field16(eeprom,
  3481. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3482. comp_value = rt2x00_get_field16(eeprom,
  3483. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3484. if (!comp_type)
  3485. comp_value = -comp_value;
  3486. }
  3487. } else {
  3488. comp_en = rt2x00_get_field16(eeprom,
  3489. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3490. if (comp_en) {
  3491. comp_type = rt2x00_get_field16(eeprom,
  3492. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3493. comp_value = rt2x00_get_field16(eeprom,
  3494. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3495. if (!comp_type)
  3496. comp_value = -comp_value;
  3497. }
  3498. }
  3499. return comp_value;
  3500. }
  3501. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3502. int power_level, int max_power)
  3503. {
  3504. int delta;
  3505. if (rt2x00_has_cap_power_limit(rt2x00dev))
  3506. return 0;
  3507. /*
  3508. * XXX: We don't know the maximum transmit power of our hardware since
  3509. * the EEPROM doesn't expose it. We only know that we are calibrated
  3510. * to 100% tx power.
  3511. *
  3512. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3513. * the current channel is our maximum and if we are requested to lower
  3514. * the value we just reduce our tx power accordingly.
  3515. */
  3516. delta = power_level - max_power;
  3517. return min(delta, 0);
  3518. }
  3519. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3520. enum nl80211_band band, int power_level,
  3521. u8 txpower, int delta)
  3522. {
  3523. u16 eeprom;
  3524. u8 criterion;
  3525. u8 eirp_txpower;
  3526. u8 eirp_txpower_criterion;
  3527. u8 reg_limit;
  3528. if (rt2x00_rt(rt2x00dev, RT3593))
  3529. return min_t(u8, txpower, 0xc);
  3530. if (rt2x00_has_cap_power_limit(rt2x00dev)) {
  3531. /*
  3532. * Check if eirp txpower exceed txpower_limit.
  3533. * We use OFDM 6M as criterion and its eirp txpower
  3534. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3535. * .11b data rate need add additional 4dbm
  3536. * when calculating eirp txpower.
  3537. */
  3538. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  3539. EEPROM_TXPOWER_BYRATE,
  3540. 1);
  3541. criterion = rt2x00_get_field16(eeprom,
  3542. EEPROM_TXPOWER_BYRATE_RATE0);
  3543. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
  3544. if (band == NL80211_BAND_2GHZ)
  3545. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3546. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3547. else
  3548. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3549. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3550. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3551. (is_rate_b ? 4 : 0) + delta;
  3552. reg_limit = (eirp_txpower > power_level) ?
  3553. (eirp_txpower - power_level) : 0;
  3554. } else
  3555. reg_limit = 0;
  3556. txpower = max(0, txpower + delta - reg_limit);
  3557. return min_t(u8, txpower, 0xc);
  3558. }
  3559. enum {
  3560. TX_PWR_CFG_0_IDX,
  3561. TX_PWR_CFG_1_IDX,
  3562. TX_PWR_CFG_2_IDX,
  3563. TX_PWR_CFG_3_IDX,
  3564. TX_PWR_CFG_4_IDX,
  3565. TX_PWR_CFG_5_IDX,
  3566. TX_PWR_CFG_6_IDX,
  3567. TX_PWR_CFG_7_IDX,
  3568. TX_PWR_CFG_8_IDX,
  3569. TX_PWR_CFG_9_IDX,
  3570. TX_PWR_CFG_0_EXT_IDX,
  3571. TX_PWR_CFG_1_EXT_IDX,
  3572. TX_PWR_CFG_2_EXT_IDX,
  3573. TX_PWR_CFG_3_EXT_IDX,
  3574. TX_PWR_CFG_4_EXT_IDX,
  3575. TX_PWR_CFG_IDX_COUNT,
  3576. };
  3577. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3578. struct ieee80211_channel *chan,
  3579. int power_level)
  3580. {
  3581. u8 txpower;
  3582. u16 eeprom;
  3583. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3584. unsigned int offset;
  3585. enum nl80211_band band = chan->band;
  3586. int delta;
  3587. int i;
  3588. memset(regs, '\0', sizeof(regs));
  3589. /* TODO: adapt TX power reduction from the rt28xx code */
  3590. /* calculate temperature compensation delta */
  3591. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3592. if (band == NL80211_BAND_5GHZ)
  3593. offset = 16;
  3594. else
  3595. offset = 0;
  3596. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3597. offset += 8;
  3598. /* read the next four txpower values */
  3599. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3600. offset);
  3601. /* CCK 1MBS,2MBS */
  3602. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3603. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3604. txpower, delta);
  3605. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3606. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3607. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3608. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3609. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3610. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3611. /* CCK 5.5MBS,11MBS */
  3612. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3613. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3614. txpower, delta);
  3615. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3616. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3617. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3618. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3619. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3620. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3621. /* OFDM 6MBS,9MBS */
  3622. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3623. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3624. txpower, delta);
  3625. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3626. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3627. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3628. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3629. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3630. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3631. /* OFDM 12MBS,18MBS */
  3632. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3633. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3634. txpower, delta);
  3635. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3636. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3637. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3638. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3639. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3640. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3641. /* read the next four txpower values */
  3642. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3643. offset + 1);
  3644. /* OFDM 24MBS,36MBS */
  3645. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3646. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3647. txpower, delta);
  3648. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3649. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3650. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3651. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3652. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3653. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3654. /* OFDM 48MBS */
  3655. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3656. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3657. txpower, delta);
  3658. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3659. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3660. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3661. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3662. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3663. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3664. /* OFDM 54MBS */
  3665. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3666. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3667. txpower, delta);
  3668. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3669. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3670. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3671. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3672. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3673. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3674. /* read the next four txpower values */
  3675. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3676. offset + 2);
  3677. /* MCS 0,1 */
  3678. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3679. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3680. txpower, delta);
  3681. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3682. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3683. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3684. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3685. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3686. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3687. /* MCS 2,3 */
  3688. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3689. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3690. txpower, delta);
  3691. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3692. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3693. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3694. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3695. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3696. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3697. /* MCS 4,5 */
  3698. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3699. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3700. txpower, delta);
  3701. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3702. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3703. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3704. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3705. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3706. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3707. /* MCS 6 */
  3708. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3709. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3710. txpower, delta);
  3711. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3712. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3713. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3714. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3715. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3716. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3717. /* read the next four txpower values */
  3718. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3719. offset + 3);
  3720. /* MCS 7 */
  3721. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3722. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3723. txpower, delta);
  3724. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3725. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3726. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3727. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3728. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3729. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3730. /* MCS 8,9 */
  3731. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3732. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3733. txpower, delta);
  3734. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3735. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3736. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3737. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3738. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3739. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3740. /* MCS 10,11 */
  3741. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3742. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3743. txpower, delta);
  3744. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3745. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3746. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3747. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3748. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3749. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3750. /* MCS 12,13 */
  3751. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3752. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3753. txpower, delta);
  3754. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3755. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3756. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3757. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3758. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3759. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3760. /* read the next four txpower values */
  3761. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3762. offset + 4);
  3763. /* MCS 14 */
  3764. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3765. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3766. txpower, delta);
  3767. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3768. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3769. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3770. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3771. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3772. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3773. /* MCS 15 */
  3774. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3775. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3776. txpower, delta);
  3777. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3778. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3779. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3780. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3781. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3782. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3783. /* MCS 16,17 */
  3784. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3785. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3786. txpower, delta);
  3787. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3788. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3789. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3790. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3791. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3792. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3793. /* MCS 18,19 */
  3794. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3795. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3796. txpower, delta);
  3797. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3798. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3799. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3800. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3801. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3802. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3803. /* read the next four txpower values */
  3804. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3805. offset + 5);
  3806. /* MCS 20,21 */
  3807. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3808. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3809. txpower, delta);
  3810. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3811. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3812. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3813. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3814. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3815. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3816. /* MCS 22 */
  3817. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3818. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3819. txpower, delta);
  3820. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3821. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3822. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3823. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3824. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3825. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3826. /* MCS 23 */
  3827. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3828. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3829. txpower, delta);
  3830. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3831. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3832. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3833. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3834. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3835. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3836. /* read the next four txpower values */
  3837. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3838. offset + 6);
  3839. /* STBC, MCS 0,1 */
  3840. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3841. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3842. txpower, delta);
  3843. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3844. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3845. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3846. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3847. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3848. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3849. /* STBC, MCS 2,3 */
  3850. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3851. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3852. txpower, delta);
  3853. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3854. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3855. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3856. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3857. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3858. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3859. /* STBC, MCS 4,5 */
  3860. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3861. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3862. txpower, delta);
  3863. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3864. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3865. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3866. txpower);
  3867. /* STBC, MCS 6 */
  3868. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3869. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3870. txpower, delta);
  3871. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3872. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3873. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3874. txpower);
  3875. /* read the next four txpower values */
  3876. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3877. offset + 7);
  3878. /* STBC, MCS 7 */
  3879. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3880. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3881. txpower, delta);
  3882. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3883. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3884. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3885. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3886. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3887. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3888. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3889. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3890. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3891. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3892. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3893. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3894. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3895. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3896. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3897. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3898. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3899. regs[TX_PWR_CFG_0_EXT_IDX]);
  3900. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3901. regs[TX_PWR_CFG_1_EXT_IDX]);
  3902. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3903. regs[TX_PWR_CFG_2_EXT_IDX]);
  3904. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3905. regs[TX_PWR_CFG_3_EXT_IDX]);
  3906. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3907. regs[TX_PWR_CFG_4_EXT_IDX]);
  3908. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3909. rt2x00_dbg(rt2x00dev,
  3910. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3911. (band == NL80211_BAND_5GHZ) ? '5' : '2',
  3912. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3913. '4' : '2',
  3914. (i > TX_PWR_CFG_9_IDX) ?
  3915. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3916. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3917. (unsigned long) regs[i]);
  3918. }
  3919. static void rt2800_config_txpower_rt6352(struct rt2x00_dev *rt2x00dev,
  3920. struct ieee80211_channel *chan,
  3921. int power_level)
  3922. {
  3923. u32 reg, pwreg;
  3924. u16 eeprom;
  3925. u32 data, gdata;
  3926. u8 t, i;
  3927. enum nl80211_band band = chan->band;
  3928. int delta;
  3929. /* Warn user if bw_comp is set in EEPROM */
  3930. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3931. if (delta)
  3932. rt2x00_warn(rt2x00dev, "ignoring EEPROM HT40 power delta: %d\n",
  3933. delta);
  3934. /* populate TX_PWR_CFG_0 up to TX_PWR_CFG_4 from EEPROM for HT20, limit
  3935. * value to 0x3f and replace 0x20 by 0x21 as this is what the vendor
  3936. * driver does as well, though it looks kinda wrong.
  3937. * Maybe some misunderstanding of what a signed 8-bit value is? Maybe
  3938. * the hardware has a problem handling 0x20, and as the code initially
  3939. * used a fixed offset between HT20 and HT40 rates they had to work-
  3940. * around that issue and most likely just forgot about it later on.
  3941. * Maybe we should use rt2800_get_txpower_bw_comp() here as well,
  3942. * however, the corresponding EEPROM value is not respected by the
  3943. * vendor driver, so maybe this is rather being taken care of the
  3944. * TXALC and the driver doesn't need to handle it...?
  3945. * Though this is all very awkward, just do as they did, as that's what
  3946. * board vendors expected when they populated the EEPROM...
  3947. */
  3948. for (i = 0; i < 5; i++) {
  3949. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  3950. EEPROM_TXPOWER_BYRATE,
  3951. i * 2);
  3952. data = eeprom;
  3953. t = eeprom & 0x3f;
  3954. if (t == 32)
  3955. t++;
  3956. gdata = t;
  3957. t = (eeprom & 0x3f00) >> 8;
  3958. if (t == 32)
  3959. t++;
  3960. gdata |= (t << 8);
  3961. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  3962. EEPROM_TXPOWER_BYRATE,
  3963. (i * 2) + 1);
  3964. t = eeprom & 0x3f;
  3965. if (t == 32)
  3966. t++;
  3967. gdata |= (t << 16);
  3968. t = (eeprom & 0x3f00) >> 8;
  3969. if (t == 32)
  3970. t++;
  3971. gdata |= (t << 24);
  3972. data |= (eeprom << 16);
  3973. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) {
  3974. /* HT20 */
  3975. if (data != 0xffffffff)
  3976. rt2800_register_write(rt2x00dev,
  3977. TX_PWR_CFG_0 + (i * 4),
  3978. data);
  3979. } else {
  3980. /* HT40 */
  3981. if (gdata != 0xffffffff)
  3982. rt2800_register_write(rt2x00dev,
  3983. TX_PWR_CFG_0 + (i * 4),
  3984. gdata);
  3985. }
  3986. }
  3987. /* Aparently Ralink ran out of space in the BYRATE calibration section
  3988. * of the EERPOM which is copied to the corresponding TX_PWR_CFG_x
  3989. * registers. As recent 2T chips use 8-bit instead of 4-bit values for
  3990. * power-offsets more space would be needed. Ralink decided to keep the
  3991. * EEPROM layout untouched and rather have some shared values covering
  3992. * multiple bitrates.
  3993. * Populate the registers not covered by the EEPROM in the same way the
  3994. * vendor driver does.
  3995. */
  3996. /* For OFDM 54MBS use value from OFDM 48MBS */
  3997. pwreg = 0;
  3998. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_1);
  3999. t = rt2x00_get_field32(reg, TX_PWR_CFG_1B_48MBS);
  4000. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_54MBS, t);
  4001. /* For MCS 7 use value from MCS 6 */
  4002. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_2);
  4003. t = rt2x00_get_field32(reg, TX_PWR_CFG_2B_MCS6_MCS7);
  4004. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_MCS7, t);
  4005. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, pwreg);
  4006. /* For MCS 15 use value from MCS 14 */
  4007. pwreg = 0;
  4008. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_3);
  4009. t = rt2x00_get_field32(reg, TX_PWR_CFG_3B_MCS14);
  4010. rt2x00_set_field32(&pwreg, TX_PWR_CFG_8B_MCS15, t);
  4011. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, pwreg);
  4012. /* For STBC MCS 7 use value from STBC MCS 6 */
  4013. pwreg = 0;
  4014. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_4);
  4015. t = rt2x00_get_field32(reg, TX_PWR_CFG_4B_STBC_MCS6);
  4016. rt2x00_set_field32(&pwreg, TX_PWR_CFG_9B_STBC_MCS7, t);
  4017. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, pwreg);
  4018. rt2800_config_alc(rt2x00dev, chan, power_level);
  4019. /* TODO: temperature compensation code! */
  4020. }
  4021. /*
  4022. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  4023. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  4024. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  4025. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  4026. * Reference per rate transmit power values are located in the EEPROM at
  4027. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  4028. * current conditions (i.e. band, bandwidth, temperature, user settings).
  4029. */
  4030. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  4031. struct ieee80211_channel *chan,
  4032. int power_level)
  4033. {
  4034. u8 txpower, r1;
  4035. u16 eeprom;
  4036. u32 reg, offset;
  4037. int i, is_rate_b, delta, power_ctrl;
  4038. enum nl80211_band band = chan->band;
  4039. /*
  4040. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  4041. * value read from EEPROM (different for 2GHz and for 5GHz).
  4042. */
  4043. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  4044. /*
  4045. * Calculate temperature compensation. Depends on measurement of current
  4046. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  4047. * to temperature or maybe other factors) is smaller or bigger than
  4048. * expected. We adjust it, based on TSSI reference and boundaries values
  4049. * provided in EEPROM.
  4050. */
  4051. switch (rt2x00dev->chip.rt) {
  4052. case RT2860:
  4053. case RT2872:
  4054. case RT2883:
  4055. case RT3070:
  4056. case RT3071:
  4057. case RT3090:
  4058. case RT3572:
  4059. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  4060. break;
  4061. default:
  4062. /* TODO: temperature compensation code for other chips. */
  4063. break;
  4064. }
  4065. /*
  4066. * Decrease power according to user settings, on devices with unknown
  4067. * maximum tx power. For other devices we take user power_level into
  4068. * consideration on rt2800_compensate_txpower().
  4069. */
  4070. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  4071. chan->max_power);
  4072. /*
  4073. * BBP_R1 controls TX power for all rates, it allow to set the following
  4074. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  4075. *
  4076. * TODO: we do not use +6 dBm option to do not increase power beyond
  4077. * regulatory limit, however this could be utilized for devices with
  4078. * CAPABILITY_POWER_LIMIT.
  4079. */
  4080. if (delta <= -12) {
  4081. power_ctrl = 2;
  4082. delta += 12;
  4083. } else if (delta <= -6) {
  4084. power_ctrl = 1;
  4085. delta += 6;
  4086. } else {
  4087. power_ctrl = 0;
  4088. }
  4089. r1 = rt2800_bbp_read(rt2x00dev, 1);
  4090. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  4091. rt2800_bbp_write(rt2x00dev, 1, r1);
  4092. offset = TX_PWR_CFG_0;
  4093. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  4094. /* just to be safe */
  4095. if (offset > TX_PWR_CFG_4)
  4096. break;
  4097. reg = rt2800_register_read(rt2x00dev, offset);
  4098. /* read the next four txpower values */
  4099. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4100. EEPROM_TXPOWER_BYRATE,
  4101. i);
  4102. is_rate_b = i ? 0 : 1;
  4103. /*
  4104. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  4105. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  4106. * TX_PWR_CFG_4: unknown
  4107. */
  4108. txpower = rt2x00_get_field16(eeprom,
  4109. EEPROM_TXPOWER_BYRATE_RATE0);
  4110. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4111. power_level, txpower, delta);
  4112. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  4113. /*
  4114. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  4115. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  4116. * TX_PWR_CFG_4: unknown
  4117. */
  4118. txpower = rt2x00_get_field16(eeprom,
  4119. EEPROM_TXPOWER_BYRATE_RATE1);
  4120. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4121. power_level, txpower, delta);
  4122. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  4123. /*
  4124. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  4125. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  4126. * TX_PWR_CFG_4: unknown
  4127. */
  4128. txpower = rt2x00_get_field16(eeprom,
  4129. EEPROM_TXPOWER_BYRATE_RATE2);
  4130. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4131. power_level, txpower, delta);
  4132. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  4133. /*
  4134. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  4135. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  4136. * TX_PWR_CFG_4: unknown
  4137. */
  4138. txpower = rt2x00_get_field16(eeprom,
  4139. EEPROM_TXPOWER_BYRATE_RATE3);
  4140. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4141. power_level, txpower, delta);
  4142. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  4143. /* read the next four txpower values */
  4144. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4145. EEPROM_TXPOWER_BYRATE,
  4146. i + 1);
  4147. is_rate_b = 0;
  4148. /*
  4149. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  4150. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  4151. * TX_PWR_CFG_4: unknown
  4152. */
  4153. txpower = rt2x00_get_field16(eeprom,
  4154. EEPROM_TXPOWER_BYRATE_RATE0);
  4155. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4156. power_level, txpower, delta);
  4157. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  4158. /*
  4159. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  4160. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  4161. * TX_PWR_CFG_4: unknown
  4162. */
  4163. txpower = rt2x00_get_field16(eeprom,
  4164. EEPROM_TXPOWER_BYRATE_RATE1);
  4165. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4166. power_level, txpower, delta);
  4167. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  4168. /*
  4169. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  4170. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  4171. * TX_PWR_CFG_4: unknown
  4172. */
  4173. txpower = rt2x00_get_field16(eeprom,
  4174. EEPROM_TXPOWER_BYRATE_RATE2);
  4175. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4176. power_level, txpower, delta);
  4177. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  4178. /*
  4179. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  4180. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  4181. * TX_PWR_CFG_4: unknown
  4182. */
  4183. txpower = rt2x00_get_field16(eeprom,
  4184. EEPROM_TXPOWER_BYRATE_RATE3);
  4185. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4186. power_level, txpower, delta);
  4187. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  4188. rt2800_register_write(rt2x00dev, offset, reg);
  4189. /* next TX_PWR_CFG register */
  4190. offset += 4;
  4191. }
  4192. }
  4193. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  4194. struct ieee80211_channel *chan,
  4195. int power_level)
  4196. {
  4197. if (rt2x00_rt(rt2x00dev, RT3593))
  4198. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  4199. else if (rt2x00_rt(rt2x00dev, RT6352))
  4200. rt2800_config_txpower_rt6352(rt2x00dev, chan, power_level);
  4201. else
  4202. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  4203. }
  4204. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  4205. {
  4206. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  4207. rt2x00dev->tx_power);
  4208. }
  4209. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  4210. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  4211. {
  4212. u32 tx_pin;
  4213. u8 rfcsr;
  4214. unsigned long min_sleep = 0;
  4215. /*
  4216. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  4217. * designed to be controlled in oscillation frequency by a voltage
  4218. * input. Maybe the temperature will affect the frequency of
  4219. * oscillation to be shifted. The VCO calibration will be called
  4220. * periodically to adjust the frequency to be precision.
  4221. */
  4222. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  4223. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  4224. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4225. switch (rt2x00dev->chip.rf) {
  4226. case RF2020:
  4227. case RF3020:
  4228. case RF3021:
  4229. case RF3022:
  4230. case RF3320:
  4231. case RF3052:
  4232. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  4233. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  4234. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  4235. break;
  4236. case RF3053:
  4237. case RF3070:
  4238. case RF3290:
  4239. case RF5350:
  4240. case RF5360:
  4241. case RF5362:
  4242. case RF5370:
  4243. case RF5372:
  4244. case RF5390:
  4245. case RF5392:
  4246. case RF5592:
  4247. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  4248. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  4249. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  4250. min_sleep = 1000;
  4251. break;
  4252. case RF7620:
  4253. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  4254. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  4255. rfcsr = rt2800_rfcsr_read(rt2x00dev, 4);
  4256. rt2x00_set_field8(&rfcsr, RFCSR4_VCOCAL_EN, 1);
  4257. rt2800_rfcsr_write(rt2x00dev, 4, rfcsr);
  4258. min_sleep = 2000;
  4259. break;
  4260. default:
  4261. WARN_ONCE(1, "Not supported RF chipset %x for VCO recalibration",
  4262. rt2x00dev->chip.rf);
  4263. return;
  4264. }
  4265. if (min_sleep > 0)
  4266. usleep_range(min_sleep, min_sleep * 2);
  4267. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  4268. if (rt2x00dev->rf_channel <= 14) {
  4269. switch (rt2x00dev->default_ant.tx_chain_num) {
  4270. case 3:
  4271. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  4272. /* fall through */
  4273. case 2:
  4274. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  4275. /* fall through */
  4276. case 1:
  4277. default:
  4278. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  4279. break;
  4280. }
  4281. } else {
  4282. switch (rt2x00dev->default_ant.tx_chain_num) {
  4283. case 3:
  4284. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  4285. /* fall through */
  4286. case 2:
  4287. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  4288. /* fall through */
  4289. case 1:
  4290. default:
  4291. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  4292. break;
  4293. }
  4294. }
  4295. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4296. if (rt2x00_rt(rt2x00dev, RT6352)) {
  4297. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  4298. rt2800_bbp_write(rt2x00dev, 91, 0x07);
  4299. rt2800_bbp_write(rt2x00dev, 95, 0x1A);
  4300. rt2800_bbp_write(rt2x00dev, 195, 128);
  4301. rt2800_bbp_write(rt2x00dev, 196, 0xA0);
  4302. rt2800_bbp_write(rt2x00dev, 195, 170);
  4303. rt2800_bbp_write(rt2x00dev, 196, 0x12);
  4304. rt2800_bbp_write(rt2x00dev, 195, 171);
  4305. rt2800_bbp_write(rt2x00dev, 196, 0x10);
  4306. } else {
  4307. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  4308. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  4309. rt2800_bbp_write(rt2x00dev, 195, 128);
  4310. rt2800_bbp_write(rt2x00dev, 196, 0xE0);
  4311. rt2800_bbp_write(rt2x00dev, 195, 170);
  4312. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4313. rt2800_bbp_write(rt2x00dev, 195, 171);
  4314. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4315. }
  4316. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  4317. rt2800_bbp_write(rt2x00dev, 75, 0x68);
  4318. rt2800_bbp_write(rt2x00dev, 76, 0x4C);
  4319. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  4320. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  4321. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  4322. }
  4323. /* On 11A, We should delay and wait RF/BBP to be stable
  4324. * and the appropriate time should be 1000 micro seconds
  4325. * 2005/06/05 - On 11G, we also need this delay time.
  4326. * Otherwise it's difficult to pass the WHQL.
  4327. */
  4328. usleep_range(1000, 1500);
  4329. }
  4330. }
  4331. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  4332. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  4333. struct rt2x00lib_conf *libconf)
  4334. {
  4335. u32 reg;
  4336. reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
  4337. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  4338. libconf->conf->short_frame_max_tx_count);
  4339. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  4340. libconf->conf->long_frame_max_tx_count);
  4341. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4342. }
  4343. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  4344. struct rt2x00lib_conf *libconf)
  4345. {
  4346. enum dev_state state =
  4347. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  4348. STATE_SLEEP : STATE_AWAKE;
  4349. u32 reg;
  4350. if (state == STATE_SLEEP) {
  4351. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  4352. reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
  4353. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  4354. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  4355. libconf->conf->listen_interval - 1);
  4356. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  4357. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4358. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4359. } else {
  4360. reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
  4361. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  4362. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  4363. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  4364. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4365. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4366. }
  4367. }
  4368. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  4369. struct rt2x00lib_conf *libconf,
  4370. const unsigned int flags)
  4371. {
  4372. /* Always recalculate LNA gain before changing configuration */
  4373. rt2800_config_lna_gain(rt2x00dev, libconf);
  4374. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  4375. rt2800_config_channel(rt2x00dev, libconf->conf,
  4376. &libconf->rf, &libconf->channel);
  4377. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4378. libconf->conf->power_level);
  4379. }
  4380. if (flags & IEEE80211_CONF_CHANGE_POWER)
  4381. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4382. libconf->conf->power_level);
  4383. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  4384. rt2800_config_retry_limit(rt2x00dev, libconf);
  4385. if (flags & IEEE80211_CONF_CHANGE_PS)
  4386. rt2800_config_ps(rt2x00dev, libconf);
  4387. }
  4388. EXPORT_SYMBOL_GPL(rt2800_config);
  4389. /*
  4390. * Link tuning
  4391. */
  4392. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4393. {
  4394. u32 reg;
  4395. /*
  4396. * Update FCS error count from register.
  4397. */
  4398. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
  4399. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  4400. }
  4401. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  4402. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  4403. {
  4404. u8 vgc;
  4405. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  4406. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4407. rt2x00_rt(rt2x00dev, RT3071) ||
  4408. rt2x00_rt(rt2x00dev, RT3090) ||
  4409. rt2x00_rt(rt2x00dev, RT3290) ||
  4410. rt2x00_rt(rt2x00dev, RT3390) ||
  4411. rt2x00_rt(rt2x00dev, RT3572) ||
  4412. rt2x00_rt(rt2x00dev, RT3593) ||
  4413. rt2x00_rt(rt2x00dev, RT5390) ||
  4414. rt2x00_rt(rt2x00dev, RT5392) ||
  4415. rt2x00_rt(rt2x00dev, RT5592) ||
  4416. rt2x00_rt(rt2x00dev, RT6352))
  4417. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  4418. else
  4419. vgc = 0x2e + rt2x00dev->lna_gain;
  4420. } else { /* 5GHZ band */
  4421. if (rt2x00_rt(rt2x00dev, RT3593))
  4422. vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
  4423. else if (rt2x00_rt(rt2x00dev, RT5592))
  4424. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  4425. else {
  4426. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  4427. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  4428. else
  4429. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  4430. }
  4431. }
  4432. return vgc;
  4433. }
  4434. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  4435. struct link_qual *qual, u8 vgc_level)
  4436. {
  4437. if (qual->vgc_level != vgc_level) {
  4438. if (rt2x00_rt(rt2x00dev, RT3572) ||
  4439. rt2x00_rt(rt2x00dev, RT3593)) {
  4440. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
  4441. vgc_level);
  4442. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  4443. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  4444. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  4445. } else {
  4446. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  4447. }
  4448. qual->vgc_level = vgc_level;
  4449. qual->vgc_level_reg = vgc_level;
  4450. }
  4451. }
  4452. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4453. {
  4454. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  4455. }
  4456. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  4457. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  4458. const u32 count)
  4459. {
  4460. u8 vgc;
  4461. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  4462. return;
  4463. /* When RSSI is better than a certain threshold, increase VGC
  4464. * with a chip specific value in order to improve the balance
  4465. * between sensibility and noise isolation.
  4466. */
  4467. vgc = rt2800_get_default_vgc(rt2x00dev);
  4468. switch (rt2x00dev->chip.rt) {
  4469. case RT3572:
  4470. case RT3593:
  4471. if (qual->rssi > -65) {
  4472. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
  4473. vgc += 0x20;
  4474. else
  4475. vgc += 0x10;
  4476. }
  4477. break;
  4478. case RT5592:
  4479. if (qual->rssi > -65)
  4480. vgc += 0x20;
  4481. break;
  4482. default:
  4483. if (qual->rssi > -80)
  4484. vgc += 0x10;
  4485. break;
  4486. }
  4487. rt2800_set_vgc(rt2x00dev, qual, vgc);
  4488. }
  4489. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  4490. /*
  4491. * Initialization functions.
  4492. */
  4493. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  4494. {
  4495. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4496. u32 reg;
  4497. u16 eeprom;
  4498. unsigned int i;
  4499. int ret;
  4500. rt2800_disable_wpdma(rt2x00dev);
  4501. ret = rt2800_drv_init_registers(rt2x00dev);
  4502. if (ret)
  4503. return ret;
  4504. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  4505. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  4506. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  4507. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  4508. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  4509. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  4510. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  4511. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  4512. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  4513. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  4514. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  4515. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  4516. reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
  4517. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  4518. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  4519. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  4520. if (rt2x00_rt(rt2x00dev, RT3290)) {
  4521. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  4522. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  4523. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  4524. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  4525. }
  4526. reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
  4527. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  4528. rt2x00_set_field32(&reg, LDO0_EN, 1);
  4529. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  4530. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  4531. }
  4532. reg = rt2800_register_read(rt2x00dev, OSC_CTRL);
  4533. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  4534. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  4535. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  4536. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  4537. reg = rt2800_register_read(rt2x00dev, COEX_CFG0);
  4538. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  4539. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  4540. reg = rt2800_register_read(rt2x00dev, COEX_CFG2);
  4541. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  4542. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  4543. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  4544. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  4545. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  4546. reg = rt2800_register_read(rt2x00dev, PLL_CTRL);
  4547. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  4548. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  4549. }
  4550. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4551. rt2x00_rt(rt2x00dev, RT3090) ||
  4552. rt2x00_rt(rt2x00dev, RT3290) ||
  4553. rt2x00_rt(rt2x00dev, RT3390)) {
  4554. if (rt2x00_rt(rt2x00dev, RT3290))
  4555. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4556. 0x00000404);
  4557. else
  4558. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4559. 0x00000400);
  4560. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4561. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4562. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4563. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4564. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  4565. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4566. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4567. 0x0000002c);
  4568. else
  4569. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4570. 0x0000000f);
  4571. } else {
  4572. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4573. }
  4574. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  4575. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4576. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4577. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4578. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  4579. } else {
  4580. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4581. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4582. }
  4583. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  4584. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4585. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4586. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  4587. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  4588. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4589. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4590. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4591. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  4592. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4593. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4594. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  4595. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4596. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4597. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  4598. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  4599. if (rt2x00_get_field16(eeprom,
  4600. EEPROM_NIC_CONF1_DAC_TEST))
  4601. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4602. 0x0000001f);
  4603. else
  4604. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4605. 0x0000000f);
  4606. } else {
  4607. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4608. 0x00000000);
  4609. }
  4610. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  4611. rt2x00_rt(rt2x00dev, RT5392) ||
  4612. rt2x00_rt(rt2x00dev, RT6352)) {
  4613. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4614. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4615. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4616. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  4617. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4618. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4619. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4620. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  4621. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4622. } else if (rt2x00_rt(rt2x00dev, RT6352)) {
  4623. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000401);
  4624. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x000C0000);
  4625. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4626. rt2800_register_write(rt2x00dev, MIMO_PS_CFG, 0x00000002);
  4627. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x00150F0F);
  4628. rt2800_register_write(rt2x00dev, TX_ALC_VGA3, 0x06060606);
  4629. rt2800_register_write(rt2x00dev, TX0_BB_GAIN_ATTEN, 0x0);
  4630. rt2800_register_write(rt2x00dev, TX1_BB_GAIN_ATTEN, 0x0);
  4631. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_ATTEN, 0x6C6C666C);
  4632. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_ATTEN, 0x6C6C666C);
  4633. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_CORRECT,
  4634. 0x3630363A);
  4635. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_CORRECT,
  4636. 0x3630363A);
  4637. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
  4638. rt2x00_set_field32(&reg, TX_ALC_CFG_1_ROS_BUSY_EN, 0);
  4639. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  4640. } else {
  4641. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  4642. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4643. }
  4644. reg = rt2800_register_read(rt2x00dev, TX_LINK_CFG);
  4645. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  4646. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  4647. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  4648. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4649. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4650. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4651. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4652. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4653. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4654. reg = rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG);
  4655. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4656. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4657. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4658. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4659. reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
  4660. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4661. if (rt2x00_is_usb(rt2x00dev)) {
  4662. drv_data->max_psdu = 3;
  4663. } else if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4664. rt2x00_rt(rt2x00dev, RT2883) ||
  4665. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E)) {
  4666. drv_data->max_psdu = 2;
  4667. } else {
  4668. drv_data->max_psdu = 1;
  4669. }
  4670. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, drv_data->max_psdu);
  4671. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 10);
  4672. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 10);
  4673. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4674. reg = rt2800_register_read(rt2x00dev, LED_CFG);
  4675. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4676. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4677. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4678. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4679. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4680. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4681. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4682. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4683. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4684. reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
  4685. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 2);
  4686. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 2);
  4687. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4688. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4689. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4690. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4691. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4692. reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
  4693. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4694. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4695. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 1);
  4696. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4697. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 0);
  4698. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4699. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4700. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4701. reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
  4702. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4703. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4704. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4705. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4706. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4707. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4708. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4709. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4710. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4711. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4712. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4713. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  4714. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4715. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4716. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4717. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4718. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4719. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4720. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4721. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4722. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4723. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4724. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4725. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  4726. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4727. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 1);
  4728. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4729. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4730. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4731. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4732. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4733. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4734. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4735. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4736. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4737. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  4738. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4739. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 1);
  4740. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4741. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4742. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4743. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4744. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4745. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4746. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4747. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4748. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4749. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  4750. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4751. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 1);
  4752. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4753. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4754. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4755. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4756. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4757. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4758. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4759. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4760. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4761. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  4762. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4763. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 1);
  4764. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4765. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4766. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4767. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4768. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4769. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4770. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4771. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4772. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4773. if (rt2x00_is_usb(rt2x00dev)) {
  4774. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4775. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  4776. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4777. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4778. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4779. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4780. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4781. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4782. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4783. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4784. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4785. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4786. }
  4787. /*
  4788. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4789. * although it is reserved.
  4790. */
  4791. reg = rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG);
  4792. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4793. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4794. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4795. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4796. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4797. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4798. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4799. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4800. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4801. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4802. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4803. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4804. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4805. reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
  4806. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 7);
  4807. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4808. IEEE80211_MAX_RTS_THRESHOLD);
  4809. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 1);
  4810. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4811. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4812. /*
  4813. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4814. * time should be set to 16. However, the original Ralink driver uses
  4815. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4816. * connection problems with 11g + CTS protection. Hence, use the same
  4817. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4818. */
  4819. reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
  4820. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4821. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4822. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4823. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4824. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4825. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4826. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4827. /*
  4828. * ASIC will keep garbage value after boot, clear encryption keys.
  4829. */
  4830. for (i = 0; i < 4; i++)
  4831. rt2800_register_write(rt2x00dev,
  4832. SHARED_KEY_MODE_ENTRY(i), 0);
  4833. for (i = 0; i < 256; i++) {
  4834. rt2800_config_wcid(rt2x00dev, NULL, i);
  4835. rt2800_delete_wcid_attr(rt2x00dev, i);
  4836. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4837. }
  4838. /*
  4839. * Clear all beacons
  4840. */
  4841. for (i = 0; i < 8; i++)
  4842. rt2800_clear_beacon_register(rt2x00dev, i);
  4843. if (rt2x00_is_usb(rt2x00dev)) {
  4844. reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
  4845. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4846. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4847. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4848. reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
  4849. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4850. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4851. }
  4852. reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG0);
  4853. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4854. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4855. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4856. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4857. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4858. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4859. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4860. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4861. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4862. reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG1);
  4863. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4864. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4865. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4866. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4867. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4868. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4869. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4870. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4871. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4872. reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG0);
  4873. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4874. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4875. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4876. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4877. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4878. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4879. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4880. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4881. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4882. reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG1);
  4883. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4884. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4885. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4886. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4887. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4888. /*
  4889. * Do not force the BA window size, we use the TXWI to set it
  4890. */
  4891. reg = rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE);
  4892. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4893. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4894. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4895. /*
  4896. * We must clear the error counters.
  4897. * These registers are cleared on read,
  4898. * so we may pass a useless variable to store the value.
  4899. */
  4900. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
  4901. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT1);
  4902. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT2);
  4903. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT0);
  4904. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT1);
  4905. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT2);
  4906. /*
  4907. * Setup leadtime for pre tbtt interrupt to 6ms
  4908. */
  4909. reg = rt2800_register_read(rt2x00dev, INT_TIMER_CFG);
  4910. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4911. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4912. /*
  4913. * Set up channel statistics timer
  4914. */
  4915. reg = rt2800_register_read(rt2x00dev, CH_TIME_CFG);
  4916. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4917. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4918. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4919. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4920. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4921. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4922. return 0;
  4923. }
  4924. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4925. {
  4926. unsigned int i;
  4927. u32 reg;
  4928. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4929. reg = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  4930. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4931. return 0;
  4932. udelay(REGISTER_BUSY_DELAY);
  4933. }
  4934. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4935. return -EACCES;
  4936. }
  4937. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4938. {
  4939. unsigned int i;
  4940. u8 value;
  4941. /*
  4942. * BBP was enabled after firmware was loaded,
  4943. * but we need to reactivate it now.
  4944. */
  4945. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4946. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4947. msleep(1);
  4948. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4949. value = rt2800_bbp_read(rt2x00dev, 0);
  4950. if ((value != 0xff) && (value != 0x00))
  4951. return 0;
  4952. udelay(REGISTER_BUSY_DELAY);
  4953. }
  4954. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4955. return -EACCES;
  4956. }
  4957. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4958. {
  4959. u8 value;
  4960. value = rt2800_bbp_read(rt2x00dev, 4);
  4961. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4962. rt2800_bbp_write(rt2x00dev, 4, value);
  4963. }
  4964. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4965. {
  4966. rt2800_bbp_write(rt2x00dev, 142, 1);
  4967. rt2800_bbp_write(rt2x00dev, 143, 57);
  4968. }
  4969. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4970. {
  4971. static const u8 glrt_table[] = {
  4972. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4973. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4974. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4975. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4976. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4977. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4978. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4979. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4980. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4981. };
  4982. int i;
  4983. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4984. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4985. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4986. }
  4987. };
  4988. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4989. {
  4990. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4991. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4992. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4993. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4994. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4995. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4996. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4997. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4998. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4999. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5000. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5001. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5002. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5003. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5004. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5005. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5006. }
  5007. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  5008. {
  5009. u16 eeprom;
  5010. u8 value;
  5011. value = rt2800_bbp_read(rt2x00dev, 138);
  5012. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  5013. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5014. value |= 0x20;
  5015. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5016. value &= ~0x02;
  5017. rt2800_bbp_write(rt2x00dev, 138, value);
  5018. }
  5019. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  5020. {
  5021. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5022. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5023. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5024. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5025. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5026. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5027. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5028. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5029. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5030. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5031. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5032. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5033. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5034. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5035. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5036. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  5037. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5038. }
  5039. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  5040. {
  5041. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5042. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5043. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  5044. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  5045. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  5046. } else {
  5047. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5048. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5049. }
  5050. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5051. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5052. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5053. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5054. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  5055. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5056. else
  5057. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5058. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5059. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5060. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5061. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5062. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5063. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5064. }
  5065. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  5066. {
  5067. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5068. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5069. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5070. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5071. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5072. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5073. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5074. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5075. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5076. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5077. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5078. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5079. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5080. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5081. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  5082. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  5083. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  5084. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5085. else
  5086. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5087. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5088. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5089. if (rt2x00_rt(rt2x00dev, RT3071) ||
  5090. rt2x00_rt(rt2x00dev, RT3090))
  5091. rt2800_disable_unused_dac_adc(rt2x00dev);
  5092. }
  5093. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  5094. {
  5095. u8 value;
  5096. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5097. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5098. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5099. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5100. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5101. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5102. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5103. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5104. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5105. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  5106. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5107. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  5108. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  5109. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  5110. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5111. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5112. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5113. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5114. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5115. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5116. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5117. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5118. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5119. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  5120. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5121. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5122. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  5123. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  5124. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  5125. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  5126. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  5127. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  5128. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  5129. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  5130. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  5131. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  5132. value = rt2800_bbp_read(rt2x00dev, 47);
  5133. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  5134. rt2800_bbp_write(rt2x00dev, 47, value);
  5135. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  5136. value = rt2800_bbp_read(rt2x00dev, 3);
  5137. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  5138. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  5139. rt2800_bbp_write(rt2x00dev, 3, value);
  5140. }
  5141. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  5142. {
  5143. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  5144. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  5145. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5146. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5147. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5148. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5149. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5150. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5151. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5152. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5153. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5154. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5155. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5156. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5157. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5158. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5159. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5160. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5161. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5162. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5163. } else {
  5164. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5165. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5166. }
  5167. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5168. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5169. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5170. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5171. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5172. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5173. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5174. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5175. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5176. } else {
  5177. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  5178. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5179. }
  5180. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5181. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5182. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5183. /* Set ITxBF timeout to 0x9c40=1000msec */
  5184. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  5185. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  5186. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  5187. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  5188. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  5189. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  5190. /* Reprogram the inband interface to put right values in RXWI */
  5191. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  5192. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  5193. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  5194. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  5195. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  5196. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  5197. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  5198. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  5199. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5200. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5201. /* Antenna Software OFDM */
  5202. rt2800_bbp_write(rt2x00dev, 150, 0x40);
  5203. /* Antenna Software CCK */
  5204. rt2800_bbp_write(rt2x00dev, 151, 0x30);
  5205. rt2800_bbp_write(rt2x00dev, 152, 0xa3);
  5206. /* Clear previously selected antenna */
  5207. rt2800_bbp_write(rt2x00dev, 154, 0);
  5208. }
  5209. }
  5210. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  5211. {
  5212. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5213. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5214. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5215. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5216. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5217. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5218. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5219. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5220. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5221. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5222. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5223. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5224. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5225. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5226. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  5227. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5228. else
  5229. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5230. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5231. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5232. rt2800_disable_unused_dac_adc(rt2x00dev);
  5233. }
  5234. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  5235. {
  5236. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5237. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5238. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5239. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5240. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5241. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5242. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5243. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5244. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5245. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5246. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5247. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5248. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5249. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5250. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5251. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5252. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5253. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5254. rt2800_disable_unused_dac_adc(rt2x00dev);
  5255. }
  5256. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  5257. {
  5258. rt2800_init_bbp_early(rt2x00dev);
  5259. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5260. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5261. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5262. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5263. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5264. /* Enable DC filter */
  5265. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  5266. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5267. }
  5268. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  5269. {
  5270. int ant, div_mode;
  5271. u16 eeprom;
  5272. u8 value;
  5273. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5274. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5275. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5276. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5277. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5278. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5279. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5280. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5281. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5282. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5283. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5284. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5285. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5286. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5287. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5288. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5289. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5290. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5291. if (rt2x00_rt(rt2x00dev, RT5392))
  5292. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5293. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5294. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5295. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5296. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5297. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5298. }
  5299. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5300. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5301. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5302. if (rt2x00_rt(rt2x00dev, RT5390))
  5303. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5304. else if (rt2x00_rt(rt2x00dev, RT5392))
  5305. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5306. else
  5307. WARN_ON(1);
  5308. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5309. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5310. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  5311. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  5312. }
  5313. rt2800_disable_unused_dac_adc(rt2x00dev);
  5314. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5315. div_mode = rt2x00_get_field16(eeprom,
  5316. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5317. ant = (div_mode == 3) ? 1 : 0;
  5318. /* check if this is a Bluetooth combo card */
  5319. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  5320. u32 reg;
  5321. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  5322. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  5323. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  5324. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  5325. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  5326. if (ant == 0)
  5327. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  5328. else if (ant == 1)
  5329. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  5330. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  5331. }
  5332. /* These chips have hardware RX antenna diversity */
  5333. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) ||
  5334. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) {
  5335. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  5336. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  5337. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  5338. }
  5339. value = rt2800_bbp_read(rt2x00dev, 152);
  5340. if (ant == 0)
  5341. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5342. else
  5343. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5344. rt2800_bbp_write(rt2x00dev, 152, value);
  5345. rt2800_init_freq_calibration(rt2x00dev);
  5346. }
  5347. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  5348. {
  5349. int ant, div_mode;
  5350. u16 eeprom;
  5351. u8 value;
  5352. rt2800_init_bbp_early(rt2x00dev);
  5353. value = rt2800_bbp_read(rt2x00dev, 105);
  5354. rt2x00_set_field8(&value, BBP105_MLD,
  5355. rt2x00dev->default_ant.rx_chain_num == 2);
  5356. rt2800_bbp_write(rt2x00dev, 105, value);
  5357. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5358. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  5359. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5360. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5361. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  5362. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  5363. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  5364. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5365. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  5366. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  5367. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5368. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5369. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  5370. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5371. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5372. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5373. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5374. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5375. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5376. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  5377. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5378. /* FIXME BBP105 owerwrite */
  5379. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  5380. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5381. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5382. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  5383. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  5384. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  5385. /* Initialize GLRT (Generalized Likehood Radio Test) */
  5386. rt2800_init_bbp_5592_glrt(rt2x00dev);
  5387. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5388. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5389. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5390. ant = (div_mode == 3) ? 1 : 0;
  5391. value = rt2800_bbp_read(rt2x00dev, 152);
  5392. if (ant == 0) {
  5393. /* Main antenna */
  5394. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5395. } else {
  5396. /* Auxiliary antenna */
  5397. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5398. }
  5399. rt2800_bbp_write(rt2x00dev, 152, value);
  5400. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  5401. value = rt2800_bbp_read(rt2x00dev, 254);
  5402. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  5403. rt2800_bbp_write(rt2x00dev, 254, value);
  5404. }
  5405. rt2800_init_freq_calibration(rt2x00dev);
  5406. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5407. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5408. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5409. }
  5410. static void rt2800_bbp_glrt_write(struct rt2x00_dev *rt2x00dev,
  5411. const u8 reg, const u8 value)
  5412. {
  5413. rt2800_bbp_write(rt2x00dev, 195, reg);
  5414. rt2800_bbp_write(rt2x00dev, 196, value);
  5415. }
  5416. static void rt2800_bbp_dcoc_write(struct rt2x00_dev *rt2x00dev,
  5417. const u8 reg, const u8 value)
  5418. {
  5419. rt2800_bbp_write(rt2x00dev, 158, reg);
  5420. rt2800_bbp_write(rt2x00dev, 159, value);
  5421. }
  5422. static u8 rt2800_bbp_dcoc_read(struct rt2x00_dev *rt2x00dev, const u8 reg)
  5423. {
  5424. rt2800_bbp_write(rt2x00dev, 158, reg);
  5425. return rt2800_bbp_read(rt2x00dev, 159);
  5426. }
  5427. static void rt2800_init_bbp_6352(struct rt2x00_dev *rt2x00dev)
  5428. {
  5429. u8 bbp;
  5430. /* Apply Maximum Likelihood Detection (MLD) for 2 stream case */
  5431. bbp = rt2800_bbp_read(rt2x00dev, 105);
  5432. rt2x00_set_field8(&bbp, BBP105_MLD,
  5433. rt2x00dev->default_ant.rx_chain_num == 2);
  5434. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5435. /* Avoid data loss and CRC errors */
  5436. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5437. /* Fix I/Q swap issue */
  5438. bbp = rt2800_bbp_read(rt2x00dev, 1);
  5439. bbp |= 0x04;
  5440. rt2800_bbp_write(rt2x00dev, 1, bbp);
  5441. /* BBP for G band */
  5442. rt2800_bbp_write(rt2x00dev, 3, 0x08);
  5443. rt2800_bbp_write(rt2x00dev, 4, 0x00); /* rt2800_bbp4_mac_if_ctrl? */
  5444. rt2800_bbp_write(rt2x00dev, 6, 0x08);
  5445. rt2800_bbp_write(rt2x00dev, 14, 0x09);
  5446. rt2800_bbp_write(rt2x00dev, 15, 0xFF);
  5447. rt2800_bbp_write(rt2x00dev, 16, 0x01);
  5448. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  5449. rt2800_bbp_write(rt2x00dev, 21, 0x00);
  5450. rt2800_bbp_write(rt2x00dev, 22, 0x00);
  5451. rt2800_bbp_write(rt2x00dev, 27, 0x00);
  5452. rt2800_bbp_write(rt2x00dev, 28, 0x00);
  5453. rt2800_bbp_write(rt2x00dev, 30, 0x00);
  5454. rt2800_bbp_write(rt2x00dev, 31, 0x48);
  5455. rt2800_bbp_write(rt2x00dev, 47, 0x40);
  5456. rt2800_bbp_write(rt2x00dev, 62, 0x00);
  5457. rt2800_bbp_write(rt2x00dev, 63, 0x00);
  5458. rt2800_bbp_write(rt2x00dev, 64, 0x00);
  5459. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5460. rt2800_bbp_write(rt2x00dev, 66, 0x1C);
  5461. rt2800_bbp_write(rt2x00dev, 67, 0x20);
  5462. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  5463. rt2800_bbp_write(rt2x00dev, 69, 0x10);
  5464. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  5465. rt2800_bbp_write(rt2x00dev, 73, 0x18);
  5466. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  5467. rt2800_bbp_write(rt2x00dev, 75, 0x60);
  5468. rt2800_bbp_write(rt2x00dev, 76, 0x44);
  5469. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5470. rt2800_bbp_write(rt2x00dev, 78, 0x1E);
  5471. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  5472. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  5473. rt2800_bbp_write(rt2x00dev, 81, 0x3A);
  5474. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  5475. rt2800_bbp_write(rt2x00dev, 83, 0x9A);
  5476. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  5477. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5478. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5479. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5480. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5481. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  5482. rt2800_bbp_write(rt2x00dev, 96, 0x00);
  5483. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  5484. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5485. /* FIXME BBP105 owerwrite */
  5486. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  5487. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5488. rt2800_bbp_write(rt2x00dev, 109, 0x00);
  5489. rt2800_bbp_write(rt2x00dev, 134, 0x10);
  5490. rt2800_bbp_write(rt2x00dev, 135, 0xA6);
  5491. rt2800_bbp_write(rt2x00dev, 137, 0x04);
  5492. rt2800_bbp_write(rt2x00dev, 142, 0x30);
  5493. rt2800_bbp_write(rt2x00dev, 143, 0xF7);
  5494. rt2800_bbp_write(rt2x00dev, 160, 0xEC);
  5495. rt2800_bbp_write(rt2x00dev, 161, 0xC4);
  5496. rt2800_bbp_write(rt2x00dev, 162, 0x77);
  5497. rt2800_bbp_write(rt2x00dev, 163, 0xF9);
  5498. rt2800_bbp_write(rt2x00dev, 164, 0x00);
  5499. rt2800_bbp_write(rt2x00dev, 165, 0x00);
  5500. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  5501. rt2800_bbp_write(rt2x00dev, 187, 0x00);
  5502. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  5503. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  5504. rt2800_bbp_write(rt2x00dev, 187, 0x01);
  5505. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  5506. rt2800_bbp_write(rt2x00dev, 189, 0x00);
  5507. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  5508. rt2800_bbp_write(rt2x00dev, 92, 0x04);
  5509. rt2800_bbp_write(rt2x00dev, 93, 0x54);
  5510. rt2800_bbp_write(rt2x00dev, 99, 0x50);
  5511. rt2800_bbp_write(rt2x00dev, 148, 0x84);
  5512. rt2800_bbp_write(rt2x00dev, 167, 0x80);
  5513. rt2800_bbp_write(rt2x00dev, 178, 0xFF);
  5514. rt2800_bbp_write(rt2x00dev, 106, 0x13);
  5515. /* BBP for G band GLRT function (BBP_128 ~ BBP_221) */
  5516. rt2800_bbp_glrt_write(rt2x00dev, 0, 0x00);
  5517. rt2800_bbp_glrt_write(rt2x00dev, 1, 0x14);
  5518. rt2800_bbp_glrt_write(rt2x00dev, 2, 0x20);
  5519. rt2800_bbp_glrt_write(rt2x00dev, 3, 0x0A);
  5520. rt2800_bbp_glrt_write(rt2x00dev, 10, 0x16);
  5521. rt2800_bbp_glrt_write(rt2x00dev, 11, 0x06);
  5522. rt2800_bbp_glrt_write(rt2x00dev, 12, 0x02);
  5523. rt2800_bbp_glrt_write(rt2x00dev, 13, 0x07);
  5524. rt2800_bbp_glrt_write(rt2x00dev, 14, 0x05);
  5525. rt2800_bbp_glrt_write(rt2x00dev, 15, 0x09);
  5526. rt2800_bbp_glrt_write(rt2x00dev, 16, 0x20);
  5527. rt2800_bbp_glrt_write(rt2x00dev, 17, 0x08);
  5528. rt2800_bbp_glrt_write(rt2x00dev, 18, 0x4A);
  5529. rt2800_bbp_glrt_write(rt2x00dev, 19, 0x00);
  5530. rt2800_bbp_glrt_write(rt2x00dev, 20, 0x00);
  5531. rt2800_bbp_glrt_write(rt2x00dev, 128, 0xE0);
  5532. rt2800_bbp_glrt_write(rt2x00dev, 129, 0x1F);
  5533. rt2800_bbp_glrt_write(rt2x00dev, 130, 0x4F);
  5534. rt2800_bbp_glrt_write(rt2x00dev, 131, 0x32);
  5535. rt2800_bbp_glrt_write(rt2x00dev, 132, 0x08);
  5536. rt2800_bbp_glrt_write(rt2x00dev, 133, 0x28);
  5537. rt2800_bbp_glrt_write(rt2x00dev, 134, 0x19);
  5538. rt2800_bbp_glrt_write(rt2x00dev, 135, 0x0A);
  5539. rt2800_bbp_glrt_write(rt2x00dev, 138, 0x16);
  5540. rt2800_bbp_glrt_write(rt2x00dev, 139, 0x10);
  5541. rt2800_bbp_glrt_write(rt2x00dev, 140, 0x10);
  5542. rt2800_bbp_glrt_write(rt2x00dev, 141, 0x1A);
  5543. rt2800_bbp_glrt_write(rt2x00dev, 142, 0x36);
  5544. rt2800_bbp_glrt_write(rt2x00dev, 143, 0x2C);
  5545. rt2800_bbp_glrt_write(rt2x00dev, 144, 0x26);
  5546. rt2800_bbp_glrt_write(rt2x00dev, 145, 0x24);
  5547. rt2800_bbp_glrt_write(rt2x00dev, 146, 0x42);
  5548. rt2800_bbp_glrt_write(rt2x00dev, 147, 0x40);
  5549. rt2800_bbp_glrt_write(rt2x00dev, 148, 0x30);
  5550. rt2800_bbp_glrt_write(rt2x00dev, 149, 0x29);
  5551. rt2800_bbp_glrt_write(rt2x00dev, 150, 0x4C);
  5552. rt2800_bbp_glrt_write(rt2x00dev, 151, 0x46);
  5553. rt2800_bbp_glrt_write(rt2x00dev, 152, 0x3D);
  5554. rt2800_bbp_glrt_write(rt2x00dev, 153, 0x40);
  5555. rt2800_bbp_glrt_write(rt2x00dev, 154, 0x3E);
  5556. rt2800_bbp_glrt_write(rt2x00dev, 155, 0x38);
  5557. rt2800_bbp_glrt_write(rt2x00dev, 156, 0x3D);
  5558. rt2800_bbp_glrt_write(rt2x00dev, 157, 0x2F);
  5559. rt2800_bbp_glrt_write(rt2x00dev, 158, 0x3C);
  5560. rt2800_bbp_glrt_write(rt2x00dev, 159, 0x34);
  5561. rt2800_bbp_glrt_write(rt2x00dev, 160, 0x2C);
  5562. rt2800_bbp_glrt_write(rt2x00dev, 161, 0x2F);
  5563. rt2800_bbp_glrt_write(rt2x00dev, 162, 0x3C);
  5564. rt2800_bbp_glrt_write(rt2x00dev, 163, 0x35);
  5565. rt2800_bbp_glrt_write(rt2x00dev, 164, 0x2E);
  5566. rt2800_bbp_glrt_write(rt2x00dev, 165, 0x2F);
  5567. rt2800_bbp_glrt_write(rt2x00dev, 166, 0x49);
  5568. rt2800_bbp_glrt_write(rt2x00dev, 167, 0x41);
  5569. rt2800_bbp_glrt_write(rt2x00dev, 168, 0x36);
  5570. rt2800_bbp_glrt_write(rt2x00dev, 169, 0x39);
  5571. rt2800_bbp_glrt_write(rt2x00dev, 170, 0x30);
  5572. rt2800_bbp_glrt_write(rt2x00dev, 171, 0x30);
  5573. rt2800_bbp_glrt_write(rt2x00dev, 172, 0x0E);
  5574. rt2800_bbp_glrt_write(rt2x00dev, 173, 0x0D);
  5575. rt2800_bbp_glrt_write(rt2x00dev, 174, 0x28);
  5576. rt2800_bbp_glrt_write(rt2x00dev, 175, 0x21);
  5577. rt2800_bbp_glrt_write(rt2x00dev, 176, 0x1C);
  5578. rt2800_bbp_glrt_write(rt2x00dev, 177, 0x16);
  5579. rt2800_bbp_glrt_write(rt2x00dev, 178, 0x50);
  5580. rt2800_bbp_glrt_write(rt2x00dev, 179, 0x4A);
  5581. rt2800_bbp_glrt_write(rt2x00dev, 180, 0x43);
  5582. rt2800_bbp_glrt_write(rt2x00dev, 181, 0x50);
  5583. rt2800_bbp_glrt_write(rt2x00dev, 182, 0x10);
  5584. rt2800_bbp_glrt_write(rt2x00dev, 183, 0x10);
  5585. rt2800_bbp_glrt_write(rt2x00dev, 184, 0x10);
  5586. rt2800_bbp_glrt_write(rt2x00dev, 185, 0x10);
  5587. rt2800_bbp_glrt_write(rt2x00dev, 200, 0x7D);
  5588. rt2800_bbp_glrt_write(rt2x00dev, 201, 0x14);
  5589. rt2800_bbp_glrt_write(rt2x00dev, 202, 0x32);
  5590. rt2800_bbp_glrt_write(rt2x00dev, 203, 0x2C);
  5591. rt2800_bbp_glrt_write(rt2x00dev, 204, 0x36);
  5592. rt2800_bbp_glrt_write(rt2x00dev, 205, 0x4C);
  5593. rt2800_bbp_glrt_write(rt2x00dev, 206, 0x43);
  5594. rt2800_bbp_glrt_write(rt2x00dev, 207, 0x2C);
  5595. rt2800_bbp_glrt_write(rt2x00dev, 208, 0x2E);
  5596. rt2800_bbp_glrt_write(rt2x00dev, 209, 0x36);
  5597. rt2800_bbp_glrt_write(rt2x00dev, 210, 0x30);
  5598. rt2800_bbp_glrt_write(rt2x00dev, 211, 0x6E);
  5599. /* BBP for G band DCOC function */
  5600. rt2800_bbp_dcoc_write(rt2x00dev, 140, 0x0C);
  5601. rt2800_bbp_dcoc_write(rt2x00dev, 141, 0x00);
  5602. rt2800_bbp_dcoc_write(rt2x00dev, 142, 0x10);
  5603. rt2800_bbp_dcoc_write(rt2x00dev, 143, 0x10);
  5604. rt2800_bbp_dcoc_write(rt2x00dev, 144, 0x10);
  5605. rt2800_bbp_dcoc_write(rt2x00dev, 145, 0x10);
  5606. rt2800_bbp_dcoc_write(rt2x00dev, 146, 0x08);
  5607. rt2800_bbp_dcoc_write(rt2x00dev, 147, 0x40);
  5608. rt2800_bbp_dcoc_write(rt2x00dev, 148, 0x04);
  5609. rt2800_bbp_dcoc_write(rt2x00dev, 149, 0x04);
  5610. rt2800_bbp_dcoc_write(rt2x00dev, 150, 0x08);
  5611. rt2800_bbp_dcoc_write(rt2x00dev, 151, 0x08);
  5612. rt2800_bbp_dcoc_write(rt2x00dev, 152, 0x03);
  5613. rt2800_bbp_dcoc_write(rt2x00dev, 153, 0x03);
  5614. rt2800_bbp_dcoc_write(rt2x00dev, 154, 0x03);
  5615. rt2800_bbp_dcoc_write(rt2x00dev, 155, 0x02);
  5616. rt2800_bbp_dcoc_write(rt2x00dev, 156, 0x40);
  5617. rt2800_bbp_dcoc_write(rt2x00dev, 157, 0x40);
  5618. rt2800_bbp_dcoc_write(rt2x00dev, 158, 0x64);
  5619. rt2800_bbp_dcoc_write(rt2x00dev, 159, 0x64);
  5620. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5621. }
  5622. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  5623. {
  5624. unsigned int i;
  5625. u16 eeprom;
  5626. u8 reg_id;
  5627. u8 value;
  5628. if (rt2800_is_305x_soc(rt2x00dev))
  5629. rt2800_init_bbp_305x_soc(rt2x00dev);
  5630. switch (rt2x00dev->chip.rt) {
  5631. case RT2860:
  5632. case RT2872:
  5633. case RT2883:
  5634. rt2800_init_bbp_28xx(rt2x00dev);
  5635. break;
  5636. case RT3070:
  5637. case RT3071:
  5638. case RT3090:
  5639. rt2800_init_bbp_30xx(rt2x00dev);
  5640. break;
  5641. case RT3290:
  5642. rt2800_init_bbp_3290(rt2x00dev);
  5643. break;
  5644. case RT3352:
  5645. case RT5350:
  5646. rt2800_init_bbp_3352(rt2x00dev);
  5647. break;
  5648. case RT3390:
  5649. rt2800_init_bbp_3390(rt2x00dev);
  5650. break;
  5651. case RT3572:
  5652. rt2800_init_bbp_3572(rt2x00dev);
  5653. break;
  5654. case RT3593:
  5655. rt2800_init_bbp_3593(rt2x00dev);
  5656. return;
  5657. case RT5390:
  5658. case RT5392:
  5659. rt2800_init_bbp_53xx(rt2x00dev);
  5660. break;
  5661. case RT5592:
  5662. rt2800_init_bbp_5592(rt2x00dev);
  5663. return;
  5664. case RT6352:
  5665. rt2800_init_bbp_6352(rt2x00dev);
  5666. break;
  5667. }
  5668. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  5669. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  5670. EEPROM_BBP_START, i);
  5671. if (eeprom != 0xffff && eeprom != 0x0000) {
  5672. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  5673. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  5674. rt2800_bbp_write(rt2x00dev, reg_id, value);
  5675. }
  5676. }
  5677. }
  5678. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  5679. {
  5680. u32 reg;
  5681. reg = rt2800_register_read(rt2x00dev, OPT_14_CSR);
  5682. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  5683. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  5684. }
  5685. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  5686. u8 filter_target)
  5687. {
  5688. unsigned int i;
  5689. u8 bbp;
  5690. u8 rfcsr;
  5691. u8 passband;
  5692. u8 stopband;
  5693. u8 overtuned = 0;
  5694. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  5695. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5696. bbp = rt2800_bbp_read(rt2x00dev, 4);
  5697. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  5698. rt2800_bbp_write(rt2x00dev, 4, bbp);
  5699. rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
  5700. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  5701. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  5702. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  5703. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  5704. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  5705. /*
  5706. * Set power & frequency of passband test tone
  5707. */
  5708. rt2800_bbp_write(rt2x00dev, 24, 0);
  5709. for (i = 0; i < 100; i++) {
  5710. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  5711. msleep(1);
  5712. passband = rt2800_bbp_read(rt2x00dev, 55);
  5713. if (passband)
  5714. break;
  5715. }
  5716. /*
  5717. * Set power & frequency of stopband test tone
  5718. */
  5719. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  5720. for (i = 0; i < 100; i++) {
  5721. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  5722. msleep(1);
  5723. stopband = rt2800_bbp_read(rt2x00dev, 55);
  5724. if ((passband - stopband) <= filter_target) {
  5725. rfcsr24++;
  5726. overtuned += ((passband - stopband) == filter_target);
  5727. } else
  5728. break;
  5729. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5730. }
  5731. rfcsr24 -= !!overtuned;
  5732. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5733. return rfcsr24;
  5734. }
  5735. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  5736. const unsigned int rf_reg)
  5737. {
  5738. u8 rfcsr;
  5739. rfcsr = rt2800_rfcsr_read(rt2x00dev, rf_reg);
  5740. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  5741. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  5742. msleep(1);
  5743. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  5744. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  5745. }
  5746. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  5747. {
  5748. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5749. u8 filter_tgt_bw20;
  5750. u8 filter_tgt_bw40;
  5751. u8 rfcsr, bbp;
  5752. /*
  5753. * TODO: sync filter_tgt values with vendor driver
  5754. */
  5755. if (rt2x00_rt(rt2x00dev, RT3070)) {
  5756. filter_tgt_bw20 = 0x16;
  5757. filter_tgt_bw40 = 0x19;
  5758. } else {
  5759. filter_tgt_bw20 = 0x13;
  5760. filter_tgt_bw40 = 0x15;
  5761. }
  5762. drv_data->calibration_bw20 =
  5763. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  5764. drv_data->calibration_bw40 =
  5765. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  5766. /*
  5767. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  5768. */
  5769. drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
  5770. drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
  5771. /*
  5772. * Set back to initial state
  5773. */
  5774. rt2800_bbp_write(rt2x00dev, 24, 0);
  5775. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  5776. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  5777. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  5778. /*
  5779. * Set BBP back to BW20
  5780. */
  5781. bbp = rt2800_bbp_read(rt2x00dev, 4);
  5782. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  5783. rt2800_bbp_write(rt2x00dev, 4, bbp);
  5784. }
  5785. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  5786. {
  5787. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5788. u8 min_gain, rfcsr, bbp;
  5789. u16 eeprom;
  5790. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  5791. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  5792. if (rt2x00_rt(rt2x00dev, RT3070) ||
  5793. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5794. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  5795. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  5796. if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
  5797. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  5798. }
  5799. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  5800. if (drv_data->txmixer_gain_24g >= min_gain) {
  5801. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  5802. drv_data->txmixer_gain_24g);
  5803. }
  5804. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  5805. if (rt2x00_rt(rt2x00dev, RT3090)) {
  5806. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5807. bbp = rt2800_bbp_read(rt2x00dev, 138);
  5808. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  5809. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5810. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  5811. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5812. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  5813. rt2800_bbp_write(rt2x00dev, 138, bbp);
  5814. }
  5815. if (rt2x00_rt(rt2x00dev, RT3070)) {
  5816. rfcsr = rt2800_rfcsr_read(rt2x00dev, 27);
  5817. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  5818. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  5819. else
  5820. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  5821. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  5822. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  5823. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  5824. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  5825. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5826. rt2x00_rt(rt2x00dev, RT3090) ||
  5827. rt2x00_rt(rt2x00dev, RT3390)) {
  5828. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  5829. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5830. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  5831. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  5832. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  5833. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  5834. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5835. rfcsr = rt2800_rfcsr_read(rt2x00dev, 15);
  5836. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  5837. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  5838. rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
  5839. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  5840. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  5841. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  5842. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  5843. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  5844. }
  5845. }
  5846. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  5847. {
  5848. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5849. u8 rfcsr;
  5850. u8 tx_gain;
  5851. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  5852. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  5853. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  5854. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  5855. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  5856. RFCSR17_TXMIXER_GAIN);
  5857. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  5858. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  5859. rfcsr = rt2800_rfcsr_read(rt2x00dev, 38);
  5860. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  5861. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  5862. rfcsr = rt2800_rfcsr_read(rt2x00dev, 39);
  5863. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  5864. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  5865. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  5866. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5867. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  5868. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5869. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  5870. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  5871. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  5872. /* TODO: enable stream mode */
  5873. }
  5874. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  5875. {
  5876. u8 reg;
  5877. u16 eeprom;
  5878. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5879. reg = rt2800_bbp_read(rt2x00dev, 138);
  5880. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  5881. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5882. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  5883. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5884. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5885. rt2800_bbp_write(rt2x00dev, 138, reg);
  5886. reg = rt2800_rfcsr_read(rt2x00dev, 38);
  5887. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5888. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5889. reg = rt2800_rfcsr_read(rt2x00dev, 39);
  5890. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5891. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5892. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5893. reg = rt2800_rfcsr_read(rt2x00dev, 30);
  5894. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5895. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5896. }
  5897. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5898. {
  5899. rt2800_rf_init_calibration(rt2x00dev, 30);
  5900. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5901. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5902. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5903. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5904. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5905. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5906. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5907. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5908. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5909. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5910. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5911. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5912. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5913. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5914. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5915. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5916. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5917. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5918. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5919. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5920. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5921. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5922. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5923. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5924. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5925. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5926. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5927. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5928. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5929. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5930. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5931. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5932. }
  5933. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5934. {
  5935. u8 rfcsr;
  5936. u16 eeprom;
  5937. u32 reg;
  5938. /* XXX vendor driver do this only for 3070 */
  5939. rt2800_rf_init_calibration(rt2x00dev, 30);
  5940. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5941. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5942. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5943. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5944. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5945. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5946. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5947. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5948. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5949. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5950. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5951. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5952. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5953. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5954. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5955. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5956. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5957. rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
  5958. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5959. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5960. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  5961. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5962. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5963. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5964. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5965. rt2x00_rt(rt2x00dev, RT3090)) {
  5966. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5967. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  5968. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5969. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5970. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  5971. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5972. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5973. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5974. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5975. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5976. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5977. else
  5978. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5979. }
  5980. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5981. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  5982. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5983. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5984. }
  5985. rt2800_rx_filter_calibration(rt2x00dev);
  5986. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5987. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5988. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5989. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5990. rt2800_led_open_drain_enable(rt2x00dev);
  5991. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5992. }
  5993. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5994. {
  5995. u8 rfcsr;
  5996. rt2800_rf_init_calibration(rt2x00dev, 2);
  5997. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5998. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5999. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6000. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  6001. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  6002. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  6003. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6004. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6005. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6006. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6007. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6008. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  6009. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6010. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  6011. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6012. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6013. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6014. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6015. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6016. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6017. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6018. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  6019. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6020. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6021. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6022. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6023. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6024. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6025. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6026. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  6027. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6028. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6029. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6030. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6031. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6032. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  6033. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6034. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6035. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  6036. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6037. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  6038. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  6039. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  6040. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  6041. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6042. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  6043. rfcsr = rt2800_rfcsr_read(rt2x00dev, 29);
  6044. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  6045. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  6046. rt2800_led_open_drain_enable(rt2x00dev);
  6047. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6048. }
  6049. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  6050. {
  6051. int tx0_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX0,
  6052. &rt2x00dev->cap_flags);
  6053. int tx1_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX1,
  6054. &rt2x00dev->cap_flags);
  6055. u8 rfcsr;
  6056. rt2800_rf_init_calibration(rt2x00dev, 30);
  6057. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6058. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6059. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6060. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  6061. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  6062. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6063. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  6064. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6065. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6066. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6067. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  6068. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  6069. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  6070. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6071. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  6072. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6073. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  6074. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  6075. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  6076. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6077. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6078. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6079. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6080. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6081. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6082. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6083. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6084. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  6085. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  6086. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6087. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6088. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6089. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6090. rfcsr = 0x01;
  6091. if (tx0_ext_pa)
  6092. rt2x00_set_field8(&rfcsr, RFCSR34_TX0_EXT_PA, 1);
  6093. if (tx1_ext_pa)
  6094. rt2x00_set_field8(&rfcsr, RFCSR34_TX1_EXT_PA, 1);
  6095. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  6096. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  6097. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  6098. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  6099. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  6100. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  6101. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  6102. rfcsr = 0x52;
  6103. if (!tx0_ext_pa) {
  6104. rt2x00_set_field8(&rfcsr, RFCSR41_BIT1, 1);
  6105. rt2x00_set_field8(&rfcsr, RFCSR41_BIT4, 1);
  6106. }
  6107. rt2800_rfcsr_write(rt2x00dev, 41, rfcsr);
  6108. rfcsr = 0x52;
  6109. if (!tx1_ext_pa) {
  6110. rt2x00_set_field8(&rfcsr, RFCSR42_BIT1, 1);
  6111. rt2x00_set_field8(&rfcsr, RFCSR42_BIT4, 1);
  6112. }
  6113. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  6114. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  6115. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  6116. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  6117. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  6118. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  6119. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  6120. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  6121. rfcsr = 0x2d;
  6122. if (tx0_ext_pa)
  6123. rt2x00_set_field8(&rfcsr, RFCSR50_TX0_EXT_PA, 1);
  6124. if (tx1_ext_pa)
  6125. rt2x00_set_field8(&rfcsr, RFCSR50_TX1_EXT_PA, 1);
  6126. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  6127. rt2800_rfcsr_write(rt2x00dev, 51, (tx0_ext_pa ? 0x52 : 0x7f));
  6128. rt2800_rfcsr_write(rt2x00dev, 52, (tx0_ext_pa ? 0xc0 : 0x00));
  6129. rt2800_rfcsr_write(rt2x00dev, 53, (tx0_ext_pa ? 0xd2 : 0x52));
  6130. rt2800_rfcsr_write(rt2x00dev, 54, (tx0_ext_pa ? 0xc0 : 0x1b));
  6131. rt2800_rfcsr_write(rt2x00dev, 55, (tx1_ext_pa ? 0x52 : 0x7f));
  6132. rt2800_rfcsr_write(rt2x00dev, 56, (tx1_ext_pa ? 0xc0 : 0x00));
  6133. rt2800_rfcsr_write(rt2x00dev, 57, (tx0_ext_pa ? 0x49 : 0x52));
  6134. rt2800_rfcsr_write(rt2x00dev, 58, (tx1_ext_pa ? 0xc0 : 0x1b));
  6135. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  6136. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  6137. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  6138. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6139. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6140. rt2800_rx_filter_calibration(rt2x00dev);
  6141. rt2800_led_open_drain_enable(rt2x00dev);
  6142. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6143. }
  6144. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  6145. {
  6146. u32 reg;
  6147. rt2800_rf_init_calibration(rt2x00dev, 30);
  6148. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  6149. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  6150. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6151. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  6152. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  6153. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  6154. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  6155. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  6156. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  6157. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  6158. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  6159. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6160. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  6161. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  6162. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  6163. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6164. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  6165. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  6166. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  6167. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  6168. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  6169. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  6170. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6171. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  6172. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  6173. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  6174. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6175. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6176. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  6177. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  6178. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  6179. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  6180. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  6181. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  6182. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6183. rt2800_rx_filter_calibration(rt2x00dev);
  6184. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  6185. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6186. rt2800_led_open_drain_enable(rt2x00dev);
  6187. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6188. }
  6189. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  6190. {
  6191. u8 rfcsr;
  6192. u32 reg;
  6193. rt2800_rf_init_calibration(rt2x00dev, 30);
  6194. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  6195. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  6196. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6197. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  6198. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  6199. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  6200. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  6201. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  6202. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  6203. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  6204. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  6205. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  6206. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  6207. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  6208. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6209. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  6210. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  6211. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  6212. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  6213. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  6214. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  6215. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6216. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  6217. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  6218. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  6219. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6220. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6221. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6222. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  6223. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  6224. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  6225. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  6226. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  6227. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  6228. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6229. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6230. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6231. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6232. msleep(1);
  6233. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6234. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6235. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6236. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6237. rt2800_rx_filter_calibration(rt2x00dev);
  6238. rt2800_led_open_drain_enable(rt2x00dev);
  6239. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6240. }
  6241. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  6242. {
  6243. u8 bbp;
  6244. bool txbf_enabled = false; /* FIXME */
  6245. bbp = rt2800_bbp_read(rt2x00dev, 105);
  6246. if (rt2x00dev->default_ant.rx_chain_num == 1)
  6247. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  6248. else
  6249. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  6250. rt2800_bbp_write(rt2x00dev, 105, bbp);
  6251. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  6252. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  6253. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  6254. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  6255. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  6256. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  6257. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  6258. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  6259. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  6260. if (txbf_enabled)
  6261. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  6262. else
  6263. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  6264. /* SNR mapping */
  6265. rt2800_bbp_write(rt2x00dev, 142, 6);
  6266. rt2800_bbp_write(rt2x00dev, 143, 160);
  6267. rt2800_bbp_write(rt2x00dev, 142, 7);
  6268. rt2800_bbp_write(rt2x00dev, 143, 161);
  6269. rt2800_bbp_write(rt2x00dev, 142, 8);
  6270. rt2800_bbp_write(rt2x00dev, 143, 162);
  6271. /* ADC/DAC control */
  6272. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  6273. /* RX AGC energy lower bound in log2 */
  6274. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  6275. /* FIXME: BBP 105 owerwrite? */
  6276. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  6277. }
  6278. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  6279. {
  6280. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6281. u32 reg;
  6282. u8 rfcsr;
  6283. /* Disable GPIO #4 and #7 function for LAN PE control */
  6284. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  6285. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  6286. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  6287. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6288. /* Initialize default register values */
  6289. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6290. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  6291. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6292. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  6293. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6294. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6295. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  6296. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  6297. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  6298. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  6299. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  6300. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6301. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6302. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6303. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  6304. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  6305. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  6306. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  6307. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  6308. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  6309. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  6310. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  6311. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  6312. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  6313. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  6314. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  6315. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  6316. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  6317. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  6318. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  6319. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  6320. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  6321. /* Initiate calibration */
  6322. /* TODO: use rt2800_rf_init_calibration ? */
  6323. rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
  6324. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  6325. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  6326. rt2800_freq_cal_mode1(rt2x00dev);
  6327. rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
  6328. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  6329. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  6330. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6331. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6332. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6333. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6334. usleep_range(1000, 1500);
  6335. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6336. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6337. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6338. /* Set initial values for RX filter calibration */
  6339. drv_data->calibration_bw20 = 0x1f;
  6340. drv_data->calibration_bw40 = 0x2f;
  6341. /* Save BBP 25 & 26 values for later use in channel switching */
  6342. drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
  6343. drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
  6344. rt2800_led_open_drain_enable(rt2x00dev);
  6345. rt2800_normal_mode_setup_3593(rt2x00dev);
  6346. rt3593_post_bbp_init(rt2x00dev);
  6347. /* TODO: enable stream mode support */
  6348. }
  6349. static void rt2800_init_rfcsr_5350(struct rt2x00_dev *rt2x00dev)
  6350. {
  6351. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6352. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6353. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6354. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6355. rt2800_rfcsr_write(rt2x00dev, 4, 0x49);
  6356. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6357. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6358. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6359. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6360. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6361. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6362. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6363. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6364. if (rt2800_clk_is_20mhz(rt2x00dev))
  6365. rt2800_rfcsr_write(rt2x00dev, 13, 0x1f);
  6366. else
  6367. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6368. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6369. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6370. rt2800_rfcsr_write(rt2x00dev, 16, 0xc0);
  6371. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6372. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6373. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6374. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6375. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6376. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6377. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6378. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6379. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6380. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6381. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6382. rt2800_rfcsr_write(rt2x00dev, 29, 0xd0);
  6383. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6384. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6385. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6386. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6387. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6388. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6389. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6390. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6391. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6392. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6393. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6394. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6395. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6396. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  6397. rt2800_rfcsr_write(rt2x00dev, 44, 0x0c);
  6398. rt2800_rfcsr_write(rt2x00dev, 45, 0xa6);
  6399. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6400. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6401. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6402. rt2800_rfcsr_write(rt2x00dev, 49, 0x80);
  6403. rt2800_rfcsr_write(rt2x00dev, 50, 0x00);
  6404. rt2800_rfcsr_write(rt2x00dev, 51, 0x00);
  6405. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6406. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6407. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  6408. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6409. rt2800_rfcsr_write(rt2x00dev, 56, 0x82);
  6410. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  6411. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  6412. rt2800_rfcsr_write(rt2x00dev, 59, 0x0b);
  6413. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6414. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  6415. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6416. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6417. }
  6418. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  6419. {
  6420. rt2800_rf_init_calibration(rt2x00dev, 2);
  6421. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  6422. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  6423. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  6424. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6425. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6426. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6427. else
  6428. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  6429. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6430. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6431. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6432. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6433. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6434. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6435. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6436. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6437. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6438. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6439. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6440. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6441. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6442. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6443. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6444. if (rt2x00_is_usb(rt2x00dev) &&
  6445. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6446. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6447. else
  6448. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  6449. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6450. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6451. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6452. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6453. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6454. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6455. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6456. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6457. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6458. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6459. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6460. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6461. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6462. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6463. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6464. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6465. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  6466. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  6467. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6468. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6469. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6470. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6471. else
  6472. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  6473. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6474. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6475. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  6476. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6477. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6478. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6479. else
  6480. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  6481. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  6482. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  6483. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6484. rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
  6485. else
  6486. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  6487. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  6488. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  6489. rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
  6490. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6491. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  6492. if (rt2x00_is_usb(rt2x00dev))
  6493. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  6494. else
  6495. rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
  6496. } else {
  6497. if (rt2x00_is_usb(rt2x00dev))
  6498. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  6499. else
  6500. rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
  6501. }
  6502. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6503. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6504. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6505. rt2800_led_open_drain_enable(rt2x00dev);
  6506. }
  6507. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  6508. {
  6509. rt2800_rf_init_calibration(rt2x00dev, 2);
  6510. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  6511. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  6512. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6513. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6514. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6515. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6516. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6517. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6518. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6519. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6520. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6521. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6522. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6523. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  6524. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6525. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  6526. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6527. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  6528. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  6529. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6530. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6531. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6532. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6533. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6534. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6535. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6536. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  6537. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  6538. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6539. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6540. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6541. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6542. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  6543. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6544. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  6545. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6546. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6547. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  6548. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6549. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6550. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6551. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  6552. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6553. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  6554. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  6555. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  6556. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  6557. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  6558. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  6559. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6560. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  6561. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  6562. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  6563. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  6564. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6565. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  6566. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  6567. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  6568. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6569. rt2800_led_open_drain_enable(rt2x00dev);
  6570. }
  6571. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  6572. {
  6573. rt2800_rf_init_calibration(rt2x00dev, 30);
  6574. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  6575. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6576. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6577. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  6578. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6579. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6580. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6581. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6582. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6583. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  6584. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  6585. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  6586. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6587. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6588. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6589. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  6590. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6591. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6592. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  6593. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  6594. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  6595. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  6596. msleep(1);
  6597. rt2800_freq_cal_mode1(rt2x00dev);
  6598. /* Enable DC filter */
  6599. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  6600. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  6601. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6602. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  6603. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6604. rt2800_led_open_drain_enable(rt2x00dev);
  6605. }
  6606. static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
  6607. bool set_bw, bool is_ht40)
  6608. {
  6609. u8 bbp_val;
  6610. bbp_val = rt2800_bbp_read(rt2x00dev, 21);
  6611. bbp_val |= 0x1;
  6612. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  6613. usleep_range(100, 200);
  6614. if (set_bw) {
  6615. bbp_val = rt2800_bbp_read(rt2x00dev, 4);
  6616. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH, 2 * is_ht40);
  6617. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  6618. usleep_range(100, 200);
  6619. }
  6620. bbp_val = rt2800_bbp_read(rt2x00dev, 21);
  6621. bbp_val &= (~0x1);
  6622. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  6623. usleep_range(100, 200);
  6624. }
  6625. static int rt2800_rf_lp_config(struct rt2x00_dev *rt2x00dev, bool btxcal)
  6626. {
  6627. u8 rf_val;
  6628. if (btxcal)
  6629. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  6630. else
  6631. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x02);
  6632. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x06);
  6633. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  6634. rf_val |= 0x80;
  6635. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, rf_val);
  6636. if (btxcal) {
  6637. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xC1);
  6638. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x20);
  6639. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  6640. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  6641. rf_val &= (~0x3F);
  6642. rf_val |= 0x3F;
  6643. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  6644. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  6645. rf_val &= (~0x3F);
  6646. rf_val |= 0x3F;
  6647. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  6648. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, 0x31);
  6649. } else {
  6650. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xF1);
  6651. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x18);
  6652. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  6653. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  6654. rf_val &= (~0x3F);
  6655. rf_val |= 0x34;
  6656. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  6657. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  6658. rf_val &= (~0x3F);
  6659. rf_val |= 0x34;
  6660. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  6661. }
  6662. return 0;
  6663. }
  6664. static char rt2800_lp_tx_filter_bw_cal(struct rt2x00_dev *rt2x00dev)
  6665. {
  6666. unsigned int cnt;
  6667. u8 bbp_val;
  6668. char cal_val;
  6669. rt2800_bbp_dcoc_write(rt2x00dev, 0, 0x82);
  6670. cnt = 0;
  6671. do {
  6672. usleep_range(500, 2000);
  6673. bbp_val = rt2800_bbp_read(rt2x00dev, 159);
  6674. if (bbp_val == 0x02 || cnt == 20)
  6675. break;
  6676. cnt++;
  6677. } while (cnt < 20);
  6678. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 0x39);
  6679. cal_val = bbp_val & 0x7F;
  6680. if (cal_val >= 0x40)
  6681. cal_val -= 128;
  6682. return cal_val;
  6683. }
  6684. static void rt2800_bw_filter_calibration(struct rt2x00_dev *rt2x00dev,
  6685. bool btxcal)
  6686. {
  6687. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6688. u8 tx_agc_fc = 0, rx_agc_fc = 0, cmm_agc_fc;
  6689. u8 filter_target;
  6690. u8 tx_filter_target_20m = 0x09, tx_filter_target_40m = 0x02;
  6691. u8 rx_filter_target_20m = 0x27, rx_filter_target_40m = 0x31;
  6692. int loop = 0, is_ht40, cnt;
  6693. u8 bbp_val, rf_val;
  6694. char cal_r32_init, cal_r32_val, cal_diff;
  6695. u8 saverfb5r00, saverfb5r01, saverfb5r03, saverfb5r04, saverfb5r05;
  6696. u8 saverfb5r06, saverfb5r07;
  6697. u8 saverfb5r08, saverfb5r17, saverfb5r18, saverfb5r19, saverfb5r20;
  6698. u8 saverfb5r37, saverfb5r38, saverfb5r39, saverfb5r40, saverfb5r41;
  6699. u8 saverfb5r42, saverfb5r43, saverfb5r44, saverfb5r45, saverfb5r46;
  6700. u8 saverfb5r58, saverfb5r59;
  6701. u8 savebbp159r0, savebbp159r2, savebbpr23;
  6702. u32 MAC_RF_CONTROL0, MAC_RF_BYPASS0;
  6703. /* Save MAC registers */
  6704. MAC_RF_CONTROL0 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  6705. MAC_RF_BYPASS0 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  6706. /* save BBP registers */
  6707. savebbpr23 = rt2800_bbp_read(rt2x00dev, 23);
  6708. savebbp159r0 = rt2800_bbp_dcoc_read(rt2x00dev, 0);
  6709. savebbp159r2 = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  6710. /* Save RF registers */
  6711. saverfb5r00 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  6712. saverfb5r01 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  6713. saverfb5r03 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  6714. saverfb5r04 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  6715. saverfb5r05 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 5);
  6716. saverfb5r06 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  6717. saverfb5r07 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  6718. saverfb5r08 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
  6719. saverfb5r17 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  6720. saverfb5r18 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  6721. saverfb5r19 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  6722. saverfb5r20 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  6723. saverfb5r37 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 37);
  6724. saverfb5r38 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 38);
  6725. saverfb5r39 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 39);
  6726. saverfb5r40 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 40);
  6727. saverfb5r41 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 41);
  6728. saverfb5r42 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 42);
  6729. saverfb5r43 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 43);
  6730. saverfb5r44 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 44);
  6731. saverfb5r45 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 45);
  6732. saverfb5r46 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 46);
  6733. saverfb5r58 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  6734. saverfb5r59 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  6735. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  6736. rf_val |= 0x3;
  6737. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  6738. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  6739. rf_val |= 0x1;
  6740. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, rf_val);
  6741. cnt = 0;
  6742. do {
  6743. usleep_range(500, 2000);
  6744. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  6745. if (((rf_val & 0x1) == 0x00) || (cnt == 40))
  6746. break;
  6747. cnt++;
  6748. } while (cnt < 40);
  6749. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  6750. rf_val &= (~0x3);
  6751. rf_val |= 0x1;
  6752. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  6753. /* I-3 */
  6754. bbp_val = rt2800_bbp_read(rt2x00dev, 23);
  6755. bbp_val &= (~0x1F);
  6756. bbp_val |= 0x10;
  6757. rt2800_bbp_write(rt2x00dev, 23, bbp_val);
  6758. do {
  6759. /* I-4,5,6,7,8,9 */
  6760. if (loop == 0) {
  6761. is_ht40 = false;
  6762. if (btxcal)
  6763. filter_target = tx_filter_target_20m;
  6764. else
  6765. filter_target = rx_filter_target_20m;
  6766. } else {
  6767. is_ht40 = true;
  6768. if (btxcal)
  6769. filter_target = tx_filter_target_40m;
  6770. else
  6771. filter_target = rx_filter_target_40m;
  6772. }
  6773. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
  6774. rf_val &= (~0x04);
  6775. if (loop == 1)
  6776. rf_val |= 0x4;
  6777. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, rf_val);
  6778. rt2800_bbp_core_soft_reset(rt2x00dev, true, is_ht40);
  6779. rt2800_rf_lp_config(rt2x00dev, btxcal);
  6780. if (btxcal) {
  6781. tx_agc_fc = 0;
  6782. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  6783. rf_val &= (~0x7F);
  6784. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  6785. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  6786. rf_val &= (~0x7F);
  6787. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  6788. } else {
  6789. rx_agc_fc = 0;
  6790. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  6791. rf_val &= (~0x7F);
  6792. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  6793. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  6794. rf_val &= (~0x7F);
  6795. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  6796. }
  6797. usleep_range(1000, 2000);
  6798. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  6799. bbp_val &= (~0x6);
  6800. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  6801. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  6802. cal_r32_init = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  6803. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  6804. bbp_val |= 0x6;
  6805. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  6806. do_cal:
  6807. if (btxcal) {
  6808. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  6809. rf_val &= (~0x7F);
  6810. rf_val |= tx_agc_fc;
  6811. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  6812. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  6813. rf_val &= (~0x7F);
  6814. rf_val |= tx_agc_fc;
  6815. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  6816. } else {
  6817. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  6818. rf_val &= (~0x7F);
  6819. rf_val |= rx_agc_fc;
  6820. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  6821. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  6822. rf_val &= (~0x7F);
  6823. rf_val |= rx_agc_fc;
  6824. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  6825. }
  6826. usleep_range(500, 1000);
  6827. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  6828. cal_r32_val = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  6829. cal_diff = cal_r32_init - cal_r32_val;
  6830. if (btxcal)
  6831. cmm_agc_fc = tx_agc_fc;
  6832. else
  6833. cmm_agc_fc = rx_agc_fc;
  6834. if (((cal_diff > filter_target) && (cmm_agc_fc == 0)) ||
  6835. ((cal_diff < filter_target) && (cmm_agc_fc == 0x3f))) {
  6836. if (btxcal)
  6837. tx_agc_fc = 0;
  6838. else
  6839. rx_agc_fc = 0;
  6840. } else if ((cal_diff <= filter_target) && (cmm_agc_fc < 0x3f)) {
  6841. if (btxcal)
  6842. tx_agc_fc++;
  6843. else
  6844. rx_agc_fc++;
  6845. goto do_cal;
  6846. }
  6847. if (btxcal) {
  6848. if (loop == 0)
  6849. drv_data->tx_calibration_bw20 = tx_agc_fc;
  6850. else
  6851. drv_data->tx_calibration_bw40 = tx_agc_fc;
  6852. } else {
  6853. if (loop == 0)
  6854. drv_data->rx_calibration_bw20 = rx_agc_fc;
  6855. else
  6856. drv_data->rx_calibration_bw40 = rx_agc_fc;
  6857. }
  6858. loop++;
  6859. } while (loop <= 1);
  6860. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, saverfb5r00);
  6861. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, saverfb5r01);
  6862. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, saverfb5r03);
  6863. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r04);
  6864. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, saverfb5r05);
  6865. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, saverfb5r06);
  6866. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, saverfb5r07);
  6867. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, saverfb5r08);
  6868. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, saverfb5r17);
  6869. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, saverfb5r18);
  6870. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, saverfb5r19);
  6871. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, saverfb5r20);
  6872. rt2800_rfcsr_write_bank(rt2x00dev, 5, 37, saverfb5r37);
  6873. rt2800_rfcsr_write_bank(rt2x00dev, 5, 38, saverfb5r38);
  6874. rt2800_rfcsr_write_bank(rt2x00dev, 5, 39, saverfb5r39);
  6875. rt2800_rfcsr_write_bank(rt2x00dev, 5, 40, saverfb5r40);
  6876. rt2800_rfcsr_write_bank(rt2x00dev, 5, 41, saverfb5r41);
  6877. rt2800_rfcsr_write_bank(rt2x00dev, 5, 42, saverfb5r42);
  6878. rt2800_rfcsr_write_bank(rt2x00dev, 5, 43, saverfb5r43);
  6879. rt2800_rfcsr_write_bank(rt2x00dev, 5, 44, saverfb5r44);
  6880. rt2800_rfcsr_write_bank(rt2x00dev, 5, 45, saverfb5r45);
  6881. rt2800_rfcsr_write_bank(rt2x00dev, 5, 46, saverfb5r46);
  6882. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, saverfb5r58);
  6883. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, saverfb5r59);
  6884. rt2800_bbp_write(rt2x00dev, 23, savebbpr23);
  6885. rt2800_bbp_dcoc_write(rt2x00dev, 0, savebbp159r0);
  6886. rt2800_bbp_dcoc_write(rt2x00dev, 2, savebbp159r2);
  6887. bbp_val = rt2800_bbp_read(rt2x00dev, 4);
  6888. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH,
  6889. 2 * test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags));
  6890. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  6891. rt2800_register_write(rt2x00dev, RF_CONTROL0, MAC_RF_CONTROL0);
  6892. rt2800_register_write(rt2x00dev, RF_BYPASS0, MAC_RF_BYPASS0);
  6893. }
  6894. static void rt2800_init_rfcsr_6352(struct rt2x00_dev *rt2x00dev)
  6895. {
  6896. /* Initialize RF central register to default value */
  6897. rt2800_rfcsr_write(rt2x00dev, 0, 0x02);
  6898. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6899. rt2800_rfcsr_write(rt2x00dev, 2, 0x33);
  6900. rt2800_rfcsr_write(rt2x00dev, 3, 0xFF);
  6901. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  6902. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  6903. rt2800_rfcsr_write(rt2x00dev, 6, 0x00);
  6904. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6905. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  6906. rt2800_rfcsr_write(rt2x00dev, 9, 0x00);
  6907. rt2800_rfcsr_write(rt2x00dev, 10, 0x00);
  6908. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  6909. rt2800_rfcsr_write(rt2x00dev, 12, rt2x00dev->freq_offset);
  6910. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6911. rt2800_rfcsr_write(rt2x00dev, 14, 0x40);
  6912. rt2800_rfcsr_write(rt2x00dev, 15, 0x22);
  6913. rt2800_rfcsr_write(rt2x00dev, 16, 0x4C);
  6914. rt2800_rfcsr_write(rt2x00dev, 17, 0x00);
  6915. rt2800_rfcsr_write(rt2x00dev, 18, 0x00);
  6916. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6917. rt2800_rfcsr_write(rt2x00dev, 20, 0xA0);
  6918. rt2800_rfcsr_write(rt2x00dev, 21, 0x12);
  6919. rt2800_rfcsr_write(rt2x00dev, 22, 0x07);
  6920. rt2800_rfcsr_write(rt2x00dev, 23, 0x13);
  6921. rt2800_rfcsr_write(rt2x00dev, 24, 0xFE);
  6922. rt2800_rfcsr_write(rt2x00dev, 25, 0x24);
  6923. rt2800_rfcsr_write(rt2x00dev, 26, 0x7A);
  6924. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6925. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6926. rt2800_rfcsr_write(rt2x00dev, 29, 0x05);
  6927. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  6928. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  6929. rt2800_rfcsr_write(rt2x00dev, 32, 0x00);
  6930. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6931. rt2800_rfcsr_write(rt2x00dev, 34, 0x00);
  6932. rt2800_rfcsr_write(rt2x00dev, 35, 0x00);
  6933. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6934. rt2800_rfcsr_write(rt2x00dev, 37, 0x00);
  6935. rt2800_rfcsr_write(rt2x00dev, 38, 0x00);
  6936. rt2800_rfcsr_write(rt2x00dev, 39, 0x00);
  6937. rt2800_rfcsr_write(rt2x00dev, 40, 0x00);
  6938. rt2800_rfcsr_write(rt2x00dev, 41, 0xD0);
  6939. rt2800_rfcsr_write(rt2x00dev, 42, 0x5B);
  6940. rt2800_rfcsr_write(rt2x00dev, 43, 0x00);
  6941. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6942. if (rt2800_clk_is_20mhz(rt2x00dev))
  6943. rt2800_rfcsr_write(rt2x00dev, 13, 0x03);
  6944. else
  6945. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6946. rt2800_rfcsr_write(rt2x00dev, 14, 0x7C);
  6947. rt2800_rfcsr_write(rt2x00dev, 16, 0x80);
  6948. rt2800_rfcsr_write(rt2x00dev, 17, 0x99);
  6949. rt2800_rfcsr_write(rt2x00dev, 18, 0x99);
  6950. rt2800_rfcsr_write(rt2x00dev, 19, 0x09);
  6951. rt2800_rfcsr_write(rt2x00dev, 20, 0x50);
  6952. rt2800_rfcsr_write(rt2x00dev, 21, 0xB0);
  6953. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6954. rt2800_rfcsr_write(rt2x00dev, 23, 0x06);
  6955. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6956. rt2800_rfcsr_write(rt2x00dev, 25, 0x00);
  6957. rt2800_rfcsr_write(rt2x00dev, 26, 0x5D);
  6958. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6959. rt2800_rfcsr_write(rt2x00dev, 28, 0x61);
  6960. rt2800_rfcsr_write(rt2x00dev, 29, 0xB5);
  6961. rt2800_rfcsr_write(rt2x00dev, 43, 0x02);
  6962. rt2800_rfcsr_write(rt2x00dev, 28, 0x62);
  6963. rt2800_rfcsr_write(rt2x00dev, 29, 0xAD);
  6964. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  6965. /* Initialize RF channel register to default value */
  6966. rt2800_rfcsr_write_chanreg(rt2x00dev, 0, 0x03);
  6967. rt2800_rfcsr_write_chanreg(rt2x00dev, 1, 0x00);
  6968. rt2800_rfcsr_write_chanreg(rt2x00dev, 2, 0x00);
  6969. rt2800_rfcsr_write_chanreg(rt2x00dev, 3, 0x00);
  6970. rt2800_rfcsr_write_chanreg(rt2x00dev, 4, 0x00);
  6971. rt2800_rfcsr_write_chanreg(rt2x00dev, 5, 0x08);
  6972. rt2800_rfcsr_write_chanreg(rt2x00dev, 6, 0x00);
  6973. rt2800_rfcsr_write_chanreg(rt2x00dev, 7, 0x51);
  6974. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x53);
  6975. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x16);
  6976. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x61);
  6977. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  6978. rt2800_rfcsr_write_chanreg(rt2x00dev, 12, 0x22);
  6979. rt2800_rfcsr_write_chanreg(rt2x00dev, 13, 0x3D);
  6980. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  6981. rt2800_rfcsr_write_chanreg(rt2x00dev, 15, 0x13);
  6982. rt2800_rfcsr_write_chanreg(rt2x00dev, 16, 0x22);
  6983. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x27);
  6984. rt2800_rfcsr_write_chanreg(rt2x00dev, 18, 0x02);
  6985. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  6986. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x01);
  6987. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x52);
  6988. rt2800_rfcsr_write_chanreg(rt2x00dev, 22, 0x80);
  6989. rt2800_rfcsr_write_chanreg(rt2x00dev, 23, 0xB3);
  6990. rt2800_rfcsr_write_chanreg(rt2x00dev, 24, 0x00);
  6991. rt2800_rfcsr_write_chanreg(rt2x00dev, 25, 0x00);
  6992. rt2800_rfcsr_write_chanreg(rt2x00dev, 26, 0x00);
  6993. rt2800_rfcsr_write_chanreg(rt2x00dev, 27, 0x00);
  6994. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x5C);
  6995. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0x6B);
  6996. rt2800_rfcsr_write_chanreg(rt2x00dev, 30, 0x6B);
  6997. rt2800_rfcsr_write_chanreg(rt2x00dev, 31, 0x31);
  6998. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x5D);
  6999. rt2800_rfcsr_write_chanreg(rt2x00dev, 33, 0x00);
  7000. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xE6);
  7001. rt2800_rfcsr_write_chanreg(rt2x00dev, 35, 0x55);
  7002. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x00);
  7003. rt2800_rfcsr_write_chanreg(rt2x00dev, 37, 0xBB);
  7004. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB3);
  7005. rt2800_rfcsr_write_chanreg(rt2x00dev, 39, 0xB3);
  7006. rt2800_rfcsr_write_chanreg(rt2x00dev, 40, 0x03);
  7007. rt2800_rfcsr_write_chanreg(rt2x00dev, 41, 0x00);
  7008. rt2800_rfcsr_write_chanreg(rt2x00dev, 42, 0x00);
  7009. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xB3);
  7010. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xD3);
  7011. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  7012. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x07);
  7013. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x68);
  7014. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xEF);
  7015. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1C);
  7016. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x07);
  7017. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0xA8);
  7018. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0x85);
  7019. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x10);
  7020. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x07);
  7021. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6A);
  7022. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0x85);
  7023. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x10);
  7024. rt2800_rfcsr_write_chanreg(rt2x00dev, 62, 0x1C);
  7025. rt2800_rfcsr_write_chanreg(rt2x00dev, 63, 0x00);
  7026. rt2800_rfcsr_write_bank(rt2x00dev, 6, 45, 0xC5);
  7027. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x47);
  7028. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x71);
  7029. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x33);
  7030. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x0E);
  7031. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x23);
  7032. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA4);
  7033. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x02);
  7034. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x12);
  7035. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x1C);
  7036. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0xEB);
  7037. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x7D);
  7038. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xD6);
  7039. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x08);
  7040. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB4);
  7041. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  7042. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xB3);
  7043. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  7044. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x27);
  7045. rt2800_rfcsr_write_bank(rt2x00dev, 4, 47, 0x67);
  7046. rt2800_rfcsr_write_bank(rt2x00dev, 6, 47, 0x69);
  7047. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFF);
  7048. rt2800_rfcsr_write_bank(rt2x00dev, 4, 54, 0x27);
  7049. rt2800_rfcsr_write_bank(rt2x00dev, 6, 54, 0x20);
  7050. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  7051. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xFF);
  7052. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x1C);
  7053. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x20);
  7054. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  7055. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xF7);
  7056. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x09);
  7057. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x51);
  7058. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  7059. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  7060. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x2C);
  7061. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x64);
  7062. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x51);
  7063. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x36);
  7064. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  7065. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x16);
  7066. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x6C);
  7067. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFC);
  7068. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1F);
  7069. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x27);
  7070. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  7071. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  7072. /* Initialize RF channel register for DRQFN */
  7073. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  7074. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xE3);
  7075. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xE5);
  7076. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x28);
  7077. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x68);
  7078. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xF7);
  7079. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x02);
  7080. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xC7);
  7081. /* Initialize RF DC calibration register to default value */
  7082. rt2800_rfcsr_write_dccal(rt2x00dev, 0, 0x47);
  7083. rt2800_rfcsr_write_dccal(rt2x00dev, 1, 0x00);
  7084. rt2800_rfcsr_write_dccal(rt2x00dev, 2, 0x00);
  7085. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x00);
  7086. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x00);
  7087. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  7088. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  7089. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  7090. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  7091. rt2800_rfcsr_write_dccal(rt2x00dev, 9, 0x00);
  7092. rt2800_rfcsr_write_dccal(rt2x00dev, 10, 0x07);
  7093. rt2800_rfcsr_write_dccal(rt2x00dev, 11, 0x01);
  7094. rt2800_rfcsr_write_dccal(rt2x00dev, 12, 0x07);
  7095. rt2800_rfcsr_write_dccal(rt2x00dev, 13, 0x07);
  7096. rt2800_rfcsr_write_dccal(rt2x00dev, 14, 0x07);
  7097. rt2800_rfcsr_write_dccal(rt2x00dev, 15, 0x20);
  7098. rt2800_rfcsr_write_dccal(rt2x00dev, 16, 0x22);
  7099. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x00);
  7100. rt2800_rfcsr_write_dccal(rt2x00dev, 18, 0x00);
  7101. rt2800_rfcsr_write_dccal(rt2x00dev, 19, 0x00);
  7102. rt2800_rfcsr_write_dccal(rt2x00dev, 20, 0x00);
  7103. rt2800_rfcsr_write_dccal(rt2x00dev, 21, 0xF1);
  7104. rt2800_rfcsr_write_dccal(rt2x00dev, 22, 0x11);
  7105. rt2800_rfcsr_write_dccal(rt2x00dev, 23, 0x02);
  7106. rt2800_rfcsr_write_dccal(rt2x00dev, 24, 0x41);
  7107. rt2800_rfcsr_write_dccal(rt2x00dev, 25, 0x20);
  7108. rt2800_rfcsr_write_dccal(rt2x00dev, 26, 0x00);
  7109. rt2800_rfcsr_write_dccal(rt2x00dev, 27, 0xD7);
  7110. rt2800_rfcsr_write_dccal(rt2x00dev, 28, 0xA2);
  7111. rt2800_rfcsr_write_dccal(rt2x00dev, 29, 0x20);
  7112. rt2800_rfcsr_write_dccal(rt2x00dev, 30, 0x49);
  7113. rt2800_rfcsr_write_dccal(rt2x00dev, 31, 0x20);
  7114. rt2800_rfcsr_write_dccal(rt2x00dev, 32, 0x04);
  7115. rt2800_rfcsr_write_dccal(rt2x00dev, 33, 0xF1);
  7116. rt2800_rfcsr_write_dccal(rt2x00dev, 34, 0xA1);
  7117. rt2800_rfcsr_write_dccal(rt2x00dev, 35, 0x01);
  7118. rt2800_rfcsr_write_dccal(rt2x00dev, 41, 0x00);
  7119. rt2800_rfcsr_write_dccal(rt2x00dev, 42, 0x00);
  7120. rt2800_rfcsr_write_dccal(rt2x00dev, 43, 0x00);
  7121. rt2800_rfcsr_write_dccal(rt2x00dev, 44, 0x00);
  7122. rt2800_rfcsr_write_dccal(rt2x00dev, 45, 0x00);
  7123. rt2800_rfcsr_write_dccal(rt2x00dev, 46, 0x00);
  7124. rt2800_rfcsr_write_dccal(rt2x00dev, 47, 0x3E);
  7125. rt2800_rfcsr_write_dccal(rt2x00dev, 48, 0x3D);
  7126. rt2800_rfcsr_write_dccal(rt2x00dev, 49, 0x3E);
  7127. rt2800_rfcsr_write_dccal(rt2x00dev, 50, 0x3D);
  7128. rt2800_rfcsr_write_dccal(rt2x00dev, 51, 0x3E);
  7129. rt2800_rfcsr_write_dccal(rt2x00dev, 52, 0x3D);
  7130. rt2800_rfcsr_write_dccal(rt2x00dev, 53, 0x00);
  7131. rt2800_rfcsr_write_dccal(rt2x00dev, 54, 0x00);
  7132. rt2800_rfcsr_write_dccal(rt2x00dev, 55, 0x00);
  7133. rt2800_rfcsr_write_dccal(rt2x00dev, 56, 0x00);
  7134. rt2800_rfcsr_write_dccal(rt2x00dev, 57, 0x00);
  7135. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  7136. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  7137. rt2800_rfcsr_write_dccal(rt2x00dev, 60, 0x0A);
  7138. rt2800_rfcsr_write_dccal(rt2x00dev, 61, 0x00);
  7139. rt2800_rfcsr_write_dccal(rt2x00dev, 62, 0x00);
  7140. rt2800_rfcsr_write_dccal(rt2x00dev, 63, 0x00);
  7141. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x08);
  7142. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x04);
  7143. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x20);
  7144. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  7145. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x7C);
  7146. rt2800_bw_filter_calibration(rt2x00dev, true);
  7147. rt2800_bw_filter_calibration(rt2x00dev, false);
  7148. }
  7149. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  7150. {
  7151. if (rt2800_is_305x_soc(rt2x00dev)) {
  7152. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  7153. return;
  7154. }
  7155. switch (rt2x00dev->chip.rt) {
  7156. case RT3070:
  7157. case RT3071:
  7158. case RT3090:
  7159. rt2800_init_rfcsr_30xx(rt2x00dev);
  7160. break;
  7161. case RT3290:
  7162. rt2800_init_rfcsr_3290(rt2x00dev);
  7163. break;
  7164. case RT3352:
  7165. rt2800_init_rfcsr_3352(rt2x00dev);
  7166. break;
  7167. case RT3390:
  7168. rt2800_init_rfcsr_3390(rt2x00dev);
  7169. break;
  7170. case RT3572:
  7171. rt2800_init_rfcsr_3572(rt2x00dev);
  7172. break;
  7173. case RT3593:
  7174. rt2800_init_rfcsr_3593(rt2x00dev);
  7175. break;
  7176. case RT5350:
  7177. rt2800_init_rfcsr_5350(rt2x00dev);
  7178. break;
  7179. case RT5390:
  7180. rt2800_init_rfcsr_5390(rt2x00dev);
  7181. break;
  7182. case RT5392:
  7183. rt2800_init_rfcsr_5392(rt2x00dev);
  7184. break;
  7185. case RT5592:
  7186. rt2800_init_rfcsr_5592(rt2x00dev);
  7187. break;
  7188. case RT6352:
  7189. rt2800_init_rfcsr_6352(rt2x00dev);
  7190. break;
  7191. }
  7192. }
  7193. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  7194. {
  7195. u32 reg;
  7196. u16 word;
  7197. /*
  7198. * Initialize MAC registers.
  7199. */
  7200. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  7201. rt2800_init_registers(rt2x00dev)))
  7202. return -EIO;
  7203. /*
  7204. * Wait BBP/RF to wake up.
  7205. */
  7206. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
  7207. return -EIO;
  7208. /*
  7209. * Send signal during boot time to initialize firmware.
  7210. */
  7211. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  7212. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  7213. if (rt2x00_is_usb(rt2x00dev))
  7214. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  7215. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  7216. msleep(1);
  7217. /*
  7218. * Make sure BBP is up and running.
  7219. */
  7220. if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
  7221. return -EIO;
  7222. /*
  7223. * Initialize BBP/RF registers.
  7224. */
  7225. rt2800_init_bbp(rt2x00dev);
  7226. rt2800_init_rfcsr(rt2x00dev);
  7227. if (rt2x00_is_usb(rt2x00dev) &&
  7228. (rt2x00_rt(rt2x00dev, RT3070) ||
  7229. rt2x00_rt(rt2x00dev, RT3071) ||
  7230. rt2x00_rt(rt2x00dev, RT3572))) {
  7231. udelay(200);
  7232. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  7233. udelay(10);
  7234. }
  7235. /*
  7236. * Enable RX.
  7237. */
  7238. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7239. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  7240. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  7241. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7242. udelay(50);
  7243. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  7244. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  7245. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  7246. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  7247. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  7248. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7249. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  7250. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  7251. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7252. /*
  7253. * Initialize LED control
  7254. */
  7255. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF);
  7256. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  7257. word & 0xff, (word >> 8) & 0xff);
  7258. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF);
  7259. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  7260. word & 0xff, (word >> 8) & 0xff);
  7261. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY);
  7262. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  7263. word & 0xff, (word >> 8) & 0xff);
  7264. return 0;
  7265. }
  7266. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  7267. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  7268. {
  7269. u32 reg;
  7270. rt2800_disable_wpdma(rt2x00dev);
  7271. /* Wait for DMA, ignore error */
  7272. rt2800_wait_wpdma_ready(rt2x00dev);
  7273. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7274. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  7275. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  7276. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7277. }
  7278. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  7279. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  7280. {
  7281. u32 reg;
  7282. u16 efuse_ctrl_reg;
  7283. if (rt2x00_rt(rt2x00dev, RT3290))
  7284. efuse_ctrl_reg = EFUSE_CTRL_3290;
  7285. else
  7286. efuse_ctrl_reg = EFUSE_CTRL;
  7287. reg = rt2800_register_read(rt2x00dev, efuse_ctrl_reg);
  7288. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  7289. }
  7290. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  7291. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  7292. {
  7293. u32 reg;
  7294. u16 efuse_ctrl_reg;
  7295. u16 efuse_data0_reg;
  7296. u16 efuse_data1_reg;
  7297. u16 efuse_data2_reg;
  7298. u16 efuse_data3_reg;
  7299. if (rt2x00_rt(rt2x00dev, RT3290)) {
  7300. efuse_ctrl_reg = EFUSE_CTRL_3290;
  7301. efuse_data0_reg = EFUSE_DATA0_3290;
  7302. efuse_data1_reg = EFUSE_DATA1_3290;
  7303. efuse_data2_reg = EFUSE_DATA2_3290;
  7304. efuse_data3_reg = EFUSE_DATA3_3290;
  7305. } else {
  7306. efuse_ctrl_reg = EFUSE_CTRL;
  7307. efuse_data0_reg = EFUSE_DATA0;
  7308. efuse_data1_reg = EFUSE_DATA1;
  7309. efuse_data2_reg = EFUSE_DATA2;
  7310. efuse_data3_reg = EFUSE_DATA3;
  7311. }
  7312. mutex_lock(&rt2x00dev->csr_mutex);
  7313. reg = rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg);
  7314. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  7315. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  7316. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  7317. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  7318. /* Wait until the EEPROM has been loaded */
  7319. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  7320. /* Apparently the data is read from end to start */
  7321. reg = rt2800_register_read_lock(rt2x00dev, efuse_data3_reg);
  7322. /* The returned value is in CPU order, but eeprom is le */
  7323. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  7324. reg = rt2800_register_read_lock(rt2x00dev, efuse_data2_reg);
  7325. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  7326. reg = rt2800_register_read_lock(rt2x00dev, efuse_data1_reg);
  7327. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  7328. reg = rt2800_register_read_lock(rt2x00dev, efuse_data0_reg);
  7329. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  7330. mutex_unlock(&rt2x00dev->csr_mutex);
  7331. }
  7332. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  7333. {
  7334. unsigned int i;
  7335. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  7336. rt2800_efuse_read(rt2x00dev, i);
  7337. return 0;
  7338. }
  7339. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  7340. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  7341. {
  7342. u16 word;
  7343. if (rt2x00_rt(rt2x00dev, RT3593))
  7344. return 0;
  7345. word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG);
  7346. if ((word & 0x00ff) != 0x00ff)
  7347. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  7348. return 0;
  7349. }
  7350. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  7351. {
  7352. u16 word;
  7353. if (rt2x00_rt(rt2x00dev, RT3593))
  7354. return 0;
  7355. word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A);
  7356. if ((word & 0x00ff) != 0x00ff)
  7357. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  7358. return 0;
  7359. }
  7360. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  7361. {
  7362. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  7363. u16 word;
  7364. u8 *mac;
  7365. u8 default_lna_gain;
  7366. int retval;
  7367. /*
  7368. * Read the EEPROM.
  7369. */
  7370. retval = rt2800_read_eeprom(rt2x00dev);
  7371. if (retval)
  7372. return retval;
  7373. /*
  7374. * Start validation of the data that has been read.
  7375. */
  7376. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  7377. rt2x00lib_set_mac_address(rt2x00dev, mac);
  7378. word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  7379. if (word == 0xffff) {
  7380. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  7381. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  7382. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  7383. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  7384. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  7385. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  7386. rt2x00_rt(rt2x00dev, RT2872)) {
  7387. /*
  7388. * There is a max of 2 RX streams for RT28x0 series
  7389. */
  7390. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  7391. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  7392. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  7393. }
  7394. word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  7395. if (word == 0xffff) {
  7396. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  7397. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  7398. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  7399. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  7400. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  7401. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  7402. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  7403. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  7404. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  7405. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  7406. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  7407. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  7408. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  7409. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  7410. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  7411. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  7412. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  7413. }
  7414. word = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  7415. if ((word & 0x00ff) == 0x00ff) {
  7416. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  7417. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  7418. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  7419. }
  7420. if ((word & 0xff00) == 0xff00) {
  7421. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  7422. LED_MODE_TXRX_ACTIVITY);
  7423. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  7424. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  7425. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  7426. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  7427. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  7428. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  7429. }
  7430. /*
  7431. * During the LNA validation we are going to use
  7432. * lna0 as correct value. Note that EEPROM_LNA
  7433. * is never validated.
  7434. */
  7435. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  7436. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  7437. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
  7438. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  7439. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  7440. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  7441. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  7442. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  7443. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  7444. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  7445. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  7446. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  7447. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  7448. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  7449. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  7450. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  7451. default_lna_gain);
  7452. }
  7453. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  7454. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  7455. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
  7456. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  7457. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  7458. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  7459. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  7460. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  7461. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  7462. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  7463. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  7464. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  7465. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  7466. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  7467. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  7468. default_lna_gain);
  7469. }
  7470. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  7471. if (rt2x00_rt(rt2x00dev, RT3593)) {
  7472. word = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  7473. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  7474. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  7475. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  7476. default_lna_gain);
  7477. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  7478. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  7479. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  7480. default_lna_gain);
  7481. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  7482. }
  7483. return 0;
  7484. }
  7485. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  7486. {
  7487. u16 value;
  7488. u16 eeprom;
  7489. u16 rf;
  7490. /*
  7491. * Read EEPROM word for configuration.
  7492. */
  7493. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  7494. /*
  7495. * Identify RF chipset by EEPROM value
  7496. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  7497. * RT53xx: defined in "EEPROM_CHIP_ID" field
  7498. */
  7499. if (rt2x00_rt(rt2x00dev, RT3290) ||
  7500. rt2x00_rt(rt2x00dev, RT5390) ||
  7501. rt2x00_rt(rt2x00dev, RT5392) ||
  7502. rt2x00_rt(rt2x00dev, RT6352))
  7503. rf = rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID);
  7504. else if (rt2x00_rt(rt2x00dev, RT3352))
  7505. rf = RF3322;
  7506. else if (rt2x00_rt(rt2x00dev, RT5350))
  7507. rf = RF5350;
  7508. else
  7509. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  7510. switch (rf) {
  7511. case RF2820:
  7512. case RF2850:
  7513. case RF2720:
  7514. case RF2750:
  7515. case RF3020:
  7516. case RF2020:
  7517. case RF3021:
  7518. case RF3022:
  7519. case RF3052:
  7520. case RF3053:
  7521. case RF3070:
  7522. case RF3290:
  7523. case RF3320:
  7524. case RF3322:
  7525. case RF5350:
  7526. case RF5360:
  7527. case RF5362:
  7528. case RF5370:
  7529. case RF5372:
  7530. case RF5390:
  7531. case RF5392:
  7532. case RF5592:
  7533. case RF7620:
  7534. break;
  7535. default:
  7536. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  7537. rf);
  7538. return -ENODEV;
  7539. }
  7540. rt2x00_set_rf(rt2x00dev, rf);
  7541. /*
  7542. * Identify default antenna configuration.
  7543. */
  7544. rt2x00dev->default_ant.tx_chain_num =
  7545. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  7546. rt2x00dev->default_ant.rx_chain_num =
  7547. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  7548. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  7549. if (rt2x00_rt(rt2x00dev, RT3070) ||
  7550. rt2x00_rt(rt2x00dev, RT3090) ||
  7551. rt2x00_rt(rt2x00dev, RT3352) ||
  7552. rt2x00_rt(rt2x00dev, RT3390)) {
  7553. value = rt2x00_get_field16(eeprom,
  7554. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  7555. switch (value) {
  7556. case 0:
  7557. case 1:
  7558. case 2:
  7559. rt2x00dev->default_ant.tx = ANTENNA_A;
  7560. rt2x00dev->default_ant.rx = ANTENNA_A;
  7561. break;
  7562. case 3:
  7563. rt2x00dev->default_ant.tx = ANTENNA_A;
  7564. rt2x00dev->default_ant.rx = ANTENNA_B;
  7565. break;
  7566. }
  7567. } else {
  7568. rt2x00dev->default_ant.tx = ANTENNA_A;
  7569. rt2x00dev->default_ant.rx = ANTENNA_A;
  7570. }
  7571. /* These chips have hardware RX antenna diversity */
  7572. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) ||
  7573. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) {
  7574. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  7575. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  7576. }
  7577. /*
  7578. * Determine external LNA informations.
  7579. */
  7580. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  7581. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  7582. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  7583. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  7584. /*
  7585. * Detect if this device has an hardware controlled radio.
  7586. */
  7587. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  7588. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  7589. /*
  7590. * Detect if this device has Bluetooth co-existence.
  7591. */
  7592. if (!rt2x00_rt(rt2x00dev, RT3352) &&
  7593. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  7594. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  7595. /*
  7596. * Read frequency offset and RF programming sequence.
  7597. */
  7598. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  7599. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  7600. /*
  7601. * Store led settings, for correct led behaviour.
  7602. */
  7603. #ifdef CONFIG_RT2X00_LIB_LEDS
  7604. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  7605. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  7606. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  7607. rt2x00dev->led_mcu_reg = eeprom;
  7608. #endif /* CONFIG_RT2X00_LIB_LEDS */
  7609. /*
  7610. * Check if support EIRP tx power limit feature.
  7611. */
  7612. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
  7613. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  7614. EIRP_MAX_TX_POWER_LIMIT)
  7615. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  7616. /*
  7617. * Detect if device uses internal or external PA
  7618. */
  7619. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  7620. if (rt2x00_rt(rt2x00dev, RT3352)) {
  7621. if (rt2x00_get_field16(eeprom,
  7622. EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352))
  7623. __set_bit(CAPABILITY_EXTERNAL_PA_TX0,
  7624. &rt2x00dev->cap_flags);
  7625. if (rt2x00_get_field16(eeprom,
  7626. EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352))
  7627. __set_bit(CAPABILITY_EXTERNAL_PA_TX1,
  7628. &rt2x00dev->cap_flags);
  7629. }
  7630. return 0;
  7631. }
  7632. /*
  7633. * RF value list for rt28xx
  7634. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  7635. */
  7636. static const struct rf_channel rf_vals[] = {
  7637. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  7638. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  7639. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  7640. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  7641. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  7642. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  7643. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  7644. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  7645. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  7646. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  7647. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  7648. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  7649. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  7650. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  7651. /* 802.11 UNI / HyperLan 2 */
  7652. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  7653. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  7654. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  7655. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  7656. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  7657. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  7658. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  7659. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  7660. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  7661. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  7662. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  7663. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  7664. /* 802.11 HyperLan 2 */
  7665. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  7666. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  7667. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  7668. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  7669. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  7670. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  7671. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  7672. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  7673. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  7674. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  7675. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  7676. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  7677. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  7678. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  7679. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  7680. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  7681. /* 802.11 UNII */
  7682. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  7683. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  7684. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  7685. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  7686. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  7687. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  7688. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  7689. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  7690. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  7691. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  7692. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  7693. /* 802.11 Japan */
  7694. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  7695. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  7696. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  7697. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  7698. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  7699. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  7700. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  7701. };
  7702. /*
  7703. * RF value list for rt3xxx
  7704. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
  7705. */
  7706. static const struct rf_channel rf_vals_3x[] = {
  7707. {1, 241, 2, 2 },
  7708. {2, 241, 2, 7 },
  7709. {3, 242, 2, 2 },
  7710. {4, 242, 2, 7 },
  7711. {5, 243, 2, 2 },
  7712. {6, 243, 2, 7 },
  7713. {7, 244, 2, 2 },
  7714. {8, 244, 2, 7 },
  7715. {9, 245, 2, 2 },
  7716. {10, 245, 2, 7 },
  7717. {11, 246, 2, 2 },
  7718. {12, 246, 2, 7 },
  7719. {13, 247, 2, 2 },
  7720. {14, 248, 2, 4 },
  7721. /* 802.11 UNI / HyperLan 2 */
  7722. {36, 0x56, 0, 4},
  7723. {38, 0x56, 0, 6},
  7724. {40, 0x56, 0, 8},
  7725. {44, 0x57, 0, 0},
  7726. {46, 0x57, 0, 2},
  7727. {48, 0x57, 0, 4},
  7728. {52, 0x57, 0, 8},
  7729. {54, 0x57, 0, 10},
  7730. {56, 0x58, 0, 0},
  7731. {60, 0x58, 0, 4},
  7732. {62, 0x58, 0, 6},
  7733. {64, 0x58, 0, 8},
  7734. /* 802.11 HyperLan 2 */
  7735. {100, 0x5b, 0, 8},
  7736. {102, 0x5b, 0, 10},
  7737. {104, 0x5c, 0, 0},
  7738. {108, 0x5c, 0, 4},
  7739. {110, 0x5c, 0, 6},
  7740. {112, 0x5c, 0, 8},
  7741. {116, 0x5d, 0, 0},
  7742. {118, 0x5d, 0, 2},
  7743. {120, 0x5d, 0, 4},
  7744. {124, 0x5d, 0, 8},
  7745. {126, 0x5d, 0, 10},
  7746. {128, 0x5e, 0, 0},
  7747. {132, 0x5e, 0, 4},
  7748. {134, 0x5e, 0, 6},
  7749. {136, 0x5e, 0, 8},
  7750. {140, 0x5f, 0, 0},
  7751. /* 802.11 UNII */
  7752. {149, 0x5f, 0, 9},
  7753. {151, 0x5f, 0, 11},
  7754. {153, 0x60, 0, 1},
  7755. {157, 0x60, 0, 5},
  7756. {159, 0x60, 0, 7},
  7757. {161, 0x60, 0, 9},
  7758. {165, 0x61, 0, 1},
  7759. {167, 0x61, 0, 3},
  7760. {169, 0x61, 0, 5},
  7761. {171, 0x61, 0, 7},
  7762. {173, 0x61, 0, 9},
  7763. };
  7764. /*
  7765. * RF value list for rt3xxx with Xtal20MHz
  7766. * Supports: 2.4 GHz (all) (RF3322)
  7767. */
  7768. static const struct rf_channel rf_vals_3x_xtal20[] = {
  7769. {1, 0xE2, 2, 0x14},
  7770. {2, 0xE3, 2, 0x14},
  7771. {3, 0xE4, 2, 0x14},
  7772. {4, 0xE5, 2, 0x14},
  7773. {5, 0xE6, 2, 0x14},
  7774. {6, 0xE7, 2, 0x14},
  7775. {7, 0xE8, 2, 0x14},
  7776. {8, 0xE9, 2, 0x14},
  7777. {9, 0xEA, 2, 0x14},
  7778. {10, 0xEB, 2, 0x14},
  7779. {11, 0xEC, 2, 0x14},
  7780. {12, 0xED, 2, 0x14},
  7781. {13, 0xEE, 2, 0x14},
  7782. {14, 0xF0, 2, 0x18},
  7783. };
  7784. static const struct rf_channel rf_vals_5592_xtal20[] = {
  7785. /* Channel, N, K, mod, R */
  7786. {1, 482, 4, 10, 3},
  7787. {2, 483, 4, 10, 3},
  7788. {3, 484, 4, 10, 3},
  7789. {4, 485, 4, 10, 3},
  7790. {5, 486, 4, 10, 3},
  7791. {6, 487, 4, 10, 3},
  7792. {7, 488, 4, 10, 3},
  7793. {8, 489, 4, 10, 3},
  7794. {9, 490, 4, 10, 3},
  7795. {10, 491, 4, 10, 3},
  7796. {11, 492, 4, 10, 3},
  7797. {12, 493, 4, 10, 3},
  7798. {13, 494, 4, 10, 3},
  7799. {14, 496, 8, 10, 3},
  7800. {36, 172, 8, 12, 1},
  7801. {38, 173, 0, 12, 1},
  7802. {40, 173, 4, 12, 1},
  7803. {42, 173, 8, 12, 1},
  7804. {44, 174, 0, 12, 1},
  7805. {46, 174, 4, 12, 1},
  7806. {48, 174, 8, 12, 1},
  7807. {50, 175, 0, 12, 1},
  7808. {52, 175, 4, 12, 1},
  7809. {54, 175, 8, 12, 1},
  7810. {56, 176, 0, 12, 1},
  7811. {58, 176, 4, 12, 1},
  7812. {60, 176, 8, 12, 1},
  7813. {62, 177, 0, 12, 1},
  7814. {64, 177, 4, 12, 1},
  7815. {100, 183, 4, 12, 1},
  7816. {102, 183, 8, 12, 1},
  7817. {104, 184, 0, 12, 1},
  7818. {106, 184, 4, 12, 1},
  7819. {108, 184, 8, 12, 1},
  7820. {110, 185, 0, 12, 1},
  7821. {112, 185, 4, 12, 1},
  7822. {114, 185, 8, 12, 1},
  7823. {116, 186, 0, 12, 1},
  7824. {118, 186, 4, 12, 1},
  7825. {120, 186, 8, 12, 1},
  7826. {122, 187, 0, 12, 1},
  7827. {124, 187, 4, 12, 1},
  7828. {126, 187, 8, 12, 1},
  7829. {128, 188, 0, 12, 1},
  7830. {130, 188, 4, 12, 1},
  7831. {132, 188, 8, 12, 1},
  7832. {134, 189, 0, 12, 1},
  7833. {136, 189, 4, 12, 1},
  7834. {138, 189, 8, 12, 1},
  7835. {140, 190, 0, 12, 1},
  7836. {149, 191, 6, 12, 1},
  7837. {151, 191, 10, 12, 1},
  7838. {153, 192, 2, 12, 1},
  7839. {155, 192, 6, 12, 1},
  7840. {157, 192, 10, 12, 1},
  7841. {159, 193, 2, 12, 1},
  7842. {161, 193, 6, 12, 1},
  7843. {165, 194, 2, 12, 1},
  7844. {184, 164, 0, 12, 1},
  7845. {188, 164, 4, 12, 1},
  7846. {192, 165, 8, 12, 1},
  7847. {196, 166, 0, 12, 1},
  7848. };
  7849. static const struct rf_channel rf_vals_5592_xtal40[] = {
  7850. /* Channel, N, K, mod, R */
  7851. {1, 241, 2, 10, 3},
  7852. {2, 241, 7, 10, 3},
  7853. {3, 242, 2, 10, 3},
  7854. {4, 242, 7, 10, 3},
  7855. {5, 243, 2, 10, 3},
  7856. {6, 243, 7, 10, 3},
  7857. {7, 244, 2, 10, 3},
  7858. {8, 244, 7, 10, 3},
  7859. {9, 245, 2, 10, 3},
  7860. {10, 245, 7, 10, 3},
  7861. {11, 246, 2, 10, 3},
  7862. {12, 246, 7, 10, 3},
  7863. {13, 247, 2, 10, 3},
  7864. {14, 248, 4, 10, 3},
  7865. {36, 86, 4, 12, 1},
  7866. {38, 86, 6, 12, 1},
  7867. {40, 86, 8, 12, 1},
  7868. {42, 86, 10, 12, 1},
  7869. {44, 87, 0, 12, 1},
  7870. {46, 87, 2, 12, 1},
  7871. {48, 87, 4, 12, 1},
  7872. {50, 87, 6, 12, 1},
  7873. {52, 87, 8, 12, 1},
  7874. {54, 87, 10, 12, 1},
  7875. {56, 88, 0, 12, 1},
  7876. {58, 88, 2, 12, 1},
  7877. {60, 88, 4, 12, 1},
  7878. {62, 88, 6, 12, 1},
  7879. {64, 88, 8, 12, 1},
  7880. {100, 91, 8, 12, 1},
  7881. {102, 91, 10, 12, 1},
  7882. {104, 92, 0, 12, 1},
  7883. {106, 92, 2, 12, 1},
  7884. {108, 92, 4, 12, 1},
  7885. {110, 92, 6, 12, 1},
  7886. {112, 92, 8, 12, 1},
  7887. {114, 92, 10, 12, 1},
  7888. {116, 93, 0, 12, 1},
  7889. {118, 93, 2, 12, 1},
  7890. {120, 93, 4, 12, 1},
  7891. {122, 93, 6, 12, 1},
  7892. {124, 93, 8, 12, 1},
  7893. {126, 93, 10, 12, 1},
  7894. {128, 94, 0, 12, 1},
  7895. {130, 94, 2, 12, 1},
  7896. {132, 94, 4, 12, 1},
  7897. {134, 94, 6, 12, 1},
  7898. {136, 94, 8, 12, 1},
  7899. {138, 94, 10, 12, 1},
  7900. {140, 95, 0, 12, 1},
  7901. {149, 95, 9, 12, 1},
  7902. {151, 95, 11, 12, 1},
  7903. {153, 96, 1, 12, 1},
  7904. {155, 96, 3, 12, 1},
  7905. {157, 96, 5, 12, 1},
  7906. {159, 96, 7, 12, 1},
  7907. {161, 96, 9, 12, 1},
  7908. {165, 97, 1, 12, 1},
  7909. {184, 82, 0, 12, 1},
  7910. {188, 82, 4, 12, 1},
  7911. {192, 82, 8, 12, 1},
  7912. {196, 83, 0, 12, 1},
  7913. };
  7914. static const struct rf_channel rf_vals_7620[] = {
  7915. {1, 0x50, 0x99, 0x99, 1},
  7916. {2, 0x50, 0x44, 0x44, 2},
  7917. {3, 0x50, 0xEE, 0xEE, 2},
  7918. {4, 0x50, 0x99, 0x99, 3},
  7919. {5, 0x51, 0x44, 0x44, 0},
  7920. {6, 0x51, 0xEE, 0xEE, 0},
  7921. {7, 0x51, 0x99, 0x99, 1},
  7922. {8, 0x51, 0x44, 0x44, 2},
  7923. {9, 0x51, 0xEE, 0xEE, 2},
  7924. {10, 0x51, 0x99, 0x99, 3},
  7925. {11, 0x52, 0x44, 0x44, 0},
  7926. {12, 0x52, 0xEE, 0xEE, 0},
  7927. {13, 0x52, 0x99, 0x99, 1},
  7928. {14, 0x52, 0x33, 0x33, 3},
  7929. };
  7930. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  7931. {
  7932. struct hw_mode_spec *spec = &rt2x00dev->spec;
  7933. struct channel_info *info;
  7934. char *default_power1;
  7935. char *default_power2;
  7936. char *default_power3;
  7937. unsigned int i, tx_chains, rx_chains;
  7938. u32 reg;
  7939. /*
  7940. * Disable powersaving as default.
  7941. */
  7942. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  7943. /*
  7944. * Change default retry settings to values corresponding more closely
  7945. * to rate[0].count setting of minstrel rate control algorithm.
  7946. */
  7947. rt2x00dev->hw->wiphy->retry_short = 2;
  7948. rt2x00dev->hw->wiphy->retry_long = 2;
  7949. /*
  7950. * Initialize all hw fields.
  7951. */
  7952. ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
  7953. ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
  7954. ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
  7955. ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
  7956. ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
  7957. /*
  7958. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  7959. * unless we are capable of sending the buffered frames out after the
  7960. * DTIM transmission using rt2x00lib_beacondone. This will send out
  7961. * multicast and broadcast traffic immediately instead of buffering it
  7962. * infinitly and thus dropping it after some time.
  7963. */
  7964. if (!rt2x00_is_usb(rt2x00dev))
  7965. ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
  7966. /* Set MFP if HW crypto is disabled. */
  7967. if (rt2800_hwcrypt_disabled(rt2x00dev))
  7968. ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
  7969. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  7970. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  7971. rt2800_eeprom_addr(rt2x00dev,
  7972. EEPROM_MAC_ADDR_0));
  7973. /*
  7974. * As rt2800 has a global fallback table we cannot specify
  7975. * more then one tx rate per frame but since the hw will
  7976. * try several rates (based on the fallback table) we should
  7977. * initialize max_report_rates to the maximum number of rates
  7978. * we are going to try. Otherwise mac80211 will truncate our
  7979. * reported tx rates and the rc algortihm will end up with
  7980. * incorrect data.
  7981. */
  7982. rt2x00dev->hw->max_rates = 1;
  7983. rt2x00dev->hw->max_report_rates = 7;
  7984. rt2x00dev->hw->max_rate_tries = 1;
  7985. /*
  7986. * Initialize hw_mode information.
  7987. */
  7988. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  7989. switch (rt2x00dev->chip.rf) {
  7990. case RF2720:
  7991. case RF2820:
  7992. spec->num_channels = 14;
  7993. spec->channels = rf_vals;
  7994. break;
  7995. case RF2750:
  7996. case RF2850:
  7997. spec->num_channels = ARRAY_SIZE(rf_vals);
  7998. spec->channels = rf_vals;
  7999. break;
  8000. case RF2020:
  8001. case RF3020:
  8002. case RF3021:
  8003. case RF3022:
  8004. case RF3070:
  8005. case RF3290:
  8006. case RF3320:
  8007. case RF3322:
  8008. case RF5350:
  8009. case RF5360:
  8010. case RF5362:
  8011. case RF5370:
  8012. case RF5372:
  8013. case RF5390:
  8014. case RF5392:
  8015. spec->num_channels = 14;
  8016. if (rt2800_clk_is_20mhz(rt2x00dev))
  8017. spec->channels = rf_vals_3x_xtal20;
  8018. else
  8019. spec->channels = rf_vals_3x;
  8020. break;
  8021. case RF7620:
  8022. spec->num_channels = ARRAY_SIZE(rf_vals_7620);
  8023. spec->channels = rf_vals_7620;
  8024. break;
  8025. case RF3052:
  8026. case RF3053:
  8027. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  8028. spec->channels = rf_vals_3x;
  8029. break;
  8030. case RF5592:
  8031. reg = rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX);
  8032. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  8033. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  8034. spec->channels = rf_vals_5592_xtal40;
  8035. } else {
  8036. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  8037. spec->channels = rf_vals_5592_xtal20;
  8038. }
  8039. break;
  8040. }
  8041. if (WARN_ON_ONCE(!spec->channels))
  8042. return -ENODEV;
  8043. spec->supported_bands = SUPPORT_BAND_2GHZ;
  8044. if (spec->num_channels > 14)
  8045. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  8046. /*
  8047. * Initialize HT information.
  8048. */
  8049. if (!rt2x00_rf(rt2x00dev, RF2020))
  8050. spec->ht.ht_supported = true;
  8051. else
  8052. spec->ht.ht_supported = false;
  8053. spec->ht.cap =
  8054. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  8055. IEEE80211_HT_CAP_GRN_FLD |
  8056. IEEE80211_HT_CAP_SGI_20 |
  8057. IEEE80211_HT_CAP_SGI_40;
  8058. tx_chains = rt2x00dev->default_ant.tx_chain_num;
  8059. rx_chains = rt2x00dev->default_ant.rx_chain_num;
  8060. if (tx_chains >= 2)
  8061. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  8062. spec->ht.cap |= rx_chains << IEEE80211_HT_CAP_RX_STBC_SHIFT;
  8063. spec->ht.ampdu_factor = (rx_chains > 1) ? 3 : 2;
  8064. spec->ht.ampdu_density = 4;
  8065. spec->ht.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  8066. if (tx_chains != rx_chains) {
  8067. spec->ht.mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  8068. spec->ht.mcs.tx_params |=
  8069. (tx_chains - 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  8070. }
  8071. switch (rx_chains) {
  8072. case 3:
  8073. spec->ht.mcs.rx_mask[2] = 0xff;
  8074. case 2:
  8075. spec->ht.mcs.rx_mask[1] = 0xff;
  8076. case 1:
  8077. spec->ht.mcs.rx_mask[0] = 0xff;
  8078. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  8079. break;
  8080. }
  8081. /*
  8082. * Create channel information array
  8083. */
  8084. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  8085. if (!info)
  8086. return -ENOMEM;
  8087. spec->channels_info = info;
  8088. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  8089. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  8090. if (rt2x00dev->default_ant.tx_chain_num > 2)
  8091. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  8092. EEPROM_EXT_TXPOWER_BG3);
  8093. else
  8094. default_power3 = NULL;
  8095. for (i = 0; i < 14; i++) {
  8096. info[i].default_power1 = default_power1[i];
  8097. info[i].default_power2 = default_power2[i];
  8098. if (default_power3)
  8099. info[i].default_power3 = default_power3[i];
  8100. }
  8101. if (spec->num_channels > 14) {
  8102. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  8103. EEPROM_TXPOWER_A1);
  8104. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  8105. EEPROM_TXPOWER_A2);
  8106. if (rt2x00dev->default_ant.tx_chain_num > 2)
  8107. default_power3 =
  8108. rt2800_eeprom_addr(rt2x00dev,
  8109. EEPROM_EXT_TXPOWER_A3);
  8110. else
  8111. default_power3 = NULL;
  8112. for (i = 14; i < spec->num_channels; i++) {
  8113. info[i].default_power1 = default_power1[i - 14];
  8114. info[i].default_power2 = default_power2[i - 14];
  8115. if (default_power3)
  8116. info[i].default_power3 = default_power3[i - 14];
  8117. }
  8118. }
  8119. switch (rt2x00dev->chip.rf) {
  8120. case RF2020:
  8121. case RF3020:
  8122. case RF3021:
  8123. case RF3022:
  8124. case RF3320:
  8125. case RF3052:
  8126. case RF3053:
  8127. case RF3070:
  8128. case RF3290:
  8129. case RF5350:
  8130. case RF5360:
  8131. case RF5362:
  8132. case RF5370:
  8133. case RF5372:
  8134. case RF5390:
  8135. case RF5392:
  8136. case RF5592:
  8137. case RF7620:
  8138. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  8139. break;
  8140. }
  8141. return 0;
  8142. }
  8143. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  8144. {
  8145. u32 reg;
  8146. u32 rt;
  8147. u32 rev;
  8148. if (rt2x00_rt(rt2x00dev, RT3290))
  8149. reg = rt2800_register_read(rt2x00dev, MAC_CSR0_3290);
  8150. else
  8151. reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
  8152. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  8153. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  8154. switch (rt) {
  8155. case RT2860:
  8156. case RT2872:
  8157. case RT2883:
  8158. case RT3070:
  8159. case RT3071:
  8160. case RT3090:
  8161. case RT3290:
  8162. case RT3352:
  8163. case RT3390:
  8164. case RT3572:
  8165. case RT3593:
  8166. case RT5350:
  8167. case RT5390:
  8168. case RT5392:
  8169. case RT5592:
  8170. break;
  8171. default:
  8172. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  8173. rt, rev);
  8174. return -ENODEV;
  8175. }
  8176. if (rt == RT5390 && rt2x00_is_soc(rt2x00dev))
  8177. rt = RT6352;
  8178. rt2x00_set_rt(rt2x00dev, rt, rev);
  8179. return 0;
  8180. }
  8181. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  8182. {
  8183. int retval;
  8184. u32 reg;
  8185. retval = rt2800_probe_rt(rt2x00dev);
  8186. if (retval)
  8187. return retval;
  8188. /*
  8189. * Allocate eeprom data.
  8190. */
  8191. retval = rt2800_validate_eeprom(rt2x00dev);
  8192. if (retval)
  8193. return retval;
  8194. retval = rt2800_init_eeprom(rt2x00dev);
  8195. if (retval)
  8196. return retval;
  8197. /*
  8198. * Enable rfkill polling by setting GPIO direction of the
  8199. * rfkill switch GPIO pin correctly.
  8200. */
  8201. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  8202. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  8203. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  8204. /*
  8205. * Initialize hw specifications.
  8206. */
  8207. retval = rt2800_probe_hw_mode(rt2x00dev);
  8208. if (retval)
  8209. return retval;
  8210. /*
  8211. * Set device capabilities.
  8212. */
  8213. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  8214. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  8215. if (!rt2x00_is_usb(rt2x00dev))
  8216. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  8217. /*
  8218. * Set device requirements.
  8219. */
  8220. if (!rt2x00_is_soc(rt2x00dev))
  8221. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  8222. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  8223. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  8224. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  8225. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  8226. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  8227. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  8228. if (rt2x00_is_usb(rt2x00dev))
  8229. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  8230. else {
  8231. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  8232. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  8233. }
  8234. /*
  8235. * Set the rssi offset.
  8236. */
  8237. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  8238. return 0;
  8239. }
  8240. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  8241. /*
  8242. * IEEE80211 stack callback functions.
  8243. */
  8244. void rt2800_get_key_seq(struct ieee80211_hw *hw,
  8245. struct ieee80211_key_conf *key,
  8246. struct ieee80211_key_seq *seq)
  8247. {
  8248. struct rt2x00_dev *rt2x00dev = hw->priv;
  8249. struct mac_iveiv_entry iveiv_entry;
  8250. u32 offset;
  8251. if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
  8252. return;
  8253. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  8254. rt2800_register_multiread(rt2x00dev, offset,
  8255. &iveiv_entry, sizeof(iveiv_entry));
  8256. memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
  8257. memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
  8258. }
  8259. EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
  8260. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  8261. {
  8262. struct rt2x00_dev *rt2x00dev = hw->priv;
  8263. u32 reg;
  8264. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  8265. reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
  8266. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  8267. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  8268. reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
  8269. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  8270. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  8271. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  8272. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  8273. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  8274. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  8275. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  8276. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  8277. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  8278. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  8279. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  8280. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  8281. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  8282. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  8283. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  8284. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  8285. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  8286. return 0;
  8287. }
  8288. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  8289. int rt2800_conf_tx(struct ieee80211_hw *hw,
  8290. struct ieee80211_vif *vif, u16 queue_idx,
  8291. const struct ieee80211_tx_queue_params *params)
  8292. {
  8293. struct rt2x00_dev *rt2x00dev = hw->priv;
  8294. struct data_queue *queue;
  8295. struct rt2x00_field32 field;
  8296. int retval;
  8297. u32 reg;
  8298. u32 offset;
  8299. /*
  8300. * First pass the configuration through rt2x00lib, that will
  8301. * update the queue settings and validate the input. After that
  8302. * we are free to update the registers based on the value
  8303. * in the queue parameter.
  8304. */
  8305. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  8306. if (retval)
  8307. return retval;
  8308. /*
  8309. * We only need to perform additional register initialization
  8310. * for WMM queues/
  8311. */
  8312. if (queue_idx >= 4)
  8313. return 0;
  8314. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  8315. /* Update WMM TXOP register */
  8316. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  8317. field.bit_offset = (queue_idx & 1) * 16;
  8318. field.bit_mask = 0xffff << field.bit_offset;
  8319. reg = rt2800_register_read(rt2x00dev, offset);
  8320. rt2x00_set_field32(&reg, field, queue->txop);
  8321. rt2800_register_write(rt2x00dev, offset, reg);
  8322. /* Update WMM registers */
  8323. field.bit_offset = queue_idx * 4;
  8324. field.bit_mask = 0xf << field.bit_offset;
  8325. reg = rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG);
  8326. rt2x00_set_field32(&reg, field, queue->aifs);
  8327. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  8328. reg = rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG);
  8329. rt2x00_set_field32(&reg, field, queue->cw_min);
  8330. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  8331. reg = rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG);
  8332. rt2x00_set_field32(&reg, field, queue->cw_max);
  8333. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  8334. /* Update EDCA registers */
  8335. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  8336. reg = rt2800_register_read(rt2x00dev, offset);
  8337. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  8338. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  8339. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  8340. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  8341. rt2800_register_write(rt2x00dev, offset, reg);
  8342. return 0;
  8343. }
  8344. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  8345. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  8346. {
  8347. struct rt2x00_dev *rt2x00dev = hw->priv;
  8348. u64 tsf;
  8349. u32 reg;
  8350. reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW1);
  8351. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  8352. reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW0);
  8353. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  8354. return tsf;
  8355. }
  8356. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  8357. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  8358. struct ieee80211_ampdu_params *params)
  8359. {
  8360. struct ieee80211_sta *sta = params->sta;
  8361. enum ieee80211_ampdu_mlme_action action = params->action;
  8362. u16 tid = params->tid;
  8363. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  8364. int ret = 0;
  8365. /*
  8366. * Don't allow aggregation for stations the hardware isn't aware
  8367. * of because tx status reports for frames to an unknown station
  8368. * always contain wcid=WCID_END+1 and thus we can't distinguish
  8369. * between multiple stations which leads to unwanted situations
  8370. * when the hw reorders frames due to aggregation.
  8371. */
  8372. if (sta_priv->wcid > WCID_END)
  8373. return 1;
  8374. switch (action) {
  8375. case IEEE80211_AMPDU_RX_START:
  8376. case IEEE80211_AMPDU_RX_STOP:
  8377. /*
  8378. * The hw itself takes care of setting up BlockAck mechanisms.
  8379. * So, we only have to allow mac80211 to nagotiate a BlockAck
  8380. * agreement. Once that is done, the hw will BlockAck incoming
  8381. * AMPDUs without further setup.
  8382. */
  8383. break;
  8384. case IEEE80211_AMPDU_TX_START:
  8385. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  8386. break;
  8387. case IEEE80211_AMPDU_TX_STOP_CONT:
  8388. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  8389. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  8390. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  8391. break;
  8392. case IEEE80211_AMPDU_TX_OPERATIONAL:
  8393. break;
  8394. default:
  8395. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  8396. "Unknown AMPDU action\n");
  8397. }
  8398. return ret;
  8399. }
  8400. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  8401. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  8402. struct survey_info *survey)
  8403. {
  8404. struct rt2x00_dev *rt2x00dev = hw->priv;
  8405. struct ieee80211_conf *conf = &hw->conf;
  8406. u32 idle, busy, busy_ext;
  8407. if (idx != 0)
  8408. return -ENOENT;
  8409. survey->channel = conf->chandef.chan;
  8410. idle = rt2800_register_read(rt2x00dev, CH_IDLE_STA);
  8411. busy = rt2800_register_read(rt2x00dev, CH_BUSY_STA);
  8412. busy_ext = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
  8413. if (idle || busy) {
  8414. survey->filled = SURVEY_INFO_TIME |
  8415. SURVEY_INFO_TIME_BUSY |
  8416. SURVEY_INFO_TIME_EXT_BUSY;
  8417. survey->time = (idle + busy) / 1000;
  8418. survey->time_busy = busy / 1000;
  8419. survey->time_ext_busy = busy_ext / 1000;
  8420. }
  8421. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  8422. survey->filled |= SURVEY_INFO_IN_USE;
  8423. return 0;
  8424. }
  8425. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  8426. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  8427. MODULE_VERSION(DRV_VERSION);
  8428. MODULE_DESCRIPTION("Ralink RT2800 library");
  8429. MODULE_LICENSE("GPL");