iwl-prph.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  9. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  10. * Copyright(c) 2016 Intel Deutschland GmbH
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of version 2 of the GNU General Public License as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  24. * USA
  25. *
  26. * The full GNU General Public License is included in this distribution
  27. * in the file called COPYING.
  28. *
  29. * Contact Information:
  30. * Intel Linux Wireless <linuxwifi@intel.com>
  31. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  32. *
  33. * BSD LICENSE
  34. *
  35. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  36. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  37. * Copyright(c) 2016 Intel Deutschland GmbH
  38. * All rights reserved.
  39. *
  40. * Redistribution and use in source and binary forms, with or without
  41. * modification, are permitted provided that the following conditions
  42. * are met:
  43. *
  44. * * Redistributions of source code must retain the above copyright
  45. * notice, this list of conditions and the following disclaimer.
  46. * * Redistributions in binary form must reproduce the above copyright
  47. * notice, this list of conditions and the following disclaimer in
  48. * the documentation and/or other materials provided with the
  49. * distribution.
  50. * * Neither the name Intel Corporation nor the names of its
  51. * contributors may be used to endorse or promote products derived
  52. * from this software without specific prior written permission.
  53. *
  54. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  55. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  56. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  57. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  58. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  59. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  60. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  61. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  62. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  63. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  64. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  65. *****************************************************************************/
  66. #ifndef __iwl_prph_h__
  67. #define __iwl_prph_h__
  68. #include <linux/bitfield.h>
  69. /*
  70. * Registers in this file are internal, not PCI bus memory mapped.
  71. * Driver accesses these via HBUS_TARG_PRPH_* registers.
  72. */
  73. #define PRPH_BASE (0x00000)
  74. #define PRPH_END (0xFFFFF)
  75. /* APMG (power management) constants */
  76. #define APMG_BASE (PRPH_BASE + 0x3000)
  77. #define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
  78. #define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
  79. #define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
  80. #define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
  81. #define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
  82. #define APMG_RFKILL_REG (APMG_BASE + 0x0014)
  83. #define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
  84. #define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
  85. #define APMG_DIGITAL_SVR_REG (APMG_BASE + 0x0058)
  86. #define APMG_ANALOG_SVR_REG (APMG_BASE + 0x006C)
  87. #define APMS_CLK_VAL_MRB_FUNC_MODE (0x00000001)
  88. #define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
  89. #define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
  90. #define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
  91. #define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
  92. #define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
  93. #define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
  94. #define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
  95. #define APMG_SVR_VOLTAGE_CONFIG_BIT_MSK (0x000001E0) /* bit 8:5 */
  96. #define APMG_SVR_DIGITAL_VOLTAGE_1_32 (0x00000060)
  97. #define APMG_PCIDEV_STT_VAL_PERSIST_DIS (0x00000200)
  98. #define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
  99. #define APMG_PCIDEV_STT_VAL_WAKE_ME (0x00004000)
  100. #define APMG_RTC_INT_STT_RFKILL (0x10000000)
  101. /* Device system time */
  102. #define DEVICE_SYSTEM_TIME_REG 0xA0206C
  103. /* Device NMI register and value for 8000 family and lower hw's */
  104. #define DEVICE_SET_NMI_REG 0x00a01c30
  105. #define DEVICE_SET_NMI_VAL_DRV BIT(7)
  106. /* Device NMI register and value for 9000 family and above hw's */
  107. #define UREG_NIC_SET_NMI_DRIVER 0x00a05c10
  108. #define UREG_NIC_SET_NMI_DRIVER_NMI_FROM_DRIVER_MSK 0xff000000
  109. /* Shared registers (0x0..0x3ff, via target indirect or periphery */
  110. #define SHR_BASE 0x00a10000
  111. /* Shared GP1 register */
  112. #define SHR_APMG_GP1_REG 0x01dc
  113. #define SHR_APMG_GP1_REG_PRPH (SHR_BASE + SHR_APMG_GP1_REG)
  114. #define SHR_APMG_GP1_WF_XTAL_LP_EN 0x00000004
  115. #define SHR_APMG_GP1_CHICKEN_BIT_SELECT 0x80000000
  116. /* Shared DL_CFG register */
  117. #define SHR_APMG_DL_CFG_REG 0x01c4
  118. #define SHR_APMG_DL_CFG_REG_PRPH (SHR_BASE + SHR_APMG_DL_CFG_REG)
  119. #define SHR_APMG_DL_CFG_RTCS_CLK_SELECTOR_MSK 0x000000c0
  120. #define SHR_APMG_DL_CFG_RTCS_CLK_INTERNAL_XTAL 0x00000080
  121. #define SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP 0x00000100
  122. /* Shared APMG_XTAL_CFG register */
  123. #define SHR_APMG_XTAL_CFG_REG 0x1c0
  124. #define SHR_APMG_XTAL_CFG_XTAL_ON_REQ 0x80000000
  125. /*
  126. * Device reset for family 8000
  127. * write to bit 24 in order to reset the CPU
  128. */
  129. #define RELEASE_CPU_RESET (0x300C)
  130. #define RELEASE_CPU_RESET_BIT BIT(24)
  131. /*****************************************************************************
  132. * 7000/3000 series SHR DTS addresses *
  133. *****************************************************************************/
  134. #define SHR_MISC_WFM_DTS_EN (0x00a10024)
  135. #define DTSC_CFG_MODE (0x00a10604)
  136. #define DTSC_VREF_AVG (0x00a10648)
  137. #define DTSC_VREF5_AVG (0x00a1064c)
  138. #define DTSC_CFG_MODE_PERIODIC (0x2)
  139. #define DTSC_PTAT_AVG (0x00a10650)
  140. /**
  141. * Tx Scheduler
  142. *
  143. * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
  144. * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
  145. * host DRAM. It steers each frame's Tx command (which contains the frame
  146. * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
  147. * device. A queue maps to only one (selectable by driver) Tx DMA channel,
  148. * but one DMA channel may take input from several queues.
  149. *
  150. * Tx DMA FIFOs have dedicated purposes.
  151. *
  152. * For 5000 series and up, they are used differently
  153. * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
  154. *
  155. * 0 -- EDCA BK (background) frames, lowest priority
  156. * 1 -- EDCA BE (best effort) frames, normal priority
  157. * 2 -- EDCA VI (video) frames, higher priority
  158. * 3 -- EDCA VO (voice) and management frames, highest priority
  159. * 4 -- unused
  160. * 5 -- unused
  161. * 6 -- unused
  162. * 7 -- Commands
  163. *
  164. * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
  165. * In addition, driver can map the remaining queues to Tx DMA/FIFO
  166. * channels 0-3 to support 11n aggregation via EDCA DMA channels.
  167. *
  168. * The driver sets up each queue to work in one of two modes:
  169. *
  170. * 1) Scheduler-Ack, in which the scheduler automatically supports a
  171. * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
  172. * contains TFDs for a unique combination of Recipient Address (RA)
  173. * and Traffic Identifier (TID), that is, traffic of a given
  174. * Quality-Of-Service (QOS) priority, destined for a single station.
  175. *
  176. * In scheduler-ack mode, the scheduler keeps track of the Tx status of
  177. * each frame within the BA window, including whether it's been transmitted,
  178. * and whether it's been acknowledged by the receiving station. The device
  179. * automatically processes block-acks received from the receiving STA,
  180. * and reschedules un-acked frames to be retransmitted (successful
  181. * Tx completion may end up being out-of-order).
  182. *
  183. * The driver must maintain the queue's Byte Count table in host DRAM
  184. * for this mode.
  185. * This mode does not support fragmentation.
  186. *
  187. * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
  188. * The device may automatically retry Tx, but will retry only one frame
  189. * at a time, until receiving ACK from receiving station, or reaching
  190. * retry limit and giving up.
  191. *
  192. * The command queue (#4/#9) must use this mode!
  193. * This mode does not require use of the Byte Count table in host DRAM.
  194. *
  195. * Driver controls scheduler operation via 3 means:
  196. * 1) Scheduler registers
  197. * 2) Shared scheduler data base in internal SRAM
  198. * 3) Shared data in host DRAM
  199. *
  200. * Initialization:
  201. *
  202. * When loading, driver should allocate memory for:
  203. * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
  204. * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
  205. * (1024 bytes for each queue).
  206. *
  207. * After receiving "Alive" response from uCode, driver must initialize
  208. * the scheduler (especially for queue #4/#9, the command queue, otherwise
  209. * the driver can't issue commands!):
  210. */
  211. #define SCD_MEM_LOWER_BOUND (0x0000)
  212. /**
  213. * Max Tx window size is the max number of contiguous TFDs that the scheduler
  214. * can keep track of at one time when creating block-ack chains of frames.
  215. * Note that "64" matches the number of ack bits in a block-ack packet.
  216. */
  217. #define SCD_WIN_SIZE 64
  218. #define SCD_FRAME_LIMIT 64
  219. #define SCD_TXFIFO_POS_TID (0)
  220. #define SCD_TXFIFO_POS_RA (4)
  221. #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
  222. /* agn SCD */
  223. #define SCD_QUEUE_STTS_REG_POS_TXF (0)
  224. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
  225. #define SCD_QUEUE_STTS_REG_POS_WSL (4)
  226. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
  227. #define SCD_QUEUE_STTS_REG_MSK (0x017F0000)
  228. #define SCD_QUEUE_CTX_REG1_CREDIT (0x00FFFF00)
  229. #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT (0xFF000000)
  230. #define SCD_QUEUE_CTX_REG1_VAL(_n, _v) FIELD_PREP(SCD_QUEUE_CTX_REG1_ ## _n, _v)
  231. #define SCD_QUEUE_CTX_REG2_WIN_SIZE (0x0000007F)
  232. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT (0x007F0000)
  233. #define SCD_QUEUE_CTX_REG2_VAL(_n, _v) FIELD_PREP(SCD_QUEUE_CTX_REG2_ ## _n, _v)
  234. #define SCD_GP_CTRL_ENABLE_31_QUEUES BIT(0)
  235. #define SCD_GP_CTRL_AUTO_ACTIVE_MODE BIT(18)
  236. /* Context Data */
  237. #define SCD_CONTEXT_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x600)
  238. #define SCD_CONTEXT_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  239. /* Tx status */
  240. #define SCD_TX_STTS_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  241. #define SCD_TX_STTS_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  242. /* Translation Data */
  243. #define SCD_TRANS_TBL_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  244. #define SCD_TRANS_TBL_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x808)
  245. #define SCD_CONTEXT_QUEUE_OFFSET(x)\
  246. (SCD_CONTEXT_MEM_LOWER_BOUND + ((x) * 8))
  247. #define SCD_TX_STTS_QUEUE_OFFSET(x)\
  248. (SCD_TX_STTS_MEM_LOWER_BOUND + ((x) * 16))
  249. #define SCD_TRANS_TBL_OFFSET_QUEUE(x) \
  250. ((SCD_TRANS_TBL_MEM_LOWER_BOUND + ((x) * 2)) & 0xfffc)
  251. #define SCD_BASE (PRPH_BASE + 0xa02c00)
  252. #define SCD_SRAM_BASE_ADDR (SCD_BASE + 0x0)
  253. #define SCD_DRAM_BASE_ADDR (SCD_BASE + 0x8)
  254. #define SCD_AIT (SCD_BASE + 0x0c)
  255. #define SCD_TXFACT (SCD_BASE + 0x10)
  256. #define SCD_ACTIVE (SCD_BASE + 0x14)
  257. #define SCD_QUEUECHAIN_SEL (SCD_BASE + 0xe8)
  258. #define SCD_CHAINEXT_EN (SCD_BASE + 0x244)
  259. #define SCD_AGGR_SEL (SCD_BASE + 0x248)
  260. #define SCD_INTERRUPT_MASK (SCD_BASE + 0x108)
  261. #define SCD_GP_CTRL (SCD_BASE + 0x1a8)
  262. #define SCD_EN_CTRL (SCD_BASE + 0x254)
  263. /*********************** END TX SCHEDULER *************************************/
  264. /* Oscillator clock */
  265. #define OSC_CLK (0xa04068)
  266. #define OSC_CLK_FORCE_CONTROL (0x8)
  267. #define FH_UCODE_LOAD_STATUS (0x1AF0)
  268. /*
  269. * Replacing FH_UCODE_LOAD_STATUS
  270. * This register is writen by driver and is read by uCode during boot flow.
  271. * Note this address is cleared after MAC reset.
  272. */
  273. #define UREG_UCODE_LOAD_STATUS (0xa05c40)
  274. #define UREG_CPU_INIT_RUN (0xa05c44)
  275. #define LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR (0x1E78)
  276. #define LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR (0x1E7C)
  277. #define LMPM_SECURE_CPU1_HDR_MEM_SPACE (0x420000)
  278. #define LMPM_SECURE_CPU2_HDR_MEM_SPACE (0x420400)
  279. #define LMAC2_PRPH_OFFSET (0x100000)
  280. /* Rx FIFO */
  281. #define RXF_SIZE_ADDR (0xa00c88)
  282. #define RXF_RD_D_SPACE (0xa00c40)
  283. #define RXF_RD_WR_PTR (0xa00c50)
  284. #define RXF_RD_RD_PTR (0xa00c54)
  285. #define RXF_RD_FENCE_PTR (0xa00c4c)
  286. #define RXF_SET_FENCE_MODE (0xa00c14)
  287. #define RXF_LD_WR2FENCE (0xa00c1c)
  288. #define RXF_FIFO_RD_FENCE_INC (0xa00c68)
  289. #define RXF_SIZE_BYTE_CND_POS (7)
  290. #define RXF_SIZE_BYTE_CNT_MSK (0x3ff << RXF_SIZE_BYTE_CND_POS)
  291. #define RXF_DIFF_FROM_PREV (0x200)
  292. #define RXF_LD_FENCE_OFFSET_ADDR (0xa00c10)
  293. #define RXF_FIFO_RD_FENCE_ADDR (0xa00c0c)
  294. /* Tx FIFO */
  295. #define TXF_FIFO_ITEM_CNT (0xa00438)
  296. #define TXF_WR_PTR (0xa00414)
  297. #define TXF_RD_PTR (0xa00410)
  298. #define TXF_FENCE_PTR (0xa00418)
  299. #define TXF_LOCK_FENCE (0xa00424)
  300. #define TXF_LARC_NUM (0xa0043c)
  301. #define TXF_READ_MODIFY_DATA (0xa00448)
  302. #define TXF_READ_MODIFY_ADDR (0xa0044c)
  303. /* UMAC Internal Tx Fifo */
  304. #define TXF_CPU2_FIFO_ITEM_CNT (0xA00538)
  305. #define TXF_CPU2_WR_PTR (0xA00514)
  306. #define TXF_CPU2_RD_PTR (0xA00510)
  307. #define TXF_CPU2_FENCE_PTR (0xA00518)
  308. #define TXF_CPU2_LOCK_FENCE (0xA00524)
  309. #define TXF_CPU2_NUM (0xA0053C)
  310. #define TXF_CPU2_READ_MODIFY_DATA (0xA00548)
  311. #define TXF_CPU2_READ_MODIFY_ADDR (0xA0054C)
  312. /* Radio registers access */
  313. #define RSP_RADIO_CMD (0xa02804)
  314. #define RSP_RADIO_RDDAT (0xa02814)
  315. #define RADIO_RSP_ADDR_POS (6)
  316. #define RADIO_RSP_RD_CMD (3)
  317. /* FW monitor */
  318. #define MON_BUFF_SAMPLE_CTL (0xa03c00)
  319. #define MON_BUFF_BASE_ADDR (0xa03c3c)
  320. #define MON_BUFF_END_ADDR (0xa03c40)
  321. #define MON_BUFF_WRPTR (0xa03c44)
  322. #define MON_BUFF_CYCLE_CNT (0xa03c48)
  323. #define MON_DMARB_RD_CTL_ADDR (0xa03c60)
  324. #define MON_DMARB_RD_DATA_ADDR (0xa03c5c)
  325. #define DBGC_IN_SAMPLE (0xa03c00)
  326. #define DBGC_OUT_CTRL (0xa03c0c)
  327. /* enable the ID buf for read */
  328. #define WFPM_PS_CTL_CLR 0xA0300C
  329. #define WFMP_MAC_ADDR_0 0xA03080
  330. #define WFMP_MAC_ADDR_1 0xA03084
  331. #define LMPM_PMG_EN 0xA01CEC
  332. #define RADIO_REG_SYS_MANUAL_DFT_0 0xAD4078
  333. #define RFIC_REG_RD 0xAD0470
  334. #define WFPM_CTRL_REG 0xA03030
  335. #define WFPM_GP2 0xA030B4
  336. enum {
  337. ENABLE_WFPM = BIT(31),
  338. WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK = 0x80000000,
  339. };
  340. #define AUX_MISC_REG 0xA200B0
  341. enum {
  342. HW_STEP_LOCATION_BITS = 24,
  343. };
  344. #define AUX_MISC_MASTER1_EN 0xA20818
  345. enum aux_misc_master1_en {
  346. AUX_MISC_MASTER1_EN_SBE_MSK = 0x1,
  347. };
  348. #define AUX_MISC_MASTER1_SMPHR_STATUS 0xA20800
  349. #define RSA_ENABLE 0xA24B08
  350. #define PREG_AUX_BUS_WPROT_0 0xA04CC0
  351. #define SB_CPU_1_STATUS 0xA01E30
  352. #define SB_CPU_2_STATUS 0xA01E34
  353. #define UMAG_SB_CPU_1_STATUS 0xA038C0
  354. #define UMAG_SB_CPU_2_STATUS 0xA038C4
  355. #define UMAG_GEN_HW_STATUS 0xA038C8
  356. /* For UMAG_GEN_HW_STATUS reg check */
  357. enum {
  358. UMAG_GEN_HW_IS_FPGA = BIT(1),
  359. };
  360. /* FW chicken bits */
  361. #define LMPM_CHICK 0xA01FF8
  362. enum {
  363. LMPM_CHICK_EXTENDED_ADDR_SPACE = BIT(0),
  364. };
  365. /* FW chicken bits */
  366. #define LMPM_PAGE_PASS_NOTIF 0xA03824
  367. enum {
  368. LMPM_PAGE_PASS_NOTIF_POS = BIT(20),
  369. };
  370. #define UREG_CHICK (0xA05C00)
  371. #define UREG_CHICK_MSI_ENABLE BIT(24)
  372. #define UREG_CHICK_MSIX_ENABLE BIT(25)
  373. #endif /* __iwl_prph_h__ */