iwl-csr.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  9. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  10. * Copyright(c) 2016 Intel Deutschland GmbH
  11. * Copyright(c) 2018 Intel Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of version 2 of the GNU General Public License as
  15. * published by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope that it will be useful, but
  18. * WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  20. * General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  25. * USA
  26. *
  27. * The full GNU General Public License is included in this distribution
  28. * in the file called COPYING.
  29. *
  30. * Contact Information:
  31. * Intel Linux Wireless <linuxwifi@intel.com>
  32. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  33. *
  34. * BSD LICENSE
  35. *
  36. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  37. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  38. * Copyright(c) 2018 Intel Corporation
  39. * All rights reserved.
  40. *
  41. * Redistribution and use in source and binary forms, with or without
  42. * modification, are permitted provided that the following conditions
  43. * are met:
  44. *
  45. * * Redistributions of source code must retain the above copyright
  46. * notice, this list of conditions and the following disclaimer.
  47. * * Redistributions in binary form must reproduce the above copyright
  48. * notice, this list of conditions and the following disclaimer in
  49. * the documentation and/or other materials provided with the
  50. * distribution.
  51. * * Neither the name Intel Corporation nor the names of its
  52. * contributors may be used to endorse or promote products derived
  53. * from this software without specific prior written permission.
  54. *
  55. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  56. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  57. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  58. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  59. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  60. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  61. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  62. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  63. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  64. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  65. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  66. *
  67. *****************************************************************************/
  68. #ifndef __iwl_csr_h__
  69. #define __iwl_csr_h__
  70. /*
  71. * CSR (control and status registers)
  72. *
  73. * CSR registers are mapped directly into PCI bus space, and are accessible
  74. * whenever platform supplies power to device, even when device is in
  75. * low power states due to driver-invoked device resets
  76. * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes.
  77. *
  78. * Use iwl_write32() and iwl_read32() family to access these registers;
  79. * these provide simple PCI bus access, without waking up the MAC.
  80. * Do not use iwl_write_direct32() family for these registers;
  81. * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ.
  82. * The MAC (uCode processor, etc.) does not need to be powered up for accessing
  83. * the CSR registers.
  84. *
  85. * NOTE: Device does need to be awake in order to read this memory
  86. * via CSR_EEPROM and CSR_OTP registers
  87. */
  88. #define CSR_BASE (0x000)
  89. #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
  90. #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
  91. #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
  92. #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
  93. #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
  94. #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
  95. #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
  96. #define CSR_GP_CNTRL (CSR_BASE+0x024)
  97. /* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */
  98. #define CSR_INT_PERIODIC_REG (CSR_BASE+0x005)
  99. /*
  100. * Hardware revision info
  101. * Bit fields:
  102. * 31-16: Reserved
  103. * 15-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions
  104. * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
  105. * 1-0: "Dash" (-) value, as in A-1, etc.
  106. */
  107. #define CSR_HW_REV (CSR_BASE+0x028)
  108. /*
  109. * RF ID revision info
  110. * Bit fields:
  111. * 31:24: Reserved (set to 0x0)
  112. * 23:12: Type
  113. * 11:8: Step (A - 0x0, B - 0x1, etc)
  114. * 7:4: Dash
  115. * 3:0: Flavor
  116. */
  117. #define CSR_HW_RF_ID (CSR_BASE+0x09c)
  118. /*
  119. * EEPROM and OTP (one-time-programmable) memory reads
  120. *
  121. * NOTE: Device must be awake, initialized via apm_ops.init(),
  122. * in order to read.
  123. */
  124. #define CSR_EEPROM_REG (CSR_BASE+0x02c)
  125. #define CSR_EEPROM_GP (CSR_BASE+0x030)
  126. #define CSR_OTP_GP_REG (CSR_BASE+0x034)
  127. #define CSR_GIO_REG (CSR_BASE+0x03C)
  128. #define CSR_GP_UCODE_REG (CSR_BASE+0x048)
  129. #define CSR_GP_DRIVER_REG (CSR_BASE+0x050)
  130. /*
  131. * UCODE-DRIVER GP (general purpose) mailbox registers.
  132. * SET/CLR registers set/clear bit(s) if "1" is written.
  133. */
  134. #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
  135. #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
  136. #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
  137. #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
  138. #define CSR_MBOX_SET_REG (CSR_BASE + 0x88)
  139. #define CSR_LED_REG (CSR_BASE+0x094)
  140. #define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0)
  141. #define CSR_MAC_SHADOW_REG_CTRL (CSR_BASE + 0x0A8) /* 6000 and up */
  142. #define CSR_MAC_SHADOW_REG_CTRL_RX_WAKE BIT(20)
  143. #define CSR_MAC_SHADOW_REG_CTL2 (CSR_BASE + 0x0AC)
  144. #define CSR_MAC_SHADOW_REG_CTL2_RX_WAKE 0xFFFF
  145. /* GIO Chicken Bits (PCI Express bus link power management) */
  146. #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
  147. /* host chicken bits */
  148. #define CSR_HOST_CHICKEN (CSR_BASE + 0x204)
  149. #define CSR_HOST_CHICKEN_PM_IDLE_SRC_DIS_SB_PME BIT(19)
  150. /* Analog phase-lock-loop configuration */
  151. #define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
  152. /*
  153. * CSR HW resources monitor registers
  154. */
  155. #define CSR_MONITOR_CFG_REG (CSR_BASE+0x214)
  156. #define CSR_MONITOR_STATUS_REG (CSR_BASE+0x228)
  157. #define CSR_MONITOR_XTAL_RESOURCES (0x00000010)
  158. /*
  159. * CSR Hardware Revision Workaround Register. Indicates hardware rev;
  160. * "step" determines CCK backoff for txpower calculation.
  161. * See also CSR_HW_REV register.
  162. * Bit fields:
  163. * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
  164. * 1-0: "Dash" (-) value, as in C-1, etc.
  165. */
  166. #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
  167. #define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
  168. #define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250)
  169. /* Bits for CSR_HW_IF_CONFIG_REG */
  170. #define CSR_HW_IF_CONFIG_REG_MSK_MAC_DASH (0x00000003)
  171. #define CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP (0x0000000C)
  172. #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x000000C0)
  173. #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
  174. #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
  175. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_TYPE (0x00000C00)
  176. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_DASH (0x00003000)
  177. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_STEP (0x0000C000)
  178. #define CSR_HW_IF_CONFIG_REG_POS_MAC_DASH (0)
  179. #define CSR_HW_IF_CONFIG_REG_POS_MAC_STEP (2)
  180. #define CSR_HW_IF_CONFIG_REG_POS_BOARD_VER (6)
  181. #define CSR_HW_IF_CONFIG_REG_POS_PHY_TYPE (10)
  182. #define CSR_HW_IF_CONFIG_REG_POS_PHY_DASH (12)
  183. #define CSR_HW_IF_CONFIG_REG_POS_PHY_STEP (14)
  184. #define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
  185. #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
  186. #define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */
  187. #define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
  188. #define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */
  189. #define CSR_HW_IF_CONFIG_REG_ENABLE_PME (0x10000000)
  190. #define CSR_HW_IF_CONFIG_REG_PERSIST_MODE (0x40000000) /* PERSISTENCE */
  191. #define CSR_MBOX_SET_REG_OS_ALIVE BIT(5)
  192. #define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int*/
  193. #define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec*/
  194. /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
  195. * acknowledged (reset) by host writing "1" to flagged bits. */
  196. #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
  197. #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
  198. #define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */
  199. #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
  200. #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
  201. #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
  202. #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
  203. #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
  204. #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses */
  205. #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
  206. #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
  207. #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
  208. CSR_INT_BIT_HW_ERR | \
  209. CSR_INT_BIT_FH_TX | \
  210. CSR_INT_BIT_SW_ERR | \
  211. CSR_INT_BIT_RF_KILL | \
  212. CSR_INT_BIT_SW_RX | \
  213. CSR_INT_BIT_WAKEUP | \
  214. CSR_INT_BIT_ALIVE | \
  215. CSR_INT_BIT_RX_PERIODIC)
  216. /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
  217. #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
  218. #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
  219. #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
  220. #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
  221. #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
  222. #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
  223. #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  224. CSR_FH_INT_BIT_RX_CHNL1 | \
  225. CSR_FH_INT_BIT_RX_CHNL0)
  226. #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
  227. CSR_FH_INT_BIT_TX_CHNL0)
  228. /* GPIO */
  229. #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
  230. #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
  231. #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
  232. /* RESET */
  233. #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
  234. #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
  235. #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
  236. #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
  237. #define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000)
  238. /*
  239. * GP (general purpose) CONTROL REGISTER
  240. * Bit fields:
  241. * 27: HW_RF_KILL_SW
  242. * Indicates state of (platform's) hardware RF-Kill switch
  243. * 26-24: POWER_SAVE_TYPE
  244. * Indicates current power-saving mode:
  245. * 000 -- No power saving
  246. * 001 -- MAC power-down
  247. * 010 -- PHY (radio) power-down
  248. * 011 -- Error
  249. * 10: XTAL ON request
  250. * 9-6: SYS_CONFIG
  251. * Indicates current system configuration, reflecting pins on chip
  252. * as forced high/low by device circuit board.
  253. * 4: GOING_TO_SLEEP
  254. * Indicates MAC is entering a power-saving sleep power-down.
  255. * Not a good time to access device-internal resources.
  256. */
  257. #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
  258. #define CSR_GP_CNTRL_REG_FLAG_XTAL_ON (0x00000400)
  259. #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
  260. #define CSR_GP_CNTRL_REG_FLAG_RFKILL_WAKE_L1A_EN (0x04000000)
  261. #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
  262. /* HW REV */
  263. #define CSR_HW_REV_DASH(_val) (((_val) & 0x0000003) >> 0)
  264. #define CSR_HW_REV_STEP(_val) (((_val) & 0x000000C) >> 2)
  265. /* HW RFID */
  266. #define CSR_HW_RFID_FLAVOR(_val) (((_val) & 0x000000F) >> 0)
  267. #define CSR_HW_RFID_DASH(_val) (((_val) & 0x00000F0) >> 4)
  268. #define CSR_HW_RFID_STEP(_val) (((_val) & 0x0000F00) >> 8)
  269. #define CSR_HW_RFID_TYPE(_val) (((_val) & 0x0FFF000) >> 12)
  270. /**
  271. * hw_rev values
  272. */
  273. enum {
  274. SILICON_A_STEP = 0,
  275. SILICON_B_STEP,
  276. SILICON_C_STEP,
  277. };
  278. #define CSR_HW_REV_TYPE_MSK (0x000FFF0)
  279. #define CSR_HW_REV_TYPE_5300 (0x0000020)
  280. #define CSR_HW_REV_TYPE_5350 (0x0000030)
  281. #define CSR_HW_REV_TYPE_5100 (0x0000050)
  282. #define CSR_HW_REV_TYPE_5150 (0x0000040)
  283. #define CSR_HW_REV_TYPE_1000 (0x0000060)
  284. #define CSR_HW_REV_TYPE_6x00 (0x0000070)
  285. #define CSR_HW_REV_TYPE_6x50 (0x0000080)
  286. #define CSR_HW_REV_TYPE_6150 (0x0000084)
  287. #define CSR_HW_REV_TYPE_6x05 (0x00000B0)
  288. #define CSR_HW_REV_TYPE_6x30 CSR_HW_REV_TYPE_6x05
  289. #define CSR_HW_REV_TYPE_6x35 CSR_HW_REV_TYPE_6x05
  290. #define CSR_HW_REV_TYPE_2x30 (0x00000C0)
  291. #define CSR_HW_REV_TYPE_2x00 (0x0000100)
  292. #define CSR_HW_REV_TYPE_105 (0x0000110)
  293. #define CSR_HW_REV_TYPE_135 (0x0000120)
  294. #define CSR_HW_REV_TYPE_7265D (0x0000210)
  295. #define CSR_HW_REV_TYPE_NONE (0x00001F0)
  296. #define CSR_HW_REV_TYPE_QNJ (0x0000360)
  297. #define CSR_HW_REV_TYPE_HR_CDB (0x0000340)
  298. /* RF_ID value */
  299. #define CSR_HW_RF_ID_TYPE_JF (0x00105100)
  300. #define CSR_HW_RF_ID_TYPE_HR (0x0010A000)
  301. #define CSR_HW_RF_ID_TYPE_HRCDB (0x00109F00)
  302. /* HW_RF CHIP ID */
  303. #define CSR_HW_RF_ID_TYPE_CHIP_ID(_val) (((_val) >> 12) & 0xFFF)
  304. /* EEPROM REG */
  305. #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
  306. #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
  307. #define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC)
  308. #define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000)
  309. /* EEPROM GP */
  310. #define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */
  311. #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
  312. #define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000)
  313. #define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001)
  314. #define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002)
  315. #define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004)
  316. /* One-time-programmable memory general purpose reg */
  317. #define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */
  318. #define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */
  319. #define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */
  320. #define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */
  321. /* GP REG */
  322. #define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */
  323. #define CSR_GP_REG_NO_POWER_SAVE (0x00000000)
  324. #define CSR_GP_REG_MAC_POWER_SAVE (0x01000000)
  325. #define CSR_GP_REG_PHY_POWER_SAVE (0x02000000)
  326. #define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000)
  327. /* CSR GIO */
  328. #define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002)
  329. /*
  330. * UCODE-DRIVER GP (general purpose) mailbox register 1
  331. * Host driver and uCode write and/or read this register to communicate with
  332. * each other.
  333. * Bit fields:
  334. * 4: UCODE_DISABLE
  335. * Host sets this to request permanent halt of uCode, same as
  336. * sending CARD_STATE command with "halt" bit set.
  337. * 3: CT_KILL_EXIT
  338. * Host sets this to request exit from CT_KILL state, i.e. host thinks
  339. * device temperature is low enough to continue normal operation.
  340. * 2: CMD_BLOCKED
  341. * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL)
  342. * to release uCode to clear all Tx and command queues, enter
  343. * unassociated mode, and power down.
  344. * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit.
  345. * 1: SW_BIT_RFKILL
  346. * Host sets this when issuing CARD_STATE command to request
  347. * device sleep.
  348. * 0: MAC_SLEEP
  349. * uCode sets this when preparing a power-saving power-down.
  350. * uCode resets this when power-up is complete and SRAM is sane.
  351. * NOTE: device saves internal SRAM data to host when powering down,
  352. * and must restore this data after powering back up.
  353. * MAC_SLEEP is the best indication that restore is complete.
  354. * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
  355. * do not need to save/restore it.
  356. */
  357. #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
  358. #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
  359. #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
  360. #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
  361. #define CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE (0x00000020)
  362. /* GP Driver */
  363. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003)
  364. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000)
  365. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001)
  366. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002)
  367. #define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6 (0x00000004)
  368. #define CSR_GP_DRIVER_REG_BIT_6050_1x2 (0x00000008)
  369. #define CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER (0x00000080)
  370. /* GIO Chicken Bits (PCI Express bus link power management) */
  371. #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
  372. #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
  373. /* LED */
  374. #define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
  375. #define CSR_LED_REG_TURN_ON (0x60)
  376. #define CSR_LED_REG_TURN_OFF (0x20)
  377. /* ANA_PLL */
  378. #define CSR50_ANA_PLL_CFG_VAL (0x00880300)
  379. /* HPET MEM debug */
  380. #define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
  381. /* DRAM INT TABLE */
  382. #define CSR_DRAM_INT_TBL_ENABLE (1 << 31)
  383. #define CSR_DRAM_INIT_TBL_WRITE_POINTER (1 << 28)
  384. #define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27)
  385. /*
  386. * SHR target access (Shared block memory space)
  387. *
  388. * Shared internal registers can be accessed directly from PCI bus through SHR
  389. * arbiter without need for the MAC HW to be powered up. This is possible due to
  390. * indirect read/write via HEEP_CTRL_WRD_PCIEX_CTRL (0xEC) and
  391. * HEEP_CTRL_WRD_PCIEX_DATA (0xF4) registers.
  392. *
  393. * Use iwl_write32()/iwl_read32() family to access these registers. The MAC HW
  394. * need not be powered up so no "grab inc access" is required.
  395. */
  396. /*
  397. * Registers for accessing shared registers (e.g. SHR_APMG_GP1,
  398. * SHR_APMG_XTAL_CFG). For example, to read from SHR_APMG_GP1 register (0x1DC),
  399. * first, write to the control register:
  400. * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
  401. * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 2 (read access)
  402. * second, read from the data register HEEP_CTRL_WRD_PCIEX_DATA[31:0].
  403. *
  404. * To write the register, first, write to the data register
  405. * HEEP_CTRL_WRD_PCIEX_DATA[31:0] and then:
  406. * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
  407. * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 3 (write access)
  408. */
  409. #define HEEP_CTRL_WRD_PCIEX_CTRL_REG (CSR_BASE+0x0ec)
  410. #define HEEP_CTRL_WRD_PCIEX_DATA_REG (CSR_BASE+0x0f4)
  411. /*
  412. * HBUS (Host-side Bus)
  413. *
  414. * HBUS registers are mapped directly into PCI bus space, but are used
  415. * to indirectly access device's internal memory or registers that
  416. * may be powered-down.
  417. *
  418. * Use iwl_write_direct32()/iwl_read_direct32() family for these registers;
  419. * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
  420. * to make sure the MAC (uCode processor, etc.) is powered up for accessing
  421. * internal resources.
  422. *
  423. * Do not use iwl_write32()/iwl_read32() family to access these registers;
  424. * these provide only simple PCI bus access, without waking up the MAC.
  425. */
  426. #define HBUS_BASE (0x400)
  427. /*
  428. * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
  429. * structures, error log, event log, verifying uCode load).
  430. * First write to address register, then read from or write to data register
  431. * to complete the job. Once the address register is set up, accesses to
  432. * data registers auto-increment the address by one dword.
  433. * Bit usage for address registers (read or write):
  434. * 0-31: memory address within device
  435. */
  436. #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
  437. #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
  438. #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
  439. #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
  440. /* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
  441. #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
  442. #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
  443. /*
  444. * Registers for accessing device's internal peripheral registers
  445. * (e.g. SCD, BSM, etc.). First write to address register,
  446. * then read from or write to data register to complete the job.
  447. * Bit usage for address registers (read or write):
  448. * 0-15: register address (offset) within device
  449. * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
  450. */
  451. #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
  452. #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
  453. #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
  454. #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
  455. /* Used to enable DBGM */
  456. #define HBUS_TARG_TEST_REG (HBUS_BASE+0x05c)
  457. /*
  458. * Per-Tx-queue write pointer (index, really!)
  459. * Indicates index to next TFD that driver will fill (1 past latest filled).
  460. * Bit usage:
  461. * 0-7: queue write index
  462. * 11-8: queue selector
  463. */
  464. #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
  465. /**********************************************************
  466. * CSR values
  467. **********************************************************/
  468. /*
  469. * host interrupt timeout value
  470. * used with setting interrupt coalescing timer
  471. * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
  472. *
  473. * default interrupt coalescing timer is 64 x 32 = 2048 usecs
  474. */
  475. #define IWL_HOST_INT_TIMEOUT_MAX (0xFF)
  476. #define IWL_HOST_INT_TIMEOUT_DEF (0x40)
  477. #define IWL_HOST_INT_TIMEOUT_MIN (0x0)
  478. #define IWL_HOST_INT_OPER_MODE BIT(31)
  479. /*****************************************************************************
  480. * 7000/3000 series SHR DTS addresses *
  481. *****************************************************************************/
  482. /* Diode Results Register Structure: */
  483. enum dtd_diode_reg {
  484. DTS_DIODE_REG_DIG_VAL = 0x000000FF, /* bits [7:0] */
  485. DTS_DIODE_REG_VREF_LOW = 0x0000FF00, /* bits [15:8] */
  486. DTS_DIODE_REG_VREF_HIGH = 0x00FF0000, /* bits [23:16] */
  487. DTS_DIODE_REG_VREF_ID = 0x03000000, /* bits [25:24] */
  488. DTS_DIODE_REG_PASS_ONCE = 0x80000000, /* bits [31:31] */
  489. DTS_DIODE_REG_FLAGS_MSK = 0xFF000000, /* bits [31:24] */
  490. /* Those are the masks INSIDE the flags bit-field: */
  491. DTS_DIODE_REG_FLAGS_VREFS_ID_POS = 0,
  492. DTS_DIODE_REG_FLAGS_VREFS_ID = 0x00000003, /* bits [1:0] */
  493. DTS_DIODE_REG_FLAGS_PASS_ONCE_POS = 7,
  494. DTS_DIODE_REG_FLAGS_PASS_ONCE = 0x00000080, /* bits [7:7] */
  495. };
  496. /*****************************************************************************
  497. * MSIX related registers *
  498. *****************************************************************************/
  499. #define CSR_MSIX_BASE (0x2000)
  500. #define CSR_MSIX_FH_INT_CAUSES_AD (CSR_MSIX_BASE + 0x800)
  501. #define CSR_MSIX_FH_INT_MASK_AD (CSR_MSIX_BASE + 0x804)
  502. #define CSR_MSIX_HW_INT_CAUSES_AD (CSR_MSIX_BASE + 0x808)
  503. #define CSR_MSIX_HW_INT_MASK_AD (CSR_MSIX_BASE + 0x80C)
  504. #define CSR_MSIX_AUTOMASK_ST_AD (CSR_MSIX_BASE + 0x810)
  505. #define CSR_MSIX_RX_IVAR_AD_REG (CSR_MSIX_BASE + 0x880)
  506. #define CSR_MSIX_IVAR_AD_REG (CSR_MSIX_BASE + 0x890)
  507. #define CSR_MSIX_PENDING_PBA_AD (CSR_MSIX_BASE + 0x1000)
  508. #define CSR_MSIX_RX_IVAR(cause) (CSR_MSIX_RX_IVAR_AD_REG + (cause))
  509. #define CSR_MSIX_IVAR(cause) (CSR_MSIX_IVAR_AD_REG + (cause))
  510. #define MSIX_FH_INT_CAUSES_Q(q) (q)
  511. /*
  512. * Causes for the FH register interrupts
  513. */
  514. enum msix_fh_int_causes {
  515. MSIX_FH_INT_CAUSES_Q0 = BIT(0),
  516. MSIX_FH_INT_CAUSES_Q1 = BIT(1),
  517. MSIX_FH_INT_CAUSES_D2S_CH0_NUM = BIT(16),
  518. MSIX_FH_INT_CAUSES_D2S_CH1_NUM = BIT(17),
  519. MSIX_FH_INT_CAUSES_S2D = BIT(19),
  520. MSIX_FH_INT_CAUSES_FH_ERR = BIT(21),
  521. };
  522. /*
  523. * Causes for the HW register interrupts
  524. */
  525. enum msix_hw_int_causes {
  526. MSIX_HW_INT_CAUSES_REG_ALIVE = BIT(0),
  527. MSIX_HW_INT_CAUSES_REG_WAKEUP = BIT(1),
  528. MSIX_HW_INT_CAUSES_REG_CT_KILL = BIT(6),
  529. MSIX_HW_INT_CAUSES_REG_RF_KILL = BIT(7),
  530. MSIX_HW_INT_CAUSES_REG_PERIODIC = BIT(8),
  531. MSIX_HW_INT_CAUSES_REG_SW_ERR = BIT(25),
  532. MSIX_HW_INT_CAUSES_REG_SCD = BIT(26),
  533. MSIX_HW_INT_CAUSES_REG_FH_TX = BIT(27),
  534. MSIX_HW_INT_CAUSES_REG_HW_ERR = BIT(29),
  535. MSIX_HW_INT_CAUSES_REG_HAP = BIT(30),
  536. };
  537. #define MSIX_MIN_INTERRUPT_VECTORS 2
  538. #define MSIX_AUTO_CLEAR_CAUSE 0
  539. #define MSIX_NON_AUTO_CLEAR_CAUSE BIT(7)
  540. /*****************************************************************************
  541. * HW address related registers *
  542. *****************************************************************************/
  543. #define CSR_ADDR_BASE (0x380)
  544. #define CSR_MAC_ADDR0_OTP (CSR_ADDR_BASE)
  545. #define CSR_MAC_ADDR1_OTP (CSR_ADDR_BASE + 4)
  546. #define CSR_MAC_ADDR0_STRAP (CSR_ADDR_BASE + 8)
  547. #define CSR_MAC_ADDR1_STRAP (CSR_ADDR_BASE + 0xC)
  548. #endif /* !__iwl_csr_h__ */