sdio.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef BRCMFMAC_SDIO_H
  17. #define BRCMFMAC_SDIO_H
  18. #include <linux/skbuff.h>
  19. #include <linux/firmware.h>
  20. #include "firmware.h"
  21. #define SDIOD_FBR_SIZE 0x100
  22. /* io_en */
  23. #define SDIO_FUNC_ENABLE_1 0x02
  24. #define SDIO_FUNC_ENABLE_2 0x04
  25. /* io_rdys */
  26. #define SDIO_FUNC_READY_1 0x02
  27. #define SDIO_FUNC_READY_2 0x04
  28. /* intr_status */
  29. #define INTR_STATUS_FUNC1 0x2
  30. #define INTR_STATUS_FUNC2 0x4
  31. /* mask of register map */
  32. #define REG_F0_REG_MASK 0x7FF
  33. #define REG_F1_MISC_MASK 0x1FFFF
  34. /* function 0 vendor specific CCCR registers */
  35. #define SDIO_CCCR_BRCM_CARDCAP 0xf0
  36. #define SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT BIT(1)
  37. #define SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT BIT(2)
  38. #define SDIO_CCCR_BRCM_CARDCAP_CMD_NODEC BIT(3)
  39. /* Interrupt enable bits for each function */
  40. #define SDIO_CCCR_IEN_FUNC0 BIT(0)
  41. #define SDIO_CCCR_IEN_FUNC1 BIT(1)
  42. #define SDIO_CCCR_IEN_FUNC2 BIT(2)
  43. #define SDIO_CCCR_BRCM_CARDCTRL 0xf1
  44. #define SDIO_CCCR_BRCM_CARDCTRL_WLANRESET BIT(1)
  45. #define SDIO_CCCR_BRCM_SEPINT 0xf2
  46. #define SDIO_CCCR_BRCM_SEPINT_MASK BIT(0)
  47. #define SDIO_CCCR_BRCM_SEPINT_OE BIT(1)
  48. #define SDIO_CCCR_BRCM_SEPINT_ACT_HI BIT(2)
  49. /* function 1 miscellaneous registers */
  50. /* sprom command and status */
  51. #define SBSDIO_SPROM_CS 0x10000
  52. /* sprom info register */
  53. #define SBSDIO_SPROM_INFO 0x10001
  54. /* sprom indirect access data byte 0 */
  55. #define SBSDIO_SPROM_DATA_LOW 0x10002
  56. /* sprom indirect access data byte 1 */
  57. #define SBSDIO_SPROM_DATA_HIGH 0x10003
  58. /* sprom indirect access addr byte 0 */
  59. #define SBSDIO_SPROM_ADDR_LOW 0x10004
  60. /* gpio select */
  61. #define SBSDIO_GPIO_SELECT 0x10005
  62. /* gpio output */
  63. #define SBSDIO_GPIO_OUT 0x10006
  64. /* gpio enable */
  65. #define SBSDIO_GPIO_EN 0x10007
  66. /* rev < 7, watermark for sdio device */
  67. #define SBSDIO_WATERMARK 0x10008
  68. /* control busy signal generation */
  69. #define SBSDIO_DEVICE_CTL 0x10009
  70. /* SB Address Window Low (b15) */
  71. #define SBSDIO_FUNC1_SBADDRLOW 0x1000A
  72. /* SB Address Window Mid (b23:b16) */
  73. #define SBSDIO_FUNC1_SBADDRMID 0x1000B
  74. /* SB Address Window High (b31:b24) */
  75. #define SBSDIO_FUNC1_SBADDRHIGH 0x1000C
  76. /* Frame Control (frame term/abort) */
  77. #define SBSDIO_FUNC1_FRAMECTRL 0x1000D
  78. /* ChipClockCSR (ALP/HT ctl/status) */
  79. #define SBSDIO_FUNC1_CHIPCLKCSR 0x1000E
  80. /* SdioPullUp (on cmd, d0-d2) */
  81. #define SBSDIO_FUNC1_SDIOPULLUP 0x1000F
  82. /* Write Frame Byte Count Low */
  83. #define SBSDIO_FUNC1_WFRAMEBCLO 0x10019
  84. /* Write Frame Byte Count High */
  85. #define SBSDIO_FUNC1_WFRAMEBCHI 0x1001A
  86. /* Read Frame Byte Count Low */
  87. #define SBSDIO_FUNC1_RFRAMEBCLO 0x1001B
  88. /* Read Frame Byte Count High */
  89. #define SBSDIO_FUNC1_RFRAMEBCHI 0x1001C
  90. /* MesBusyCtl (rev 11) */
  91. #define SBSDIO_FUNC1_MESBUSYCTRL 0x1001D
  92. /* Sdio Core Rev 12 */
  93. #define SBSDIO_FUNC1_WAKEUPCTRL 0x1001E
  94. #define SBSDIO_FUNC1_WCTRL_ALPWAIT_MASK 0x1
  95. #define SBSDIO_FUNC1_WCTRL_ALPWAIT_SHIFT 0
  96. #define SBSDIO_FUNC1_WCTRL_HTWAIT_MASK 0x2
  97. #define SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT 1
  98. #define SBSDIO_FUNC1_SLEEPCSR 0x1001F
  99. #define SBSDIO_FUNC1_SLEEPCSR_KSO_MASK 0x1
  100. #define SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT 0
  101. #define SBSDIO_FUNC1_SLEEPCSR_KSO_EN 1
  102. #define SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK 0x2
  103. #define SBSDIO_FUNC1_SLEEPCSR_DEVON_SHIFT 1
  104. #define SBSDIO_FUNC1_MISC_REG_START 0x10000 /* f1 misc register start */
  105. #define SBSDIO_FUNC1_MISC_REG_LIMIT 0x1001F /* f1 misc register end */
  106. /* function 1 OCP space */
  107. /* sb offset addr is <= 15 bits, 32k */
  108. #define SBSDIO_SB_OFT_ADDR_MASK 0x07FFF
  109. #define SBSDIO_SB_OFT_ADDR_LIMIT 0x08000
  110. /* with b15, maps to 32-bit SB access */
  111. #define SBSDIO_SB_ACCESS_2_4B_FLAG 0x08000
  112. /* Address bits from SBADDR regs */
  113. #define SBSDIO_SBWINDOW_MASK 0xffff8000
  114. #define SDIOH_READ 0 /* Read request */
  115. #define SDIOH_WRITE 1 /* Write request */
  116. #define SDIOH_DATA_FIX 0 /* Fixed addressing */
  117. #define SDIOH_DATA_INC 1 /* Incremental addressing */
  118. /* internal return code */
  119. #define SUCCESS 0
  120. #define ERROR 1
  121. /* Packet alignment for most efficient SDIO (can change based on platform) */
  122. #define BRCMF_SDALIGN (1 << 6)
  123. /* watchdog polling interval */
  124. #define BRCMF_WD_POLL msecs_to_jiffies(10)
  125. /**
  126. * enum brcmf_sdiod_state - the state of the bus.
  127. *
  128. * @BRCMF_SDIOD_DOWN: Device can be accessed, no DPC.
  129. * @BRCMF_SDIOD_DATA: Ready for data transfers, DPC enabled.
  130. * @BRCMF_SDIOD_NOMEDIUM: No medium access to dongle possible.
  131. */
  132. enum brcmf_sdiod_state {
  133. BRCMF_SDIOD_DOWN,
  134. BRCMF_SDIOD_DATA,
  135. BRCMF_SDIOD_NOMEDIUM
  136. };
  137. struct brcmf_sdreg {
  138. int func;
  139. int offset;
  140. int value;
  141. };
  142. struct brcmf_sdio;
  143. struct brcmf_sdiod_freezer;
  144. struct brcmf_sdio_dev {
  145. struct sdio_func *func1;
  146. struct sdio_func *func2;
  147. u32 sbwad; /* Save backplane window address */
  148. struct brcmf_core *cc_core; /* chipcommon core info struct */
  149. struct brcmf_sdio *bus;
  150. struct device *dev;
  151. struct brcmf_bus *bus_if;
  152. struct brcmf_mp_device *settings;
  153. bool oob_irq_requested;
  154. bool sd_irq_requested;
  155. bool irq_en; /* irq enable flags */
  156. spinlock_t irq_en_lock;
  157. bool irq_wake; /* irq wake enable flags */
  158. bool sg_support;
  159. uint max_request_size;
  160. ushort max_segment_count;
  161. uint max_segment_size;
  162. uint txglomsz;
  163. struct sg_table sgtable;
  164. char fw_name[BRCMF_FW_NAME_LEN];
  165. char nvram_name[BRCMF_FW_NAME_LEN];
  166. bool wowl_enabled;
  167. enum brcmf_sdiod_state state;
  168. struct brcmf_sdiod_freezer *freezer;
  169. };
  170. /* sdio core registers */
  171. struct sdpcmd_regs {
  172. u32 corecontrol; /* 0x00, rev8 */
  173. u32 corestatus; /* rev8 */
  174. u32 PAD[1];
  175. u32 biststatus; /* rev8 */
  176. /* PCMCIA access */
  177. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  178. u16 PAD[1];
  179. u16 pcmciamesportalmask; /* rev8 */
  180. u16 PAD[1];
  181. u16 pcmciawrframebc; /* rev8 */
  182. u16 PAD[1];
  183. u16 pcmciaunderflowtimer; /* rev8 */
  184. u16 PAD[1];
  185. /* interrupt */
  186. u32 intstatus; /* 0x020, rev8 */
  187. u32 hostintmask; /* rev8 */
  188. u32 intmask; /* rev8 */
  189. u32 sbintstatus; /* rev8 */
  190. u32 sbintmask; /* rev8 */
  191. u32 funcintmask; /* rev4 */
  192. u32 PAD[2];
  193. u32 tosbmailbox; /* 0x040, rev8 */
  194. u32 tohostmailbox; /* rev8 */
  195. u32 tosbmailboxdata; /* rev8 */
  196. u32 tohostmailboxdata; /* rev8 */
  197. /* synchronized access to registers in SDIO clock domain */
  198. u32 sdioaccess; /* 0x050, rev8 */
  199. u32 PAD[3];
  200. /* PCMCIA frame control */
  201. u8 pcmciaframectrl; /* 0x060, rev8 */
  202. u8 PAD[3];
  203. u8 pcmciawatermark; /* rev8 */
  204. u8 PAD[155];
  205. /* interrupt batching control */
  206. u32 intrcvlazy; /* 0x100, rev8 */
  207. u32 PAD[3];
  208. /* counters */
  209. u32 cmd52rd; /* 0x110, rev8 */
  210. u32 cmd52wr; /* rev8 */
  211. u32 cmd53rd; /* rev8 */
  212. u32 cmd53wr; /* rev8 */
  213. u32 abort; /* rev8 */
  214. u32 datacrcerror; /* rev8 */
  215. u32 rdoutofsync; /* rev8 */
  216. u32 wroutofsync; /* rev8 */
  217. u32 writebusy; /* rev8 */
  218. u32 readwait; /* rev8 */
  219. u32 readterm; /* rev8 */
  220. u32 writeterm; /* rev8 */
  221. u32 PAD[40];
  222. u32 clockctlstatus; /* rev8 */
  223. u32 PAD[7];
  224. u32 PAD[128]; /* DMA engines */
  225. /* SDIO/PCMCIA CIS region */
  226. char cis[512]; /* 0x400-0x5ff, rev6 */
  227. /* PCMCIA function control registers */
  228. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  229. u16 PAD[55];
  230. /* PCMCIA backplane access */
  231. u16 backplanecsr; /* 0x76E, rev6 */
  232. u16 backplaneaddr0; /* rev6 */
  233. u16 backplaneaddr1; /* rev6 */
  234. u16 backplaneaddr2; /* rev6 */
  235. u16 backplaneaddr3; /* rev6 */
  236. u16 backplanedata0; /* rev6 */
  237. u16 backplanedata1; /* rev6 */
  238. u16 backplanedata2; /* rev6 */
  239. u16 backplanedata3; /* rev6 */
  240. u16 PAD[31];
  241. /* sprom "size" & "blank" info */
  242. u16 spromstatus; /* 0x7BE, rev2 */
  243. u32 PAD[464];
  244. u16 PAD[0x80];
  245. };
  246. /* Register/deregister interrupt handler. */
  247. int brcmf_sdiod_intr_register(struct brcmf_sdio_dev *sdiodev);
  248. void brcmf_sdiod_intr_unregister(struct brcmf_sdio_dev *sdiodev);
  249. /* SDIO device register access interface */
  250. /* Accessors for SDIO Function 0 */
  251. #define brcmf_sdiod_func0_rb(sdiodev, addr, r) \
  252. sdio_f0_readb((sdiodev)->func1, (addr), (r))
  253. #define brcmf_sdiod_func0_wb(sdiodev, addr, v, ret) \
  254. sdio_f0_writeb((sdiodev)->func1, (v), (addr), (ret))
  255. /* Accessors for SDIO Function 1 */
  256. #define brcmf_sdiod_readb(sdiodev, addr, r) \
  257. sdio_readb((sdiodev)->func1, (addr), (r))
  258. #define brcmf_sdiod_writeb(sdiodev, addr, v, ret) \
  259. sdio_writeb((sdiodev)->func1, (v), (addr), (ret))
  260. u32 brcmf_sdiod_readl(struct brcmf_sdio_dev *sdiodev, u32 addr, int *ret);
  261. void brcmf_sdiod_writel(struct brcmf_sdio_dev *sdiodev, u32 addr, u32 data,
  262. int *ret);
  263. /* Buffer transfer to/from device (client) core via cmd53.
  264. * fn: function number
  265. * flags: backplane width, address increment, sync/async
  266. * buf: pointer to memory data buffer
  267. * nbytes: number of bytes to transfer to/from buf
  268. * pkt: pointer to packet associated with buf (if any)
  269. * complete: callback function for command completion (async only)
  270. * handle: handle for completion callback (first arg in callback)
  271. * Returns 0 or error code.
  272. * NOTE: Async operation is not currently supported.
  273. */
  274. int brcmf_sdiod_send_pkt(struct brcmf_sdio_dev *sdiodev,
  275. struct sk_buff_head *pktq);
  276. int brcmf_sdiod_send_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes);
  277. int brcmf_sdiod_recv_pkt(struct brcmf_sdio_dev *sdiodev, struct sk_buff *pkt);
  278. int brcmf_sdiod_recv_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes);
  279. int brcmf_sdiod_recv_chain(struct brcmf_sdio_dev *sdiodev,
  280. struct sk_buff_head *pktq, uint totlen);
  281. /* Flags bits */
  282. /* Four-byte target (backplane) width (vs. two-byte) */
  283. #define SDIO_REQ_4BYTE 0x1
  284. /* Fixed address (FIFO) (vs. incrementing address) */
  285. #define SDIO_REQ_FIXED 0x2
  286. /* Read/write to memory block (F1, no FIFO) via CMD53 (sync only).
  287. * rw: read or write (0/1)
  288. * addr: direct SDIO address
  289. * buf: pointer to memory data buffer
  290. * nbytes: number of bytes to transfer to/from buf
  291. * Returns 0 or error code.
  292. */
  293. int brcmf_sdiod_ramrw(struct brcmf_sdio_dev *sdiodev, bool write, u32 address,
  294. u8 *data, uint size);
  295. /* Issue an abort to the specified function */
  296. int brcmf_sdiod_abort(struct brcmf_sdio_dev *sdiodev, struct sdio_func *func);
  297. void brcmf_sdiod_sgtable_alloc(struct brcmf_sdio_dev *sdiodev);
  298. void brcmf_sdiod_change_state(struct brcmf_sdio_dev *sdiodev,
  299. enum brcmf_sdiod_state state);
  300. #ifdef CONFIG_PM_SLEEP
  301. bool brcmf_sdiod_freezing(struct brcmf_sdio_dev *sdiodev);
  302. void brcmf_sdiod_try_freeze(struct brcmf_sdio_dev *sdiodev);
  303. void brcmf_sdiod_freezer_count(struct brcmf_sdio_dev *sdiodev);
  304. void brcmf_sdiod_freezer_uncount(struct brcmf_sdio_dev *sdiodev);
  305. #else
  306. static inline bool brcmf_sdiod_freezing(struct brcmf_sdio_dev *sdiodev)
  307. {
  308. return false;
  309. }
  310. static inline void brcmf_sdiod_try_freeze(struct brcmf_sdio_dev *sdiodev)
  311. {
  312. }
  313. static inline void brcmf_sdiod_freezer_count(struct brcmf_sdio_dev *sdiodev)
  314. {
  315. }
  316. static inline void brcmf_sdiod_freezer_uncount(struct brcmf_sdio_dev *sdiodev)
  317. {
  318. }
  319. #endif /* CONFIG_PM_SLEEP */
  320. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev);
  321. void brcmf_sdio_remove(struct brcmf_sdio *bus);
  322. void brcmf_sdio_isr(struct brcmf_sdio *bus);
  323. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active);
  324. void brcmf_sdio_wowl_config(struct device *dev, bool enabled);
  325. int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep);
  326. void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus);
  327. #endif /* BRCMFMAC_SDIO_H */