ahb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * Copyright (c) 2016-2017 Qualcomm Atheros, Inc. All rights reserved.
  3. * Copyright (c) 2015 The Linux Foundation. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/reset.h>
  22. #include "core.h"
  23. #include "debug.h"
  24. #include "pci.h"
  25. #include "ahb.h"
  26. static const struct of_device_id ath10k_ahb_of_match[] = {
  27. { .compatible = "qcom,ipq4019-wifi",
  28. .data = (void *)ATH10K_HW_QCA4019
  29. },
  30. { }
  31. };
  32. MODULE_DEVICE_TABLE(of, ath10k_ahb_of_match);
  33. #define QCA4019_SRAM_ADDR 0x000C0000
  34. #define QCA4019_SRAM_LEN 0x00040000 /* 256 kb */
  35. static inline struct ath10k_ahb *ath10k_ahb_priv(struct ath10k *ar)
  36. {
  37. return &((struct ath10k_pci *)ar->drv_priv)->ahb[0];
  38. }
  39. static void ath10k_ahb_write32(struct ath10k *ar, u32 offset, u32 value)
  40. {
  41. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  42. iowrite32(value, ar_ahb->mem + offset);
  43. }
  44. static u32 ath10k_ahb_read32(struct ath10k *ar, u32 offset)
  45. {
  46. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  47. return ioread32(ar_ahb->mem + offset);
  48. }
  49. static u32 ath10k_ahb_gcc_read32(struct ath10k *ar, u32 offset)
  50. {
  51. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  52. return ioread32(ar_ahb->gcc_mem + offset);
  53. }
  54. static void ath10k_ahb_tcsr_write32(struct ath10k *ar, u32 offset, u32 value)
  55. {
  56. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  57. iowrite32(value, ar_ahb->tcsr_mem + offset);
  58. }
  59. static u32 ath10k_ahb_tcsr_read32(struct ath10k *ar, u32 offset)
  60. {
  61. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  62. return ioread32(ar_ahb->tcsr_mem + offset);
  63. }
  64. static u32 ath10k_ahb_soc_read32(struct ath10k *ar, u32 addr)
  65. {
  66. return ath10k_ahb_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
  67. }
  68. static int ath10k_ahb_get_num_banks(struct ath10k *ar)
  69. {
  70. if (ar->hw_rev == ATH10K_HW_QCA4019)
  71. return 1;
  72. ath10k_warn(ar, "unknown number of banks, assuming 1\n");
  73. return 1;
  74. }
  75. static int ath10k_ahb_clock_init(struct ath10k *ar)
  76. {
  77. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  78. struct device *dev;
  79. dev = &ar_ahb->pdev->dev;
  80. ar_ahb->cmd_clk = devm_clk_get(dev, "wifi_wcss_cmd");
  81. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk)) {
  82. ath10k_err(ar, "failed to get cmd clk: %ld\n",
  83. PTR_ERR(ar_ahb->cmd_clk));
  84. return ar_ahb->cmd_clk ? PTR_ERR(ar_ahb->cmd_clk) : -ENODEV;
  85. }
  86. ar_ahb->ref_clk = devm_clk_get(dev, "wifi_wcss_ref");
  87. if (IS_ERR_OR_NULL(ar_ahb->ref_clk)) {
  88. ath10k_err(ar, "failed to get ref clk: %ld\n",
  89. PTR_ERR(ar_ahb->ref_clk));
  90. return ar_ahb->ref_clk ? PTR_ERR(ar_ahb->ref_clk) : -ENODEV;
  91. }
  92. ar_ahb->rtc_clk = devm_clk_get(dev, "wifi_wcss_rtc");
  93. if (IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  94. ath10k_err(ar, "failed to get rtc clk: %ld\n",
  95. PTR_ERR(ar_ahb->rtc_clk));
  96. return ar_ahb->rtc_clk ? PTR_ERR(ar_ahb->rtc_clk) : -ENODEV;
  97. }
  98. return 0;
  99. }
  100. static void ath10k_ahb_clock_deinit(struct ath10k *ar)
  101. {
  102. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  103. ar_ahb->cmd_clk = NULL;
  104. ar_ahb->ref_clk = NULL;
  105. ar_ahb->rtc_clk = NULL;
  106. }
  107. static int ath10k_ahb_clock_enable(struct ath10k *ar)
  108. {
  109. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  110. struct device *dev;
  111. int ret;
  112. dev = &ar_ahb->pdev->dev;
  113. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk) ||
  114. IS_ERR_OR_NULL(ar_ahb->ref_clk) ||
  115. IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  116. ath10k_err(ar, "clock(s) is/are not initialized\n");
  117. ret = -EIO;
  118. goto out;
  119. }
  120. ret = clk_prepare_enable(ar_ahb->cmd_clk);
  121. if (ret) {
  122. ath10k_err(ar, "failed to enable cmd clk: %d\n", ret);
  123. goto out;
  124. }
  125. ret = clk_prepare_enable(ar_ahb->ref_clk);
  126. if (ret) {
  127. ath10k_err(ar, "failed to enable ref clk: %d\n", ret);
  128. goto err_cmd_clk_disable;
  129. }
  130. ret = clk_prepare_enable(ar_ahb->rtc_clk);
  131. if (ret) {
  132. ath10k_err(ar, "failed to enable rtc clk: %d\n", ret);
  133. goto err_ref_clk_disable;
  134. }
  135. return 0;
  136. err_ref_clk_disable:
  137. clk_disable_unprepare(ar_ahb->ref_clk);
  138. err_cmd_clk_disable:
  139. clk_disable_unprepare(ar_ahb->cmd_clk);
  140. out:
  141. return ret;
  142. }
  143. static void ath10k_ahb_clock_disable(struct ath10k *ar)
  144. {
  145. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  146. clk_disable_unprepare(ar_ahb->cmd_clk);
  147. clk_disable_unprepare(ar_ahb->ref_clk);
  148. clk_disable_unprepare(ar_ahb->rtc_clk);
  149. }
  150. static int ath10k_ahb_rst_ctrl_init(struct ath10k *ar)
  151. {
  152. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  153. struct device *dev;
  154. dev = &ar_ahb->pdev->dev;
  155. ar_ahb->core_cold_rst = devm_reset_control_get_exclusive(dev,
  156. "wifi_core_cold");
  157. if (IS_ERR(ar_ahb->core_cold_rst)) {
  158. ath10k_err(ar, "failed to get core cold rst ctrl: %ld\n",
  159. PTR_ERR(ar_ahb->core_cold_rst));
  160. return PTR_ERR(ar_ahb->core_cold_rst);
  161. }
  162. ar_ahb->radio_cold_rst = devm_reset_control_get_exclusive(dev,
  163. "wifi_radio_cold");
  164. if (IS_ERR(ar_ahb->radio_cold_rst)) {
  165. ath10k_err(ar, "failed to get radio cold rst ctrl: %ld\n",
  166. PTR_ERR(ar_ahb->radio_cold_rst));
  167. return PTR_ERR(ar_ahb->radio_cold_rst);
  168. }
  169. ar_ahb->radio_warm_rst = devm_reset_control_get_exclusive(dev,
  170. "wifi_radio_warm");
  171. if (IS_ERR(ar_ahb->radio_warm_rst)) {
  172. ath10k_err(ar, "failed to get radio warm rst ctrl: %ld\n",
  173. PTR_ERR(ar_ahb->radio_warm_rst));
  174. return PTR_ERR(ar_ahb->radio_warm_rst);
  175. }
  176. ar_ahb->radio_srif_rst = devm_reset_control_get_exclusive(dev,
  177. "wifi_radio_srif");
  178. if (IS_ERR(ar_ahb->radio_srif_rst)) {
  179. ath10k_err(ar, "failed to get radio srif rst ctrl: %ld\n",
  180. PTR_ERR(ar_ahb->radio_srif_rst));
  181. return PTR_ERR(ar_ahb->radio_srif_rst);
  182. }
  183. ar_ahb->cpu_init_rst = devm_reset_control_get_exclusive(dev,
  184. "wifi_cpu_init");
  185. if (IS_ERR(ar_ahb->cpu_init_rst)) {
  186. ath10k_err(ar, "failed to get cpu init rst ctrl: %ld\n",
  187. PTR_ERR(ar_ahb->cpu_init_rst));
  188. return PTR_ERR(ar_ahb->cpu_init_rst);
  189. }
  190. return 0;
  191. }
  192. static void ath10k_ahb_rst_ctrl_deinit(struct ath10k *ar)
  193. {
  194. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  195. ar_ahb->core_cold_rst = NULL;
  196. ar_ahb->radio_cold_rst = NULL;
  197. ar_ahb->radio_warm_rst = NULL;
  198. ar_ahb->radio_srif_rst = NULL;
  199. ar_ahb->cpu_init_rst = NULL;
  200. }
  201. static int ath10k_ahb_release_reset(struct ath10k *ar)
  202. {
  203. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  204. int ret;
  205. if (IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  206. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  207. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  208. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  209. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  210. return -EINVAL;
  211. }
  212. ret = reset_control_deassert(ar_ahb->radio_cold_rst);
  213. if (ret) {
  214. ath10k_err(ar, "failed to deassert radio cold rst: %d\n", ret);
  215. return ret;
  216. }
  217. ret = reset_control_deassert(ar_ahb->radio_warm_rst);
  218. if (ret) {
  219. ath10k_err(ar, "failed to deassert radio warm rst: %d\n", ret);
  220. return ret;
  221. }
  222. ret = reset_control_deassert(ar_ahb->radio_srif_rst);
  223. if (ret) {
  224. ath10k_err(ar, "failed to deassert radio srif rst: %d\n", ret);
  225. return ret;
  226. }
  227. ret = reset_control_deassert(ar_ahb->cpu_init_rst);
  228. if (ret) {
  229. ath10k_err(ar, "failed to deassert cpu init rst: %d\n", ret);
  230. return ret;
  231. }
  232. return 0;
  233. }
  234. static void ath10k_ahb_halt_axi_bus(struct ath10k *ar, u32 haltreq_reg,
  235. u32 haltack_reg)
  236. {
  237. unsigned long timeout;
  238. u32 val;
  239. /* Issue halt axi bus request */
  240. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  241. val |= AHB_AXI_BUS_HALT_REQ;
  242. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  243. /* Wait for axi bus halted ack */
  244. timeout = jiffies + msecs_to_jiffies(ATH10K_AHB_AXI_BUS_HALT_TIMEOUT);
  245. do {
  246. val = ath10k_ahb_tcsr_read32(ar, haltack_reg);
  247. if (val & AHB_AXI_BUS_HALT_ACK)
  248. break;
  249. mdelay(1);
  250. } while (time_before(jiffies, timeout));
  251. if (!(val & AHB_AXI_BUS_HALT_ACK)) {
  252. ath10k_err(ar, "failed to halt axi bus: %d\n", val);
  253. return;
  254. }
  255. ath10k_dbg(ar, ATH10K_DBG_AHB, "axi bus halted\n");
  256. }
  257. static void ath10k_ahb_halt_chip(struct ath10k *ar)
  258. {
  259. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  260. u32 core_id, glb_cfg_reg, haltreq_reg, haltack_reg;
  261. u32 val;
  262. int ret;
  263. if (IS_ERR_OR_NULL(ar_ahb->core_cold_rst) ||
  264. IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  265. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  266. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  267. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  268. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  269. return;
  270. }
  271. core_id = ath10k_ahb_read32(ar, ATH10K_AHB_WLAN_CORE_ID_REG);
  272. switch (core_id) {
  273. case 0:
  274. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI0_GLB_CFG;
  275. haltreq_reg = ATH10K_AHB_TCSR_WCSS0_HALTREQ;
  276. haltack_reg = ATH10K_AHB_TCSR_WCSS0_HALTACK;
  277. break;
  278. case 1:
  279. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI1_GLB_CFG;
  280. haltreq_reg = ATH10K_AHB_TCSR_WCSS1_HALTREQ;
  281. haltack_reg = ATH10K_AHB_TCSR_WCSS1_HALTACK;
  282. break;
  283. default:
  284. ath10k_err(ar, "invalid core id %d found, skipping reset sequence\n",
  285. core_id);
  286. return;
  287. }
  288. ath10k_ahb_halt_axi_bus(ar, haltreq_reg, haltack_reg);
  289. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  290. val |= TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  291. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  292. ret = reset_control_assert(ar_ahb->core_cold_rst);
  293. if (ret)
  294. ath10k_err(ar, "failed to assert core cold rst: %d\n", ret);
  295. msleep(1);
  296. ret = reset_control_assert(ar_ahb->radio_cold_rst);
  297. if (ret)
  298. ath10k_err(ar, "failed to assert radio cold rst: %d\n", ret);
  299. msleep(1);
  300. ret = reset_control_assert(ar_ahb->radio_warm_rst);
  301. if (ret)
  302. ath10k_err(ar, "failed to assert radio warm rst: %d\n", ret);
  303. msleep(1);
  304. ret = reset_control_assert(ar_ahb->radio_srif_rst);
  305. if (ret)
  306. ath10k_err(ar, "failed to assert radio srif rst: %d\n", ret);
  307. msleep(1);
  308. ret = reset_control_assert(ar_ahb->cpu_init_rst);
  309. if (ret)
  310. ath10k_err(ar, "failed to assert cpu init rst: %d\n", ret);
  311. msleep(10);
  312. /* Clear halt req and core clock disable req before
  313. * deasserting wifi core reset.
  314. */
  315. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  316. val &= ~AHB_AXI_BUS_HALT_REQ;
  317. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  318. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  319. val &= ~TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  320. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  321. ret = reset_control_deassert(ar_ahb->core_cold_rst);
  322. if (ret)
  323. ath10k_err(ar, "failed to deassert core cold rst: %d\n", ret);
  324. ath10k_dbg(ar, ATH10K_DBG_AHB, "core %d reset done\n", core_id);
  325. }
  326. static irqreturn_t ath10k_ahb_interrupt_handler(int irq, void *arg)
  327. {
  328. struct ath10k *ar = arg;
  329. if (!ath10k_pci_irq_pending(ar))
  330. return IRQ_NONE;
  331. ath10k_pci_disable_and_clear_legacy_irq(ar);
  332. ath10k_pci_irq_msi_fw_mask(ar);
  333. napi_schedule(&ar->napi);
  334. return IRQ_HANDLED;
  335. }
  336. static int ath10k_ahb_request_irq_legacy(struct ath10k *ar)
  337. {
  338. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  339. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  340. int ret;
  341. ret = request_irq(ar_ahb->irq,
  342. ath10k_ahb_interrupt_handler,
  343. IRQF_SHARED, "ath10k_ahb", ar);
  344. if (ret) {
  345. ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
  346. ar_ahb->irq, ret);
  347. return ret;
  348. }
  349. ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_LEGACY;
  350. return 0;
  351. }
  352. static void ath10k_ahb_release_irq_legacy(struct ath10k *ar)
  353. {
  354. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  355. free_irq(ar_ahb->irq, ar);
  356. }
  357. static void ath10k_ahb_irq_disable(struct ath10k *ar)
  358. {
  359. ath10k_ce_disable_interrupts(ar);
  360. ath10k_pci_disable_and_clear_legacy_irq(ar);
  361. }
  362. static int ath10k_ahb_resource_init(struct ath10k *ar)
  363. {
  364. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  365. struct platform_device *pdev;
  366. struct device *dev;
  367. struct resource *res;
  368. int ret;
  369. pdev = ar_ahb->pdev;
  370. dev = &pdev->dev;
  371. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  372. if (!res) {
  373. ath10k_err(ar, "failed to get memory resource\n");
  374. ret = -ENXIO;
  375. goto out;
  376. }
  377. ar_ahb->mem = devm_ioremap_resource(&pdev->dev, res);
  378. if (IS_ERR(ar_ahb->mem)) {
  379. ath10k_err(ar, "mem ioremap error\n");
  380. ret = PTR_ERR(ar_ahb->mem);
  381. goto out;
  382. }
  383. ar_ahb->mem_len = resource_size(res);
  384. ar_ahb->gcc_mem = ioremap_nocache(ATH10K_GCC_REG_BASE,
  385. ATH10K_GCC_REG_SIZE);
  386. if (!ar_ahb->gcc_mem) {
  387. ath10k_err(ar, "gcc mem ioremap error\n");
  388. ret = -ENOMEM;
  389. goto err_mem_unmap;
  390. }
  391. ar_ahb->tcsr_mem = ioremap_nocache(ATH10K_TCSR_REG_BASE,
  392. ATH10K_TCSR_REG_SIZE);
  393. if (!ar_ahb->tcsr_mem) {
  394. ath10k_err(ar, "tcsr mem ioremap error\n");
  395. ret = -ENOMEM;
  396. goto err_gcc_mem_unmap;
  397. }
  398. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  399. if (ret) {
  400. ath10k_err(ar, "failed to set 32-bit dma mask: %d\n", ret);
  401. goto err_tcsr_mem_unmap;
  402. }
  403. ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  404. if (ret) {
  405. ath10k_err(ar, "failed to set 32-bit consistent dma: %d\n",
  406. ret);
  407. goto err_tcsr_mem_unmap;
  408. }
  409. ret = ath10k_ahb_clock_init(ar);
  410. if (ret)
  411. goto err_tcsr_mem_unmap;
  412. ret = ath10k_ahb_rst_ctrl_init(ar);
  413. if (ret)
  414. goto err_clock_deinit;
  415. ar_ahb->irq = platform_get_irq_byname(pdev, "legacy");
  416. if (ar_ahb->irq < 0) {
  417. ath10k_err(ar, "failed to get irq number: %d\n", ar_ahb->irq);
  418. ret = ar_ahb->irq;
  419. goto err_clock_deinit;
  420. }
  421. ath10k_dbg(ar, ATH10K_DBG_BOOT, "irq: %d\n", ar_ahb->irq);
  422. ath10k_dbg(ar, ATH10K_DBG_BOOT, "mem: 0x%pK mem_len: %lu gcc mem: 0x%pK tcsr_mem: 0x%pK\n",
  423. ar_ahb->mem, ar_ahb->mem_len,
  424. ar_ahb->gcc_mem, ar_ahb->tcsr_mem);
  425. return 0;
  426. err_clock_deinit:
  427. ath10k_ahb_clock_deinit(ar);
  428. err_tcsr_mem_unmap:
  429. iounmap(ar_ahb->tcsr_mem);
  430. err_gcc_mem_unmap:
  431. ar_ahb->tcsr_mem = NULL;
  432. iounmap(ar_ahb->gcc_mem);
  433. err_mem_unmap:
  434. ar_ahb->gcc_mem = NULL;
  435. devm_iounmap(&pdev->dev, ar_ahb->mem);
  436. out:
  437. ar_ahb->mem = NULL;
  438. return ret;
  439. }
  440. static void ath10k_ahb_resource_deinit(struct ath10k *ar)
  441. {
  442. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  443. struct device *dev;
  444. dev = &ar_ahb->pdev->dev;
  445. if (ar_ahb->mem)
  446. devm_iounmap(dev, ar_ahb->mem);
  447. if (ar_ahb->gcc_mem)
  448. iounmap(ar_ahb->gcc_mem);
  449. if (ar_ahb->tcsr_mem)
  450. iounmap(ar_ahb->tcsr_mem);
  451. ar_ahb->mem = NULL;
  452. ar_ahb->gcc_mem = NULL;
  453. ar_ahb->tcsr_mem = NULL;
  454. ath10k_ahb_clock_deinit(ar);
  455. ath10k_ahb_rst_ctrl_deinit(ar);
  456. }
  457. static int ath10k_ahb_prepare_device(struct ath10k *ar)
  458. {
  459. u32 val;
  460. int ret;
  461. ret = ath10k_ahb_clock_enable(ar);
  462. if (ret) {
  463. ath10k_err(ar, "failed to enable clocks\n");
  464. return ret;
  465. }
  466. /* Clock for the target is supplied from outside of target (ie,
  467. * external clock module controlled by the host). Target needs
  468. * to know what frequency target cpu is configured which is needed
  469. * for target internal use. Read target cpu frequency info from
  470. * gcc register and write into target's scratch register where
  471. * target expects this information.
  472. */
  473. val = ath10k_ahb_gcc_read32(ar, ATH10K_AHB_GCC_FEPLL_PLL_DIV);
  474. ath10k_ahb_write32(ar, ATH10K_AHB_WIFI_SCRATCH_5_REG, val);
  475. ret = ath10k_ahb_release_reset(ar);
  476. if (ret)
  477. goto err_clk_disable;
  478. ath10k_ahb_irq_disable(ar);
  479. ath10k_ahb_write32(ar, FW_INDICATOR_ADDRESS, FW_IND_HOST_READY);
  480. ret = ath10k_pci_wait_for_target_init(ar);
  481. if (ret)
  482. goto err_halt_chip;
  483. return 0;
  484. err_halt_chip:
  485. ath10k_ahb_halt_chip(ar);
  486. err_clk_disable:
  487. ath10k_ahb_clock_disable(ar);
  488. return ret;
  489. }
  490. static int ath10k_ahb_chip_reset(struct ath10k *ar)
  491. {
  492. int ret;
  493. ath10k_ahb_halt_chip(ar);
  494. ath10k_ahb_clock_disable(ar);
  495. ret = ath10k_ahb_prepare_device(ar);
  496. if (ret)
  497. return ret;
  498. return 0;
  499. }
  500. static int ath10k_ahb_wake_target_cpu(struct ath10k *ar)
  501. {
  502. u32 addr, val;
  503. addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
  504. val = ath10k_ahb_read32(ar, addr);
  505. val |= ATH10K_AHB_CORE_CTRL_CPU_INTR_MASK;
  506. ath10k_ahb_write32(ar, addr, val);
  507. return 0;
  508. }
  509. static int ath10k_ahb_hif_start(struct ath10k *ar)
  510. {
  511. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif start\n");
  512. napi_enable(&ar->napi);
  513. ath10k_ce_enable_interrupts(ar);
  514. ath10k_pci_enable_legacy_irq(ar);
  515. ath10k_pci_rx_post(ar);
  516. return 0;
  517. }
  518. static void ath10k_ahb_hif_stop(struct ath10k *ar)
  519. {
  520. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  521. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif stop\n");
  522. ath10k_ahb_irq_disable(ar);
  523. synchronize_irq(ar_ahb->irq);
  524. ath10k_pci_flush(ar);
  525. napi_synchronize(&ar->napi);
  526. napi_disable(&ar->napi);
  527. }
  528. static int ath10k_ahb_hif_power_up(struct ath10k *ar)
  529. {
  530. int ret;
  531. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif power up\n");
  532. ret = ath10k_ahb_chip_reset(ar);
  533. if (ret) {
  534. ath10k_err(ar, "failed to reset chip: %d\n", ret);
  535. goto out;
  536. }
  537. ret = ath10k_pci_init_pipes(ar);
  538. if (ret) {
  539. ath10k_err(ar, "failed to initialize CE: %d\n", ret);
  540. goto out;
  541. }
  542. ret = ath10k_pci_init_config(ar);
  543. if (ret) {
  544. ath10k_err(ar, "failed to setup init config: %d\n", ret);
  545. goto err_ce_deinit;
  546. }
  547. ret = ath10k_ahb_wake_target_cpu(ar);
  548. if (ret) {
  549. ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
  550. goto err_ce_deinit;
  551. }
  552. return 0;
  553. err_ce_deinit:
  554. ath10k_pci_ce_deinit(ar);
  555. out:
  556. return ret;
  557. }
  558. static u32 ath10k_ahb_qca4019_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
  559. {
  560. u32 val = 0, region = addr & 0xfffff;
  561. val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
  562. if (region >= QCA4019_SRAM_ADDR && region <=
  563. (QCA4019_SRAM_ADDR + QCA4019_SRAM_LEN)) {
  564. /* SRAM contents for QCA4019 can be directly accessed and
  565. * no conversions are required
  566. */
  567. val |= region;
  568. } else {
  569. val |= 0x100000 | region;
  570. }
  571. return val;
  572. }
  573. static const struct ath10k_hif_ops ath10k_ahb_hif_ops = {
  574. .tx_sg = ath10k_pci_hif_tx_sg,
  575. .diag_read = ath10k_pci_hif_diag_read,
  576. .diag_write = ath10k_pci_diag_write_mem,
  577. .exchange_bmi_msg = ath10k_pci_hif_exchange_bmi_msg,
  578. .start = ath10k_ahb_hif_start,
  579. .stop = ath10k_ahb_hif_stop,
  580. .map_service_to_pipe = ath10k_pci_hif_map_service_to_pipe,
  581. .get_default_pipe = ath10k_pci_hif_get_default_pipe,
  582. .send_complete_check = ath10k_pci_hif_send_complete_check,
  583. .get_free_queue_number = ath10k_pci_hif_get_free_queue_number,
  584. .power_up = ath10k_ahb_hif_power_up,
  585. .power_down = ath10k_pci_hif_power_down,
  586. .read32 = ath10k_ahb_read32,
  587. .write32 = ath10k_ahb_write32,
  588. };
  589. static const struct ath10k_bus_ops ath10k_ahb_bus_ops = {
  590. .read32 = ath10k_ahb_read32,
  591. .write32 = ath10k_ahb_write32,
  592. .get_num_banks = ath10k_ahb_get_num_banks,
  593. };
  594. static int ath10k_ahb_probe(struct platform_device *pdev)
  595. {
  596. struct ath10k *ar;
  597. struct ath10k_ahb *ar_ahb;
  598. struct ath10k_pci *ar_pci;
  599. const struct of_device_id *of_id;
  600. enum ath10k_hw_rev hw_rev;
  601. size_t size;
  602. int ret;
  603. u32 chip_id;
  604. of_id = of_match_device(ath10k_ahb_of_match, &pdev->dev);
  605. if (!of_id) {
  606. dev_err(&pdev->dev, "failed to find matching device tree id\n");
  607. return -EINVAL;
  608. }
  609. hw_rev = (enum ath10k_hw_rev)of_id->data;
  610. size = sizeof(*ar_pci) + sizeof(*ar_ahb);
  611. ar = ath10k_core_create(size, &pdev->dev, ATH10K_BUS_AHB,
  612. hw_rev, &ath10k_ahb_hif_ops);
  613. if (!ar) {
  614. dev_err(&pdev->dev, "failed to allocate core\n");
  615. return -ENOMEM;
  616. }
  617. ath10k_dbg(ar, ATH10K_DBG_BOOT, "ahb probe\n");
  618. ar_pci = ath10k_pci_priv(ar);
  619. ar_ahb = ath10k_ahb_priv(ar);
  620. ar_ahb->pdev = pdev;
  621. platform_set_drvdata(pdev, ar);
  622. ret = ath10k_ahb_resource_init(ar);
  623. if (ret)
  624. goto err_core_destroy;
  625. ar->dev_id = 0;
  626. ar_pci->mem = ar_ahb->mem;
  627. ar_pci->mem_len = ar_ahb->mem_len;
  628. ar_pci->ar = ar;
  629. ar_pci->ce.bus_ops = &ath10k_ahb_bus_ops;
  630. ar_pci->targ_cpu_to_ce_addr = ath10k_ahb_qca4019_targ_cpu_to_ce_addr;
  631. ar->ce_priv = &ar_pci->ce;
  632. ret = ath10k_pci_setup_resource(ar);
  633. if (ret) {
  634. ath10k_err(ar, "failed to setup resource: %d\n", ret);
  635. goto err_resource_deinit;
  636. }
  637. ath10k_pci_init_napi(ar);
  638. ret = ath10k_ahb_request_irq_legacy(ar);
  639. if (ret)
  640. goto err_free_pipes;
  641. ret = ath10k_ahb_prepare_device(ar);
  642. if (ret)
  643. goto err_free_irq;
  644. ath10k_pci_ce_deinit(ar);
  645. chip_id = ath10k_ahb_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
  646. if (chip_id == 0xffffffff) {
  647. ath10k_err(ar, "failed to get chip id\n");
  648. ret = -ENODEV;
  649. goto err_halt_device;
  650. }
  651. ret = ath10k_core_register(ar, chip_id);
  652. if (ret) {
  653. ath10k_err(ar, "failed to register driver core: %d\n", ret);
  654. goto err_halt_device;
  655. }
  656. return 0;
  657. err_halt_device:
  658. ath10k_ahb_halt_chip(ar);
  659. ath10k_ahb_clock_disable(ar);
  660. err_free_irq:
  661. ath10k_ahb_release_irq_legacy(ar);
  662. err_free_pipes:
  663. ath10k_pci_free_pipes(ar);
  664. err_resource_deinit:
  665. ath10k_ahb_resource_deinit(ar);
  666. err_core_destroy:
  667. ath10k_core_destroy(ar);
  668. platform_set_drvdata(pdev, NULL);
  669. return ret;
  670. }
  671. static int ath10k_ahb_remove(struct platform_device *pdev)
  672. {
  673. struct ath10k *ar = platform_get_drvdata(pdev);
  674. struct ath10k_ahb *ar_ahb;
  675. if (!ar)
  676. return -EINVAL;
  677. ar_ahb = ath10k_ahb_priv(ar);
  678. if (!ar_ahb)
  679. return -EINVAL;
  680. ath10k_dbg(ar, ATH10K_DBG_AHB, "ahb remove\n");
  681. ath10k_core_unregister(ar);
  682. ath10k_ahb_irq_disable(ar);
  683. ath10k_ahb_release_irq_legacy(ar);
  684. ath10k_pci_release_resource(ar);
  685. ath10k_ahb_halt_chip(ar);
  686. ath10k_ahb_clock_disable(ar);
  687. ath10k_ahb_resource_deinit(ar);
  688. ath10k_core_destroy(ar);
  689. platform_set_drvdata(pdev, NULL);
  690. return 0;
  691. }
  692. static struct platform_driver ath10k_ahb_driver = {
  693. .driver = {
  694. .name = "ath10k_ahb",
  695. .of_match_table = ath10k_ahb_of_match,
  696. },
  697. .probe = ath10k_ahb_probe,
  698. .remove = ath10k_ahb_remove,
  699. };
  700. int ath10k_ahb_init(void)
  701. {
  702. int ret;
  703. ret = platform_driver_register(&ath10k_ahb_driver);
  704. if (ret)
  705. printk(KERN_ERR "failed to register ath10k ahb driver: %d\n",
  706. ret);
  707. return ret;
  708. }
  709. void ath10k_ahb_exit(void)
  710. {
  711. platform_driver_unregister(&ath10k_ahb_driver);
  712. }