dp83tc811.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Texas Instruments DP83TC811 PHY
  4. *
  5. * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
  6. *
  7. */
  8. #include <linux/ethtool.h>
  9. #include <linux/etherdevice.h>
  10. #include <linux/kernel.h>
  11. #include <linux/mii.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/phy.h>
  15. #include <linux/netdevice.h>
  16. #define DP83TC811_PHY_ID 0x2000a253
  17. #define DP83811_DEVADDR 0x1f
  18. #define MII_DP83811_SGMII_CTRL 0x09
  19. #define MII_DP83811_INT_STAT1 0x12
  20. #define MII_DP83811_INT_STAT2 0x13
  21. #define MII_DP83811_RESET_CTRL 0x1f
  22. #define DP83811_HW_RESET BIT(15)
  23. #define DP83811_SW_RESET BIT(14)
  24. /* INT_STAT1 bits */
  25. #define DP83811_RX_ERR_HF_INT_EN BIT(0)
  26. #define DP83811_MS_TRAINING_INT_EN BIT(1)
  27. #define DP83811_ANEG_COMPLETE_INT_EN BIT(2)
  28. #define DP83811_ESD_EVENT_INT_EN BIT(3)
  29. #define DP83811_WOL_INT_EN BIT(4)
  30. #define DP83811_LINK_STAT_INT_EN BIT(5)
  31. #define DP83811_ENERGY_DET_INT_EN BIT(6)
  32. #define DP83811_LINK_QUAL_INT_EN BIT(7)
  33. /* INT_STAT2 bits */
  34. #define DP83811_JABBER_DET_INT_EN BIT(0)
  35. #define DP83811_POLARITY_INT_EN BIT(1)
  36. #define DP83811_SLEEP_MODE_INT_EN BIT(2)
  37. #define DP83811_OVERTEMP_INT_EN BIT(3)
  38. #define DP83811_OVERVOLTAGE_INT_EN BIT(6)
  39. #define DP83811_UNDERVOLTAGE_INT_EN BIT(7)
  40. #define MII_DP83811_RXSOP1 0x04a5
  41. #define MII_DP83811_RXSOP2 0x04a6
  42. #define MII_DP83811_RXSOP3 0x04a7
  43. /* WoL Registers */
  44. #define MII_DP83811_WOL_CFG 0x04a0
  45. #define MII_DP83811_WOL_STAT 0x04a1
  46. #define MII_DP83811_WOL_DA1 0x04a2
  47. #define MII_DP83811_WOL_DA2 0x04a3
  48. #define MII_DP83811_WOL_DA3 0x04a4
  49. /* WoL bits */
  50. #define DP83811_WOL_MAGIC_EN BIT(0)
  51. #define DP83811_WOL_SECURE_ON BIT(5)
  52. #define DP83811_WOL_EN BIT(7)
  53. #define DP83811_WOL_INDICATION_SEL BIT(8)
  54. #define DP83811_WOL_CLR_INDICATION BIT(11)
  55. /* SGMII CTRL bits */
  56. #define DP83811_TDR_AUTO BIT(8)
  57. #define DP83811_SGMII_EN BIT(12)
  58. #define DP83811_SGMII_AUTO_NEG_EN BIT(13)
  59. #define DP83811_SGMII_TX_ERR_DIS BIT(14)
  60. #define DP83811_SGMII_SOFT_RESET BIT(15)
  61. static int dp83811_ack_interrupt(struct phy_device *phydev)
  62. {
  63. int err;
  64. err = phy_read(phydev, MII_DP83811_INT_STAT1);
  65. if (err < 0)
  66. return err;
  67. err = phy_read(phydev, MII_DP83811_INT_STAT2);
  68. if (err < 0)
  69. return err;
  70. return 0;
  71. }
  72. static int dp83811_set_wol(struct phy_device *phydev,
  73. struct ethtool_wolinfo *wol)
  74. {
  75. struct net_device *ndev = phydev->attached_dev;
  76. const u8 *mac;
  77. u16 value;
  78. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
  79. mac = (const u8 *)ndev->dev_addr;
  80. if (!is_valid_ether_addr(mac))
  81. return -EINVAL;
  82. /* MAC addresses start with byte 5, but stored in mac[0].
  83. * 811 PHYs store bytes 4|5, 2|3, 0|1
  84. */
  85. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA1,
  86. (mac[1] << 8) | mac[0]);
  87. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA2,
  88. (mac[3] << 8) | mac[2]);
  89. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA3,
  90. (mac[5] << 8) | mac[4]);
  91. value = phy_read_mmd(phydev, DP83811_DEVADDR,
  92. MII_DP83811_WOL_CFG);
  93. if (wol->wolopts & WAKE_MAGIC)
  94. value |= DP83811_WOL_MAGIC_EN;
  95. else
  96. value &= ~DP83811_WOL_MAGIC_EN;
  97. if (wol->wolopts & WAKE_MAGICSECURE) {
  98. phy_write_mmd(phydev, DP83811_DEVADDR,
  99. MII_DP83811_RXSOP1,
  100. (wol->sopass[1] << 8) | wol->sopass[0]);
  101. phy_write_mmd(phydev, DP83811_DEVADDR,
  102. MII_DP83811_RXSOP2,
  103. (wol->sopass[3] << 8) | wol->sopass[2]);
  104. phy_write_mmd(phydev, DP83811_DEVADDR,
  105. MII_DP83811_RXSOP3,
  106. (wol->sopass[5] << 8) | wol->sopass[4]);
  107. value |= DP83811_WOL_SECURE_ON;
  108. } else {
  109. value &= ~DP83811_WOL_SECURE_ON;
  110. }
  111. value |= (DP83811_WOL_EN | DP83811_WOL_INDICATION_SEL |
  112. DP83811_WOL_CLR_INDICATION);
  113. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG,
  114. value);
  115. } else {
  116. value = phy_read_mmd(phydev, DP83811_DEVADDR,
  117. MII_DP83811_WOL_CFG);
  118. value &= ~DP83811_WOL_EN;
  119. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG,
  120. value);
  121. }
  122. return 0;
  123. }
  124. static void dp83811_get_wol(struct phy_device *phydev,
  125. struct ethtool_wolinfo *wol)
  126. {
  127. u16 sopass_val;
  128. int value;
  129. wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE);
  130. wol->wolopts = 0;
  131. value = phy_read_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG);
  132. if (value & DP83811_WOL_MAGIC_EN)
  133. wol->wolopts |= WAKE_MAGIC;
  134. if (value & DP83811_WOL_SECURE_ON) {
  135. sopass_val = phy_read_mmd(phydev, DP83811_DEVADDR,
  136. MII_DP83811_RXSOP1);
  137. wol->sopass[0] = (sopass_val & 0xff);
  138. wol->sopass[1] = (sopass_val >> 8);
  139. sopass_val = phy_read_mmd(phydev, DP83811_DEVADDR,
  140. MII_DP83811_RXSOP2);
  141. wol->sopass[2] = (sopass_val & 0xff);
  142. wol->sopass[3] = (sopass_val >> 8);
  143. sopass_val = phy_read_mmd(phydev, DP83811_DEVADDR,
  144. MII_DP83811_RXSOP3);
  145. wol->sopass[4] = (sopass_val & 0xff);
  146. wol->sopass[5] = (sopass_val >> 8);
  147. wol->wolopts |= WAKE_MAGICSECURE;
  148. }
  149. /* WoL is not enabled so set wolopts to 0 */
  150. if (!(value & DP83811_WOL_EN))
  151. wol->wolopts = 0;
  152. }
  153. static int dp83811_config_intr(struct phy_device *phydev)
  154. {
  155. int misr_status, err;
  156. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  157. misr_status = phy_read(phydev, MII_DP83811_INT_STAT1);
  158. if (misr_status < 0)
  159. return misr_status;
  160. misr_status |= (DP83811_RX_ERR_HF_INT_EN |
  161. DP83811_MS_TRAINING_INT_EN |
  162. DP83811_ANEG_COMPLETE_INT_EN |
  163. DP83811_ESD_EVENT_INT_EN |
  164. DP83811_WOL_INT_EN |
  165. DP83811_LINK_STAT_INT_EN |
  166. DP83811_ENERGY_DET_INT_EN |
  167. DP83811_LINK_QUAL_INT_EN);
  168. err = phy_write(phydev, MII_DP83811_INT_STAT1, misr_status);
  169. if (err < 0)
  170. return err;
  171. misr_status = phy_read(phydev, MII_DP83811_INT_STAT2);
  172. if (misr_status < 0)
  173. return misr_status;
  174. misr_status |= (DP83811_JABBER_DET_INT_EN |
  175. DP83811_POLARITY_INT_EN |
  176. DP83811_SLEEP_MODE_INT_EN |
  177. DP83811_OVERTEMP_INT_EN |
  178. DP83811_OVERVOLTAGE_INT_EN |
  179. DP83811_UNDERVOLTAGE_INT_EN);
  180. err = phy_write(phydev, MII_DP83811_INT_STAT2, misr_status);
  181. } else {
  182. err = phy_write(phydev, MII_DP83811_INT_STAT1, 0);
  183. if (err < 0)
  184. return err;
  185. err = phy_write(phydev, MII_DP83811_INT_STAT1, 0);
  186. }
  187. return err;
  188. }
  189. static int dp83811_config_aneg(struct phy_device *phydev)
  190. {
  191. int value, err;
  192. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  193. value = phy_read(phydev, MII_DP83811_SGMII_CTRL);
  194. if (phydev->autoneg == AUTONEG_ENABLE) {
  195. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  196. (DP83811_SGMII_AUTO_NEG_EN | value));
  197. if (err < 0)
  198. return err;
  199. } else {
  200. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  201. (~DP83811_SGMII_AUTO_NEG_EN & value));
  202. if (err < 0)
  203. return err;
  204. }
  205. }
  206. return genphy_config_aneg(phydev);
  207. }
  208. static int dp83811_config_init(struct phy_device *phydev)
  209. {
  210. int value, err;
  211. err = genphy_config_init(phydev);
  212. if (err < 0)
  213. return err;
  214. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  215. value = phy_read(phydev, MII_DP83811_SGMII_CTRL);
  216. if (!(value & DP83811_SGMII_EN)) {
  217. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  218. (DP83811_SGMII_EN | value));
  219. if (err < 0)
  220. return err;
  221. } else {
  222. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  223. (~DP83811_SGMII_EN & value));
  224. if (err < 0)
  225. return err;
  226. }
  227. }
  228. value = DP83811_WOL_MAGIC_EN | DP83811_WOL_SECURE_ON | DP83811_WOL_EN;
  229. return phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG,
  230. value);
  231. }
  232. static int dp83811_phy_reset(struct phy_device *phydev)
  233. {
  234. int err;
  235. err = phy_write(phydev, MII_DP83811_RESET_CTRL, DP83811_HW_RESET);
  236. if (err < 0)
  237. return err;
  238. return 0;
  239. }
  240. static int dp83811_suspend(struct phy_device *phydev)
  241. {
  242. int value;
  243. value = phy_read_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG);
  244. if (!(value & DP83811_WOL_EN))
  245. genphy_suspend(phydev);
  246. return 0;
  247. }
  248. static int dp83811_resume(struct phy_device *phydev)
  249. {
  250. int value;
  251. genphy_resume(phydev);
  252. value = phy_read_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG);
  253. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG, value |
  254. DP83811_WOL_CLR_INDICATION);
  255. return 0;
  256. }
  257. static struct phy_driver dp83811_driver[] = {
  258. {
  259. .phy_id = DP83TC811_PHY_ID,
  260. .phy_id_mask = 0xfffffff0,
  261. .name = "TI DP83TC811",
  262. .features = PHY_BASIC_FEATURES,
  263. .flags = PHY_HAS_INTERRUPT,
  264. .config_init = dp83811_config_init,
  265. .config_aneg = dp83811_config_aneg,
  266. .soft_reset = dp83811_phy_reset,
  267. .get_wol = dp83811_get_wol,
  268. .set_wol = dp83811_set_wol,
  269. .ack_interrupt = dp83811_ack_interrupt,
  270. .config_intr = dp83811_config_intr,
  271. .suspend = dp83811_suspend,
  272. .resume = dp83811_resume,
  273. },
  274. };
  275. module_phy_driver(dp83811_driver);
  276. static struct mdio_device_id __maybe_unused dp83811_tbl[] = {
  277. { DP83TC811_PHY_ID, 0xfffffff0 },
  278. { },
  279. };
  280. MODULE_DEVICE_TABLE(mdio, dp83811_tbl);
  281. MODULE_DESCRIPTION("Texas Instruments DP83TC811 PHY driver");
  282. MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
  283. MODULE_LICENSE("GPL");