dp83867.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * Driver for the Texas Instruments DP83867 PHY
  3. *
  4. * Copyright (C) 2015 Texas Instruments Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/ethtool.h>
  16. #include <linux/kernel.h>
  17. #include <linux/mii.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/phy.h>
  21. #include <dt-bindings/net/ti-dp83867.h>
  22. #define DP83867_PHY_ID 0x2000a231
  23. #define DP83867_DEVADDR 0x1f
  24. #define MII_DP83867_PHYCTRL 0x10
  25. #define MII_DP83867_MICR 0x12
  26. #define MII_DP83867_ISR 0x13
  27. #define DP83867_CTRL 0x1f
  28. #define DP83867_CFG3 0x1e
  29. /* Extended Registers */
  30. #define DP83867_CFG4 0x0031
  31. #define DP83867_RGMIICTL 0x0032
  32. #define DP83867_STRAP_STS1 0x006E
  33. #define DP83867_RGMIIDCTL 0x0086
  34. #define DP83867_IO_MUX_CFG 0x0170
  35. #define DP83867_SW_RESET BIT(15)
  36. #define DP83867_SW_RESTART BIT(14)
  37. /* MICR Interrupt bits */
  38. #define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
  39. #define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
  40. #define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
  41. #define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
  42. #define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
  43. #define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
  44. #define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
  45. #define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
  46. #define MII_DP83867_MICR_WOL_INT_EN BIT(3)
  47. #define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
  48. #define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
  49. #define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
  50. /* RGMIICTL bits */
  51. #define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
  52. #define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
  53. /* STRAP_STS1 bits */
  54. #define DP83867_STRAP_STS1_RESERVED BIT(11)
  55. /* PHY CTRL bits */
  56. #define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
  57. #define DP83867_PHYCR_FIFO_DEPTH_MASK (3 << 14)
  58. #define DP83867_PHYCR_RESERVED_MASK BIT(11)
  59. /* RGMIIDCTL bits */
  60. #define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
  61. /* IO_MUX_CFG bits */
  62. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
  63. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
  64. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
  65. #define DP83867_IO_MUX_CFG_CLK_O_SEL_MASK (0x1f << 8)
  66. #define DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
  67. /* CFG4 bits */
  68. #define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
  69. enum {
  70. DP83867_PORT_MIRROING_KEEP,
  71. DP83867_PORT_MIRROING_EN,
  72. DP83867_PORT_MIRROING_DIS,
  73. };
  74. struct dp83867_private {
  75. int rx_id_delay;
  76. int tx_id_delay;
  77. int fifo_depth;
  78. int io_impedance;
  79. int port_mirroring;
  80. bool rxctrl_strap_quirk;
  81. int clk_output_sel;
  82. };
  83. static int dp83867_ack_interrupt(struct phy_device *phydev)
  84. {
  85. int err = phy_read(phydev, MII_DP83867_ISR);
  86. if (err < 0)
  87. return err;
  88. return 0;
  89. }
  90. static int dp83867_config_intr(struct phy_device *phydev)
  91. {
  92. int micr_status;
  93. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  94. micr_status = phy_read(phydev, MII_DP83867_MICR);
  95. if (micr_status < 0)
  96. return micr_status;
  97. micr_status |=
  98. (MII_DP83867_MICR_AN_ERR_INT_EN |
  99. MII_DP83867_MICR_SPEED_CHNG_INT_EN |
  100. MII_DP83867_MICR_AUTONEG_COMP_INT_EN |
  101. MII_DP83867_MICR_LINK_STS_CHNG_INT_EN |
  102. MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN |
  103. MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN);
  104. return phy_write(phydev, MII_DP83867_MICR, micr_status);
  105. }
  106. micr_status = 0x0;
  107. return phy_write(phydev, MII_DP83867_MICR, micr_status);
  108. }
  109. static int dp83867_config_port_mirroring(struct phy_device *phydev)
  110. {
  111. struct dp83867_private *dp83867 =
  112. (struct dp83867_private *)phydev->priv;
  113. u16 val;
  114. val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
  115. if (dp83867->port_mirroring == DP83867_PORT_MIRROING_EN)
  116. val |= DP83867_CFG4_PORT_MIRROR_EN;
  117. else
  118. val &= ~DP83867_CFG4_PORT_MIRROR_EN;
  119. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
  120. return 0;
  121. }
  122. #ifdef CONFIG_OF_MDIO
  123. static int dp83867_of_init(struct phy_device *phydev)
  124. {
  125. struct dp83867_private *dp83867 = phydev->priv;
  126. struct device *dev = &phydev->mdio.dev;
  127. struct device_node *of_node = dev->of_node;
  128. int ret;
  129. if (!of_node)
  130. return -ENODEV;
  131. dp83867->io_impedance = -EINVAL;
  132. /* Optional configuration */
  133. ret = of_property_read_u32(of_node, "ti,clk-output-sel",
  134. &dp83867->clk_output_sel);
  135. if (ret || dp83867->clk_output_sel > DP83867_CLK_O_SEL_REF_CLK)
  136. /* Keep the default value if ti,clk-output-sel is not set
  137. * or too high
  138. */
  139. dp83867->clk_output_sel = DP83867_CLK_O_SEL_REF_CLK;
  140. if (of_property_read_bool(of_node, "ti,max-output-impedance"))
  141. dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
  142. else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
  143. dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
  144. dp83867->rxctrl_strap_quirk = of_property_read_bool(of_node,
  145. "ti,dp83867-rxctrl-strap-quirk");
  146. ret = of_property_read_u32(of_node, "ti,rx-internal-delay",
  147. &dp83867->rx_id_delay);
  148. if (ret &&
  149. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  150. phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID))
  151. return ret;
  152. ret = of_property_read_u32(of_node, "ti,tx-internal-delay",
  153. &dp83867->tx_id_delay);
  154. if (ret &&
  155. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  156. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID))
  157. return ret;
  158. if (of_property_read_bool(of_node, "enet-phy-lane-swap"))
  159. dp83867->port_mirroring = DP83867_PORT_MIRROING_EN;
  160. if (of_property_read_bool(of_node, "enet-phy-lane-no-swap"))
  161. dp83867->port_mirroring = DP83867_PORT_MIRROING_DIS;
  162. return of_property_read_u32(of_node, "ti,fifo-depth",
  163. &dp83867->fifo_depth);
  164. }
  165. #else
  166. static int dp83867_of_init(struct phy_device *phydev)
  167. {
  168. return 0;
  169. }
  170. #endif /* CONFIG_OF_MDIO */
  171. static int dp83867_config_init(struct phy_device *phydev)
  172. {
  173. struct dp83867_private *dp83867;
  174. int ret, val, bs;
  175. u16 delay;
  176. if (!phydev->priv) {
  177. dp83867 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83867),
  178. GFP_KERNEL);
  179. if (!dp83867)
  180. return -ENOMEM;
  181. phydev->priv = dp83867;
  182. ret = dp83867_of_init(phydev);
  183. if (ret)
  184. return ret;
  185. } else {
  186. dp83867 = (struct dp83867_private *)phydev->priv;
  187. }
  188. /* RX_DV/RX_CTRL strapped in mode 1 or mode 2 workaround */
  189. if (dp83867->rxctrl_strap_quirk) {
  190. val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
  191. val &= ~BIT(7);
  192. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
  193. }
  194. if (phy_interface_is_rgmii(phydev)) {
  195. val = phy_read(phydev, MII_DP83867_PHYCTRL);
  196. if (val < 0)
  197. return val;
  198. val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
  199. val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
  200. /* The code below checks if "port mirroring" N/A MODE4 has been
  201. * enabled during power on bootstrap.
  202. *
  203. * Such N/A mode enabled by mistake can put PHY IC in some
  204. * internal testing mode and disable RGMII transmission.
  205. *
  206. * In this particular case one needs to check STRAP_STS1
  207. * register's bit 11 (marked as RESERVED).
  208. */
  209. bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
  210. if (bs & DP83867_STRAP_STS1_RESERVED)
  211. val &= ~DP83867_PHYCR_RESERVED_MASK;
  212. ret = phy_write(phydev, MII_DP83867_PHYCTRL, val);
  213. if (ret)
  214. return ret;
  215. }
  216. if ((phydev->interface >= PHY_INTERFACE_MODE_RGMII_ID) &&
  217. (phydev->interface <= PHY_INTERFACE_MODE_RGMII_RXID)) {
  218. val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL);
  219. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  220. val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
  221. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  222. val |= DP83867_RGMII_TX_CLK_DELAY_EN;
  223. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  224. val |= DP83867_RGMII_RX_CLK_DELAY_EN;
  225. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
  226. delay = (dp83867->rx_id_delay |
  227. (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
  228. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIIDCTL,
  229. delay);
  230. if (dp83867->io_impedance >= 0) {
  231. val = phy_read_mmd(phydev, DP83867_DEVADDR,
  232. DP83867_IO_MUX_CFG);
  233. val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
  234. val |= dp83867->io_impedance &
  235. DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
  236. phy_write_mmd(phydev, DP83867_DEVADDR,
  237. DP83867_IO_MUX_CFG, val);
  238. }
  239. }
  240. /* Enable Interrupt output INT_OE in CFG3 register */
  241. if (phy_interrupt_is_valid(phydev)) {
  242. val = phy_read(phydev, DP83867_CFG3);
  243. val |= BIT(7);
  244. phy_write(phydev, DP83867_CFG3, val);
  245. }
  246. if (dp83867->port_mirroring != DP83867_PORT_MIRROING_KEEP)
  247. dp83867_config_port_mirroring(phydev);
  248. /* Clock output selection if muxing property is set */
  249. if (dp83867->clk_output_sel != DP83867_CLK_O_SEL_REF_CLK) {
  250. val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_IO_MUX_CFG);
  251. val &= ~DP83867_IO_MUX_CFG_CLK_O_SEL_MASK;
  252. val |= (dp83867->clk_output_sel << DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT);
  253. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_IO_MUX_CFG, val);
  254. }
  255. return 0;
  256. }
  257. static int dp83867_phy_reset(struct phy_device *phydev)
  258. {
  259. int err;
  260. err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET);
  261. if (err < 0)
  262. return err;
  263. return dp83867_config_init(phydev);
  264. }
  265. static struct phy_driver dp83867_driver[] = {
  266. {
  267. .phy_id = DP83867_PHY_ID,
  268. .phy_id_mask = 0xfffffff0,
  269. .name = "TI DP83867",
  270. .features = PHY_GBIT_FEATURES,
  271. .flags = PHY_HAS_INTERRUPT,
  272. .config_init = dp83867_config_init,
  273. .soft_reset = dp83867_phy_reset,
  274. /* IRQ related */
  275. .ack_interrupt = dp83867_ack_interrupt,
  276. .config_intr = dp83867_config_intr,
  277. .suspend = genphy_suspend,
  278. .resume = genphy_resume,
  279. },
  280. };
  281. module_phy_driver(dp83867_driver);
  282. static struct mdio_device_id __maybe_unused dp83867_tbl[] = {
  283. { DP83867_PHY_ID, 0xfffffff0 },
  284. { }
  285. };
  286. MODULE_DEVICE_TABLE(mdio, dp83867_tbl);
  287. MODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver");
  288. MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
  289. MODULE_LICENSE("GPL");