at803x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * drivers/net/phy/at803x.c
  3. *
  4. * Driver for Atheros 803x PHY
  5. *
  6. * Author: Matus Ujhelyi <ujhelyi.m@gmail.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/phy.h>
  14. #include <linux/module.h>
  15. #include <linux/string.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/gpio/consumer.h>
  20. #define AT803X_INTR_ENABLE 0x12
  21. #define AT803X_INTR_ENABLE_AUTONEG_ERR BIT(15)
  22. #define AT803X_INTR_ENABLE_SPEED_CHANGED BIT(14)
  23. #define AT803X_INTR_ENABLE_DUPLEX_CHANGED BIT(13)
  24. #define AT803X_INTR_ENABLE_PAGE_RECEIVED BIT(12)
  25. #define AT803X_INTR_ENABLE_LINK_FAIL BIT(11)
  26. #define AT803X_INTR_ENABLE_LINK_SUCCESS BIT(10)
  27. #define AT803X_INTR_ENABLE_WIRESPEED_DOWNGRADE BIT(5)
  28. #define AT803X_INTR_ENABLE_POLARITY_CHANGED BIT(1)
  29. #define AT803X_INTR_ENABLE_WOL BIT(0)
  30. #define AT803X_INTR_STATUS 0x13
  31. #define AT803X_SMART_SPEED 0x14
  32. #define AT803X_LED_CONTROL 0x18
  33. #define AT803X_DEVICE_ADDR 0x03
  34. #define AT803X_LOC_MAC_ADDR_0_15_OFFSET 0x804C
  35. #define AT803X_LOC_MAC_ADDR_16_31_OFFSET 0x804B
  36. #define AT803X_LOC_MAC_ADDR_32_47_OFFSET 0x804A
  37. #define AT803X_MMD_ACCESS_CONTROL 0x0D
  38. #define AT803X_MMD_ACCESS_CONTROL_DATA 0x0E
  39. #define AT803X_FUNC_DATA 0x4003
  40. #define AT803X_REG_CHIP_CONFIG 0x1f
  41. #define AT803X_BT_BX_REG_SEL 0x8000
  42. #define AT803X_DEBUG_ADDR 0x1D
  43. #define AT803X_DEBUG_DATA 0x1E
  44. #define AT803X_MODE_CFG_MASK 0x0F
  45. #define AT803X_MODE_CFG_SGMII 0x01
  46. #define AT803X_PSSR 0x11 /*PHY-Specific Status Register*/
  47. #define AT803X_PSSR_MR_AN_COMPLETE 0x0200
  48. #define AT803X_DEBUG_REG_0 0x00
  49. #define AT803X_DEBUG_RX_CLK_DLY_EN BIT(15)
  50. #define AT803X_DEBUG_REG_5 0x05
  51. #define AT803X_DEBUG_TX_CLK_DLY_EN BIT(8)
  52. #define ATH8030_PHY_ID 0x004dd076
  53. #define ATH8031_PHY_ID 0x004dd074
  54. #define ATH8035_PHY_ID 0x004dd072
  55. #define AT803X_PHY_ID_MASK 0xffffffef
  56. MODULE_DESCRIPTION("Atheros 803x PHY driver");
  57. MODULE_AUTHOR("Matus Ujhelyi");
  58. MODULE_LICENSE("GPL");
  59. struct at803x_priv {
  60. bool phy_reset:1;
  61. };
  62. struct at803x_context {
  63. u16 bmcr;
  64. u16 advertise;
  65. u16 control1000;
  66. u16 int_enable;
  67. u16 smart_speed;
  68. u16 led_control;
  69. };
  70. static int at803x_debug_reg_read(struct phy_device *phydev, u16 reg)
  71. {
  72. int ret;
  73. ret = phy_write(phydev, AT803X_DEBUG_ADDR, reg);
  74. if (ret < 0)
  75. return ret;
  76. return phy_read(phydev, AT803X_DEBUG_DATA);
  77. }
  78. static int at803x_debug_reg_mask(struct phy_device *phydev, u16 reg,
  79. u16 clear, u16 set)
  80. {
  81. u16 val;
  82. int ret;
  83. ret = at803x_debug_reg_read(phydev, reg);
  84. if (ret < 0)
  85. return ret;
  86. val = ret & 0xffff;
  87. val &= ~clear;
  88. val |= set;
  89. return phy_write(phydev, AT803X_DEBUG_DATA, val);
  90. }
  91. static inline int at803x_enable_rx_delay(struct phy_device *phydev)
  92. {
  93. return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0, 0,
  94. AT803X_DEBUG_RX_CLK_DLY_EN);
  95. }
  96. static inline int at803x_enable_tx_delay(struct phy_device *phydev)
  97. {
  98. return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 0,
  99. AT803X_DEBUG_TX_CLK_DLY_EN);
  100. }
  101. /* save relevant PHY registers to private copy */
  102. static void at803x_context_save(struct phy_device *phydev,
  103. struct at803x_context *context)
  104. {
  105. context->bmcr = phy_read(phydev, MII_BMCR);
  106. context->advertise = phy_read(phydev, MII_ADVERTISE);
  107. context->control1000 = phy_read(phydev, MII_CTRL1000);
  108. context->int_enable = phy_read(phydev, AT803X_INTR_ENABLE);
  109. context->smart_speed = phy_read(phydev, AT803X_SMART_SPEED);
  110. context->led_control = phy_read(phydev, AT803X_LED_CONTROL);
  111. }
  112. /* restore relevant PHY registers from private copy */
  113. static void at803x_context_restore(struct phy_device *phydev,
  114. const struct at803x_context *context)
  115. {
  116. phy_write(phydev, MII_BMCR, context->bmcr);
  117. phy_write(phydev, MII_ADVERTISE, context->advertise);
  118. phy_write(phydev, MII_CTRL1000, context->control1000);
  119. phy_write(phydev, AT803X_INTR_ENABLE, context->int_enable);
  120. phy_write(phydev, AT803X_SMART_SPEED, context->smart_speed);
  121. phy_write(phydev, AT803X_LED_CONTROL, context->led_control);
  122. }
  123. static int at803x_set_wol(struct phy_device *phydev,
  124. struct ethtool_wolinfo *wol)
  125. {
  126. struct net_device *ndev = phydev->attached_dev;
  127. const u8 *mac;
  128. int ret;
  129. u32 value;
  130. unsigned int i, offsets[] = {
  131. AT803X_LOC_MAC_ADDR_32_47_OFFSET,
  132. AT803X_LOC_MAC_ADDR_16_31_OFFSET,
  133. AT803X_LOC_MAC_ADDR_0_15_OFFSET,
  134. };
  135. if (!ndev)
  136. return -ENODEV;
  137. if (wol->wolopts & WAKE_MAGIC) {
  138. mac = (const u8 *) ndev->dev_addr;
  139. if (!is_valid_ether_addr(mac))
  140. return -EINVAL;
  141. for (i = 0; i < 3; i++) {
  142. phy_write(phydev, AT803X_MMD_ACCESS_CONTROL,
  143. AT803X_DEVICE_ADDR);
  144. phy_write(phydev, AT803X_MMD_ACCESS_CONTROL_DATA,
  145. offsets[i]);
  146. phy_write(phydev, AT803X_MMD_ACCESS_CONTROL,
  147. AT803X_FUNC_DATA);
  148. phy_write(phydev, AT803X_MMD_ACCESS_CONTROL_DATA,
  149. mac[(i * 2) + 1] | (mac[(i * 2)] << 8));
  150. }
  151. value = phy_read(phydev, AT803X_INTR_ENABLE);
  152. value |= AT803X_INTR_ENABLE_WOL;
  153. ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
  154. if (ret)
  155. return ret;
  156. value = phy_read(phydev, AT803X_INTR_STATUS);
  157. } else {
  158. value = phy_read(phydev, AT803X_INTR_ENABLE);
  159. value &= (~AT803X_INTR_ENABLE_WOL);
  160. ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
  161. if (ret)
  162. return ret;
  163. value = phy_read(phydev, AT803X_INTR_STATUS);
  164. }
  165. return ret;
  166. }
  167. static void at803x_get_wol(struct phy_device *phydev,
  168. struct ethtool_wolinfo *wol)
  169. {
  170. u32 value;
  171. wol->supported = WAKE_MAGIC;
  172. wol->wolopts = 0;
  173. value = phy_read(phydev, AT803X_INTR_ENABLE);
  174. if (value & AT803X_INTR_ENABLE_WOL)
  175. wol->wolopts |= WAKE_MAGIC;
  176. }
  177. static int at803x_suspend(struct phy_device *phydev)
  178. {
  179. int value;
  180. int wol_enabled;
  181. value = phy_read(phydev, AT803X_INTR_ENABLE);
  182. wol_enabled = value & AT803X_INTR_ENABLE_WOL;
  183. if (wol_enabled)
  184. value = BMCR_ISOLATE;
  185. else
  186. value = BMCR_PDOWN;
  187. phy_modify(phydev, MII_BMCR, 0, value);
  188. return 0;
  189. }
  190. static int at803x_resume(struct phy_device *phydev)
  191. {
  192. return phy_modify(phydev, MII_BMCR, BMCR_PDOWN | BMCR_ISOLATE, 0);
  193. }
  194. static int at803x_probe(struct phy_device *phydev)
  195. {
  196. struct device *dev = &phydev->mdio.dev;
  197. struct at803x_priv *priv;
  198. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  199. if (!priv)
  200. return -ENOMEM;
  201. phydev->priv = priv;
  202. return 0;
  203. }
  204. static int at803x_config_init(struct phy_device *phydev)
  205. {
  206. int ret;
  207. ret = genphy_config_init(phydev);
  208. if (ret < 0)
  209. return ret;
  210. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
  211. phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  212. ret = at803x_enable_rx_delay(phydev);
  213. if (ret < 0)
  214. return ret;
  215. }
  216. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID ||
  217. phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  218. ret = at803x_enable_tx_delay(phydev);
  219. if (ret < 0)
  220. return ret;
  221. }
  222. return 0;
  223. }
  224. static int at803x_ack_interrupt(struct phy_device *phydev)
  225. {
  226. int err;
  227. err = phy_read(phydev, AT803X_INTR_STATUS);
  228. return (err < 0) ? err : 0;
  229. }
  230. static int at803x_config_intr(struct phy_device *phydev)
  231. {
  232. int err;
  233. int value;
  234. value = phy_read(phydev, AT803X_INTR_ENABLE);
  235. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  236. value |= AT803X_INTR_ENABLE_AUTONEG_ERR;
  237. value |= AT803X_INTR_ENABLE_SPEED_CHANGED;
  238. value |= AT803X_INTR_ENABLE_DUPLEX_CHANGED;
  239. value |= AT803X_INTR_ENABLE_LINK_FAIL;
  240. value |= AT803X_INTR_ENABLE_LINK_SUCCESS;
  241. err = phy_write(phydev, AT803X_INTR_ENABLE, value);
  242. }
  243. else
  244. err = phy_write(phydev, AT803X_INTR_ENABLE, 0);
  245. return err;
  246. }
  247. static void at803x_link_change_notify(struct phy_device *phydev)
  248. {
  249. struct at803x_priv *priv = phydev->priv;
  250. /*
  251. * Conduct a hardware reset for AT8030 every time a link loss is
  252. * signalled. This is necessary to circumvent a hardware bug that
  253. * occurs when the cable is unplugged while TX packets are pending
  254. * in the FIFO. In such cases, the FIFO enters an error mode it
  255. * cannot recover from by software.
  256. */
  257. if (phydev->state == PHY_NOLINK) {
  258. if (phydev->mdio.reset && !priv->phy_reset) {
  259. struct at803x_context context;
  260. at803x_context_save(phydev, &context);
  261. phy_device_reset(phydev, 1);
  262. msleep(1);
  263. phy_device_reset(phydev, 0);
  264. msleep(1);
  265. at803x_context_restore(phydev, &context);
  266. phydev_dbg(phydev, "%s(): phy was reset\n",
  267. __func__);
  268. priv->phy_reset = true;
  269. }
  270. } else {
  271. priv->phy_reset = false;
  272. }
  273. }
  274. static int at803x_aneg_done(struct phy_device *phydev)
  275. {
  276. int ccr;
  277. int aneg_done = genphy_aneg_done(phydev);
  278. if (aneg_done != BMSR_ANEGCOMPLETE)
  279. return aneg_done;
  280. /*
  281. * in SGMII mode, if copper side autoneg is successful,
  282. * also check SGMII side autoneg result
  283. */
  284. ccr = phy_read(phydev, AT803X_REG_CHIP_CONFIG);
  285. if ((ccr & AT803X_MODE_CFG_MASK) != AT803X_MODE_CFG_SGMII)
  286. return aneg_done;
  287. /* switch to SGMII/fiber page */
  288. phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr & ~AT803X_BT_BX_REG_SEL);
  289. /* check if the SGMII link is OK. */
  290. if (!(phy_read(phydev, AT803X_PSSR) & AT803X_PSSR_MR_AN_COMPLETE)) {
  291. pr_warn("803x_aneg_done: SGMII link is not ok\n");
  292. aneg_done = 0;
  293. }
  294. /* switch back to copper page */
  295. phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr | AT803X_BT_BX_REG_SEL);
  296. return aneg_done;
  297. }
  298. static struct phy_driver at803x_driver[] = {
  299. {
  300. /* ATHEROS 8035 */
  301. .phy_id = ATH8035_PHY_ID,
  302. .name = "Atheros 8035 ethernet",
  303. .phy_id_mask = AT803X_PHY_ID_MASK,
  304. .probe = at803x_probe,
  305. .config_init = at803x_config_init,
  306. .set_wol = at803x_set_wol,
  307. .get_wol = at803x_get_wol,
  308. .suspend = at803x_suspend,
  309. .resume = at803x_resume,
  310. .features = PHY_GBIT_FEATURES,
  311. .flags = PHY_HAS_INTERRUPT,
  312. .ack_interrupt = at803x_ack_interrupt,
  313. .config_intr = at803x_config_intr,
  314. }, {
  315. /* ATHEROS 8030 */
  316. .phy_id = ATH8030_PHY_ID,
  317. .name = "Atheros 8030 ethernet",
  318. .phy_id_mask = AT803X_PHY_ID_MASK,
  319. .probe = at803x_probe,
  320. .config_init = at803x_config_init,
  321. .link_change_notify = at803x_link_change_notify,
  322. .set_wol = at803x_set_wol,
  323. .get_wol = at803x_get_wol,
  324. .suspend = at803x_suspend,
  325. .resume = at803x_resume,
  326. .features = PHY_BASIC_FEATURES,
  327. .flags = PHY_HAS_INTERRUPT,
  328. .ack_interrupt = at803x_ack_interrupt,
  329. .config_intr = at803x_config_intr,
  330. }, {
  331. /* ATHEROS 8031 */
  332. .phy_id = ATH8031_PHY_ID,
  333. .name = "Atheros 8031 ethernet",
  334. .phy_id_mask = AT803X_PHY_ID_MASK,
  335. .probe = at803x_probe,
  336. .config_init = at803x_config_init,
  337. .set_wol = at803x_set_wol,
  338. .get_wol = at803x_get_wol,
  339. .suspend = at803x_suspend,
  340. .resume = at803x_resume,
  341. .features = PHY_GBIT_FEATURES,
  342. .flags = PHY_HAS_INTERRUPT,
  343. .aneg_done = at803x_aneg_done,
  344. .ack_interrupt = &at803x_ack_interrupt,
  345. .config_intr = &at803x_config_intr,
  346. } };
  347. module_phy_driver(at803x_driver);
  348. static struct mdio_device_id __maybe_unused atheros_tbl[] = {
  349. { ATH8030_PHY_ID, AT803X_PHY_ID_MASK },
  350. { ATH8031_PHY_ID, AT803X_PHY_ID_MASK },
  351. { ATH8035_PHY_ID, AT803X_PHY_ID_MASK },
  352. { }
  353. };
  354. MODULE_DEVICE_TABLE(mdio, atheros_tbl);