dwmac-rk.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442
  1. /**
  2. * dwmac-rk.c - Rockchip RK3288 DWMAC specific glue layer
  3. *
  4. * Copyright (C) 2014 Chen-Zhi (Roger Chen)
  5. *
  6. * Chen-Zhi (Roger Chen) <roger.chen@rock-chips.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/stmmac.h>
  19. #include <linux/bitops.h>
  20. #include <linux/clk.h>
  21. #include <linux/phy.h>
  22. #include <linux/of_net.h>
  23. #include <linux/gpio.h>
  24. #include <linux/module.h>
  25. #include <linux/of_gpio.h>
  26. #include <linux/of_device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/delay.h>
  30. #include <linux/mfd/syscon.h>
  31. #include <linux/regmap.h>
  32. #include <linux/pm_runtime.h>
  33. #include "stmmac_platform.h"
  34. struct rk_priv_data;
  35. struct rk_gmac_ops {
  36. void (*set_to_rgmii)(struct rk_priv_data *bsp_priv,
  37. int tx_delay, int rx_delay);
  38. void (*set_to_rmii)(struct rk_priv_data *bsp_priv);
  39. void (*set_rgmii_speed)(struct rk_priv_data *bsp_priv, int speed);
  40. void (*set_rmii_speed)(struct rk_priv_data *bsp_priv, int speed);
  41. void (*integrated_phy_powerup)(struct rk_priv_data *bsp_priv);
  42. };
  43. struct rk_priv_data {
  44. struct platform_device *pdev;
  45. int phy_iface;
  46. struct regulator *regulator;
  47. bool suspended;
  48. const struct rk_gmac_ops *ops;
  49. bool clk_enabled;
  50. bool clock_input;
  51. bool integrated_phy;
  52. struct clk *clk_mac;
  53. struct clk *gmac_clkin;
  54. struct clk *mac_clk_rx;
  55. struct clk *mac_clk_tx;
  56. struct clk *clk_mac_ref;
  57. struct clk *clk_mac_refout;
  58. struct clk *aclk_mac;
  59. struct clk *pclk_mac;
  60. struct clk *clk_phy;
  61. struct reset_control *phy_reset;
  62. int tx_delay;
  63. int rx_delay;
  64. struct regmap *grf;
  65. };
  66. #define HIWORD_UPDATE(val, mask, shift) \
  67. ((val) << (shift) | (mask) << ((shift) + 16))
  68. #define GRF_BIT(nr) (BIT(nr) | BIT(nr+16))
  69. #define GRF_CLR_BIT(nr) (BIT(nr+16))
  70. #define DELAY_ENABLE(soc, tx, rx) \
  71. (((tx) ? soc##_GMAC_TXCLK_DLY_ENABLE : soc##_GMAC_TXCLK_DLY_DISABLE) | \
  72. ((rx) ? soc##_GMAC_RXCLK_DLY_ENABLE : soc##_GMAC_RXCLK_DLY_DISABLE))
  73. #define RK3128_GRF_MAC_CON0 0x0168
  74. #define RK3128_GRF_MAC_CON1 0x016c
  75. /* RK3128_GRF_MAC_CON0 */
  76. #define RK3128_GMAC_TXCLK_DLY_ENABLE GRF_BIT(14)
  77. #define RK3128_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(14)
  78. #define RK3128_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  79. #define RK3128_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  80. #define RK3128_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  81. #define RK3128_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  82. /* RK3128_GRF_MAC_CON1 */
  83. #define RK3128_GMAC_PHY_INTF_SEL_RGMII \
  84. (GRF_BIT(6) | GRF_CLR_BIT(7) | GRF_CLR_BIT(8))
  85. #define RK3128_GMAC_PHY_INTF_SEL_RMII \
  86. (GRF_CLR_BIT(6) | GRF_CLR_BIT(7) | GRF_BIT(8))
  87. #define RK3128_GMAC_FLOW_CTRL GRF_BIT(9)
  88. #define RK3128_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(9)
  89. #define RK3128_GMAC_SPEED_10M GRF_CLR_BIT(10)
  90. #define RK3128_GMAC_SPEED_100M GRF_BIT(10)
  91. #define RK3128_GMAC_RMII_CLK_25M GRF_BIT(11)
  92. #define RK3128_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(11)
  93. #define RK3128_GMAC_CLK_125M (GRF_CLR_BIT(12) | GRF_CLR_BIT(13))
  94. #define RK3128_GMAC_CLK_25M (GRF_BIT(12) | GRF_BIT(13))
  95. #define RK3128_GMAC_CLK_2_5M (GRF_CLR_BIT(12) | GRF_BIT(13))
  96. #define RK3128_GMAC_RMII_MODE GRF_BIT(14)
  97. #define RK3128_GMAC_RMII_MODE_CLR GRF_CLR_BIT(14)
  98. static void rk3128_set_to_rgmii(struct rk_priv_data *bsp_priv,
  99. int tx_delay, int rx_delay)
  100. {
  101. struct device *dev = &bsp_priv->pdev->dev;
  102. if (IS_ERR(bsp_priv->grf)) {
  103. dev_err(dev, "Missing rockchip,grf property\n");
  104. return;
  105. }
  106. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  107. RK3128_GMAC_PHY_INTF_SEL_RGMII |
  108. RK3128_GMAC_RMII_MODE_CLR);
  109. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON0,
  110. DELAY_ENABLE(RK3128, tx_delay, rx_delay) |
  111. RK3128_GMAC_CLK_RX_DL_CFG(rx_delay) |
  112. RK3128_GMAC_CLK_TX_DL_CFG(tx_delay));
  113. }
  114. static void rk3128_set_to_rmii(struct rk_priv_data *bsp_priv)
  115. {
  116. struct device *dev = &bsp_priv->pdev->dev;
  117. if (IS_ERR(bsp_priv->grf)) {
  118. dev_err(dev, "Missing rockchip,grf property\n");
  119. return;
  120. }
  121. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  122. RK3128_GMAC_PHY_INTF_SEL_RMII | RK3128_GMAC_RMII_MODE);
  123. }
  124. static void rk3128_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  125. {
  126. struct device *dev = &bsp_priv->pdev->dev;
  127. if (IS_ERR(bsp_priv->grf)) {
  128. dev_err(dev, "Missing rockchip,grf property\n");
  129. return;
  130. }
  131. if (speed == 10)
  132. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  133. RK3128_GMAC_CLK_2_5M);
  134. else if (speed == 100)
  135. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  136. RK3128_GMAC_CLK_25M);
  137. else if (speed == 1000)
  138. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  139. RK3128_GMAC_CLK_125M);
  140. else
  141. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  142. }
  143. static void rk3128_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  144. {
  145. struct device *dev = &bsp_priv->pdev->dev;
  146. if (IS_ERR(bsp_priv->grf)) {
  147. dev_err(dev, "Missing rockchip,grf property\n");
  148. return;
  149. }
  150. if (speed == 10) {
  151. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  152. RK3128_GMAC_RMII_CLK_2_5M |
  153. RK3128_GMAC_SPEED_10M);
  154. } else if (speed == 100) {
  155. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  156. RK3128_GMAC_RMII_CLK_25M |
  157. RK3128_GMAC_SPEED_100M);
  158. } else {
  159. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  160. }
  161. }
  162. static const struct rk_gmac_ops rk3128_ops = {
  163. .set_to_rgmii = rk3128_set_to_rgmii,
  164. .set_to_rmii = rk3128_set_to_rmii,
  165. .set_rgmii_speed = rk3128_set_rgmii_speed,
  166. .set_rmii_speed = rk3128_set_rmii_speed,
  167. };
  168. #define RK3228_GRF_MAC_CON0 0x0900
  169. #define RK3228_GRF_MAC_CON1 0x0904
  170. #define RK3228_GRF_CON_MUX 0x50
  171. /* RK3228_GRF_MAC_CON0 */
  172. #define RK3228_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  173. #define RK3228_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  174. /* RK3228_GRF_MAC_CON1 */
  175. #define RK3228_GMAC_PHY_INTF_SEL_RGMII \
  176. (GRF_BIT(4) | GRF_CLR_BIT(5) | GRF_CLR_BIT(6))
  177. #define RK3228_GMAC_PHY_INTF_SEL_RMII \
  178. (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | GRF_BIT(6))
  179. #define RK3228_GMAC_FLOW_CTRL GRF_BIT(3)
  180. #define RK3228_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
  181. #define RK3228_GMAC_SPEED_10M GRF_CLR_BIT(2)
  182. #define RK3228_GMAC_SPEED_100M GRF_BIT(2)
  183. #define RK3228_GMAC_RMII_CLK_25M GRF_BIT(7)
  184. #define RK3228_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(7)
  185. #define RK3228_GMAC_CLK_125M (GRF_CLR_BIT(8) | GRF_CLR_BIT(9))
  186. #define RK3228_GMAC_CLK_25M (GRF_BIT(8) | GRF_BIT(9))
  187. #define RK3228_GMAC_CLK_2_5M (GRF_CLR_BIT(8) | GRF_BIT(9))
  188. #define RK3228_GMAC_RMII_MODE GRF_BIT(10)
  189. #define RK3228_GMAC_RMII_MODE_CLR GRF_CLR_BIT(10)
  190. #define RK3228_GMAC_TXCLK_DLY_ENABLE GRF_BIT(0)
  191. #define RK3228_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(0)
  192. #define RK3228_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
  193. #define RK3228_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(1)
  194. /* RK3228_GRF_COM_MUX */
  195. #define RK3228_GRF_CON_MUX_GMAC_INTEGRATED_PHY GRF_BIT(15)
  196. static void rk3228_set_to_rgmii(struct rk_priv_data *bsp_priv,
  197. int tx_delay, int rx_delay)
  198. {
  199. struct device *dev = &bsp_priv->pdev->dev;
  200. if (IS_ERR(bsp_priv->grf)) {
  201. dev_err(dev, "Missing rockchip,grf property\n");
  202. return;
  203. }
  204. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  205. RK3228_GMAC_PHY_INTF_SEL_RGMII |
  206. RK3228_GMAC_RMII_MODE_CLR |
  207. DELAY_ENABLE(RK3228, tx_delay, rx_delay));
  208. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON0,
  209. RK3228_GMAC_CLK_RX_DL_CFG(rx_delay) |
  210. RK3228_GMAC_CLK_TX_DL_CFG(tx_delay));
  211. }
  212. static void rk3228_set_to_rmii(struct rk_priv_data *bsp_priv)
  213. {
  214. struct device *dev = &bsp_priv->pdev->dev;
  215. if (IS_ERR(bsp_priv->grf)) {
  216. dev_err(dev, "Missing rockchip,grf property\n");
  217. return;
  218. }
  219. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  220. RK3228_GMAC_PHY_INTF_SEL_RMII |
  221. RK3228_GMAC_RMII_MODE);
  222. /* set MAC to RMII mode */
  223. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1, GRF_BIT(11));
  224. }
  225. static void rk3228_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  226. {
  227. struct device *dev = &bsp_priv->pdev->dev;
  228. if (IS_ERR(bsp_priv->grf)) {
  229. dev_err(dev, "Missing rockchip,grf property\n");
  230. return;
  231. }
  232. if (speed == 10)
  233. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  234. RK3228_GMAC_CLK_2_5M);
  235. else if (speed == 100)
  236. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  237. RK3228_GMAC_CLK_25M);
  238. else if (speed == 1000)
  239. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  240. RK3228_GMAC_CLK_125M);
  241. else
  242. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  243. }
  244. static void rk3228_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  245. {
  246. struct device *dev = &bsp_priv->pdev->dev;
  247. if (IS_ERR(bsp_priv->grf)) {
  248. dev_err(dev, "Missing rockchip,grf property\n");
  249. return;
  250. }
  251. if (speed == 10)
  252. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  253. RK3228_GMAC_RMII_CLK_2_5M |
  254. RK3228_GMAC_SPEED_10M);
  255. else if (speed == 100)
  256. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  257. RK3228_GMAC_RMII_CLK_25M |
  258. RK3228_GMAC_SPEED_100M);
  259. else
  260. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  261. }
  262. static void rk3228_integrated_phy_powerup(struct rk_priv_data *priv)
  263. {
  264. regmap_write(priv->grf, RK3228_GRF_CON_MUX,
  265. RK3228_GRF_CON_MUX_GMAC_INTEGRATED_PHY);
  266. }
  267. static const struct rk_gmac_ops rk3228_ops = {
  268. .set_to_rgmii = rk3228_set_to_rgmii,
  269. .set_to_rmii = rk3228_set_to_rmii,
  270. .set_rgmii_speed = rk3228_set_rgmii_speed,
  271. .set_rmii_speed = rk3228_set_rmii_speed,
  272. .integrated_phy_powerup = rk3228_integrated_phy_powerup,
  273. };
  274. #define RK3288_GRF_SOC_CON1 0x0248
  275. #define RK3288_GRF_SOC_CON3 0x0250
  276. /*RK3288_GRF_SOC_CON1*/
  277. #define RK3288_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(6) | GRF_CLR_BIT(7) | \
  278. GRF_CLR_BIT(8))
  279. #define RK3288_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(6) | GRF_CLR_BIT(7) | \
  280. GRF_BIT(8))
  281. #define RK3288_GMAC_FLOW_CTRL GRF_BIT(9)
  282. #define RK3288_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(9)
  283. #define RK3288_GMAC_SPEED_10M GRF_CLR_BIT(10)
  284. #define RK3288_GMAC_SPEED_100M GRF_BIT(10)
  285. #define RK3288_GMAC_RMII_CLK_25M GRF_BIT(11)
  286. #define RK3288_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(11)
  287. #define RK3288_GMAC_CLK_125M (GRF_CLR_BIT(12) | GRF_CLR_BIT(13))
  288. #define RK3288_GMAC_CLK_25M (GRF_BIT(12) | GRF_BIT(13))
  289. #define RK3288_GMAC_CLK_2_5M (GRF_CLR_BIT(12) | GRF_BIT(13))
  290. #define RK3288_GMAC_RMII_MODE GRF_BIT(14)
  291. #define RK3288_GMAC_RMII_MODE_CLR GRF_CLR_BIT(14)
  292. /*RK3288_GRF_SOC_CON3*/
  293. #define RK3288_GMAC_TXCLK_DLY_ENABLE GRF_BIT(14)
  294. #define RK3288_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(14)
  295. #define RK3288_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  296. #define RK3288_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  297. #define RK3288_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  298. #define RK3288_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  299. static void rk3288_set_to_rgmii(struct rk_priv_data *bsp_priv,
  300. int tx_delay, int rx_delay)
  301. {
  302. struct device *dev = &bsp_priv->pdev->dev;
  303. if (IS_ERR(bsp_priv->grf)) {
  304. dev_err(dev, "Missing rockchip,grf property\n");
  305. return;
  306. }
  307. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  308. RK3288_GMAC_PHY_INTF_SEL_RGMII |
  309. RK3288_GMAC_RMII_MODE_CLR);
  310. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON3,
  311. DELAY_ENABLE(RK3288, tx_delay, rx_delay) |
  312. RK3288_GMAC_CLK_RX_DL_CFG(rx_delay) |
  313. RK3288_GMAC_CLK_TX_DL_CFG(tx_delay));
  314. }
  315. static void rk3288_set_to_rmii(struct rk_priv_data *bsp_priv)
  316. {
  317. struct device *dev = &bsp_priv->pdev->dev;
  318. if (IS_ERR(bsp_priv->grf)) {
  319. dev_err(dev, "Missing rockchip,grf property\n");
  320. return;
  321. }
  322. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  323. RK3288_GMAC_PHY_INTF_SEL_RMII | RK3288_GMAC_RMII_MODE);
  324. }
  325. static void rk3288_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  326. {
  327. struct device *dev = &bsp_priv->pdev->dev;
  328. if (IS_ERR(bsp_priv->grf)) {
  329. dev_err(dev, "Missing rockchip,grf property\n");
  330. return;
  331. }
  332. if (speed == 10)
  333. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  334. RK3288_GMAC_CLK_2_5M);
  335. else if (speed == 100)
  336. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  337. RK3288_GMAC_CLK_25M);
  338. else if (speed == 1000)
  339. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  340. RK3288_GMAC_CLK_125M);
  341. else
  342. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  343. }
  344. static void rk3288_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  345. {
  346. struct device *dev = &bsp_priv->pdev->dev;
  347. if (IS_ERR(bsp_priv->grf)) {
  348. dev_err(dev, "Missing rockchip,grf property\n");
  349. return;
  350. }
  351. if (speed == 10) {
  352. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  353. RK3288_GMAC_RMII_CLK_2_5M |
  354. RK3288_GMAC_SPEED_10M);
  355. } else if (speed == 100) {
  356. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  357. RK3288_GMAC_RMII_CLK_25M |
  358. RK3288_GMAC_SPEED_100M);
  359. } else {
  360. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  361. }
  362. }
  363. static const struct rk_gmac_ops rk3288_ops = {
  364. .set_to_rgmii = rk3288_set_to_rgmii,
  365. .set_to_rmii = rk3288_set_to_rmii,
  366. .set_rgmii_speed = rk3288_set_rgmii_speed,
  367. .set_rmii_speed = rk3288_set_rmii_speed,
  368. };
  369. #define RK3328_GRF_MAC_CON0 0x0900
  370. #define RK3328_GRF_MAC_CON1 0x0904
  371. #define RK3328_GRF_MAC_CON2 0x0908
  372. #define RK3328_GRF_MACPHY_CON1 0xb04
  373. /* RK3328_GRF_MAC_CON0 */
  374. #define RK3328_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  375. #define RK3328_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  376. /* RK3328_GRF_MAC_CON1 */
  377. #define RK3328_GMAC_PHY_INTF_SEL_RGMII \
  378. (GRF_BIT(4) | GRF_CLR_BIT(5) | GRF_CLR_BIT(6))
  379. #define RK3328_GMAC_PHY_INTF_SEL_RMII \
  380. (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | GRF_BIT(6))
  381. #define RK3328_GMAC_FLOW_CTRL GRF_BIT(3)
  382. #define RK3328_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
  383. #define RK3328_GMAC_SPEED_10M GRF_CLR_BIT(2)
  384. #define RK3328_GMAC_SPEED_100M GRF_BIT(2)
  385. #define RK3328_GMAC_RMII_CLK_25M GRF_BIT(7)
  386. #define RK3328_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(7)
  387. #define RK3328_GMAC_CLK_125M (GRF_CLR_BIT(11) | GRF_CLR_BIT(12))
  388. #define RK3328_GMAC_CLK_25M (GRF_BIT(11) | GRF_BIT(12))
  389. #define RK3328_GMAC_CLK_2_5M (GRF_CLR_BIT(11) | GRF_BIT(12))
  390. #define RK3328_GMAC_RMII_MODE GRF_BIT(9)
  391. #define RK3328_GMAC_RMII_MODE_CLR GRF_CLR_BIT(9)
  392. #define RK3328_GMAC_TXCLK_DLY_ENABLE GRF_BIT(0)
  393. #define RK3328_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(0)
  394. #define RK3328_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
  395. #define RK3328_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(0)
  396. /* RK3328_GRF_MACPHY_CON1 */
  397. #define RK3328_MACPHY_RMII_MODE GRF_BIT(9)
  398. static void rk3328_set_to_rgmii(struct rk_priv_data *bsp_priv,
  399. int tx_delay, int rx_delay)
  400. {
  401. struct device *dev = &bsp_priv->pdev->dev;
  402. if (IS_ERR(bsp_priv->grf)) {
  403. dev_err(dev, "Missing rockchip,grf property\n");
  404. return;
  405. }
  406. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  407. RK3328_GMAC_PHY_INTF_SEL_RGMII |
  408. RK3328_GMAC_RMII_MODE_CLR |
  409. RK3328_GMAC_RXCLK_DLY_ENABLE |
  410. RK3328_GMAC_TXCLK_DLY_ENABLE);
  411. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON0,
  412. RK3328_GMAC_CLK_RX_DL_CFG(rx_delay) |
  413. RK3328_GMAC_CLK_TX_DL_CFG(tx_delay));
  414. }
  415. static void rk3328_set_to_rmii(struct rk_priv_data *bsp_priv)
  416. {
  417. struct device *dev = &bsp_priv->pdev->dev;
  418. unsigned int reg;
  419. if (IS_ERR(bsp_priv->grf)) {
  420. dev_err(dev, "Missing rockchip,grf property\n");
  421. return;
  422. }
  423. reg = bsp_priv->integrated_phy ? RK3328_GRF_MAC_CON2 :
  424. RK3328_GRF_MAC_CON1;
  425. regmap_write(bsp_priv->grf, reg,
  426. RK3328_GMAC_PHY_INTF_SEL_RMII |
  427. RK3328_GMAC_RMII_MODE);
  428. }
  429. static void rk3328_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  430. {
  431. struct device *dev = &bsp_priv->pdev->dev;
  432. if (IS_ERR(bsp_priv->grf)) {
  433. dev_err(dev, "Missing rockchip,grf property\n");
  434. return;
  435. }
  436. if (speed == 10)
  437. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  438. RK3328_GMAC_CLK_2_5M);
  439. else if (speed == 100)
  440. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  441. RK3328_GMAC_CLK_25M);
  442. else if (speed == 1000)
  443. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  444. RK3328_GMAC_CLK_125M);
  445. else
  446. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  447. }
  448. static void rk3328_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  449. {
  450. struct device *dev = &bsp_priv->pdev->dev;
  451. unsigned int reg;
  452. if (IS_ERR(bsp_priv->grf)) {
  453. dev_err(dev, "Missing rockchip,grf property\n");
  454. return;
  455. }
  456. reg = bsp_priv->integrated_phy ? RK3328_GRF_MAC_CON2 :
  457. RK3328_GRF_MAC_CON1;
  458. if (speed == 10)
  459. regmap_write(bsp_priv->grf, reg,
  460. RK3328_GMAC_RMII_CLK_2_5M |
  461. RK3328_GMAC_SPEED_10M);
  462. else if (speed == 100)
  463. regmap_write(bsp_priv->grf, reg,
  464. RK3328_GMAC_RMII_CLK_25M |
  465. RK3328_GMAC_SPEED_100M);
  466. else
  467. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  468. }
  469. static void rk3328_integrated_phy_powerup(struct rk_priv_data *priv)
  470. {
  471. regmap_write(priv->grf, RK3328_GRF_MACPHY_CON1,
  472. RK3328_MACPHY_RMII_MODE);
  473. }
  474. static const struct rk_gmac_ops rk3328_ops = {
  475. .set_to_rgmii = rk3328_set_to_rgmii,
  476. .set_to_rmii = rk3328_set_to_rmii,
  477. .set_rgmii_speed = rk3328_set_rgmii_speed,
  478. .set_rmii_speed = rk3328_set_rmii_speed,
  479. .integrated_phy_powerup = rk3328_integrated_phy_powerup,
  480. };
  481. #define RK3366_GRF_SOC_CON6 0x0418
  482. #define RK3366_GRF_SOC_CON7 0x041c
  483. /* RK3366_GRF_SOC_CON6 */
  484. #define RK3366_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(9) | GRF_CLR_BIT(10) | \
  485. GRF_CLR_BIT(11))
  486. #define RK3366_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(9) | GRF_CLR_BIT(10) | \
  487. GRF_BIT(11))
  488. #define RK3366_GMAC_FLOW_CTRL GRF_BIT(8)
  489. #define RK3366_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(8)
  490. #define RK3366_GMAC_SPEED_10M GRF_CLR_BIT(7)
  491. #define RK3366_GMAC_SPEED_100M GRF_BIT(7)
  492. #define RK3366_GMAC_RMII_CLK_25M GRF_BIT(3)
  493. #define RK3366_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(3)
  494. #define RK3366_GMAC_CLK_125M (GRF_CLR_BIT(4) | GRF_CLR_BIT(5))
  495. #define RK3366_GMAC_CLK_25M (GRF_BIT(4) | GRF_BIT(5))
  496. #define RK3366_GMAC_CLK_2_5M (GRF_CLR_BIT(4) | GRF_BIT(5))
  497. #define RK3366_GMAC_RMII_MODE GRF_BIT(6)
  498. #define RK3366_GMAC_RMII_MODE_CLR GRF_CLR_BIT(6)
  499. /* RK3366_GRF_SOC_CON7 */
  500. #define RK3366_GMAC_TXCLK_DLY_ENABLE GRF_BIT(7)
  501. #define RK3366_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(7)
  502. #define RK3366_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  503. #define RK3366_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  504. #define RK3366_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
  505. #define RK3366_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  506. static void rk3366_set_to_rgmii(struct rk_priv_data *bsp_priv,
  507. int tx_delay, int rx_delay)
  508. {
  509. struct device *dev = &bsp_priv->pdev->dev;
  510. if (IS_ERR(bsp_priv->grf)) {
  511. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  512. return;
  513. }
  514. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  515. RK3366_GMAC_PHY_INTF_SEL_RGMII |
  516. RK3366_GMAC_RMII_MODE_CLR);
  517. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON7,
  518. DELAY_ENABLE(RK3366, tx_delay, rx_delay) |
  519. RK3366_GMAC_CLK_RX_DL_CFG(rx_delay) |
  520. RK3366_GMAC_CLK_TX_DL_CFG(tx_delay));
  521. }
  522. static void rk3366_set_to_rmii(struct rk_priv_data *bsp_priv)
  523. {
  524. struct device *dev = &bsp_priv->pdev->dev;
  525. if (IS_ERR(bsp_priv->grf)) {
  526. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  527. return;
  528. }
  529. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  530. RK3366_GMAC_PHY_INTF_SEL_RMII | RK3366_GMAC_RMII_MODE);
  531. }
  532. static void rk3366_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  533. {
  534. struct device *dev = &bsp_priv->pdev->dev;
  535. if (IS_ERR(bsp_priv->grf)) {
  536. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  537. return;
  538. }
  539. if (speed == 10)
  540. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  541. RK3366_GMAC_CLK_2_5M);
  542. else if (speed == 100)
  543. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  544. RK3366_GMAC_CLK_25M);
  545. else if (speed == 1000)
  546. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  547. RK3366_GMAC_CLK_125M);
  548. else
  549. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  550. }
  551. static void rk3366_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  552. {
  553. struct device *dev = &bsp_priv->pdev->dev;
  554. if (IS_ERR(bsp_priv->grf)) {
  555. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  556. return;
  557. }
  558. if (speed == 10) {
  559. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  560. RK3366_GMAC_RMII_CLK_2_5M |
  561. RK3366_GMAC_SPEED_10M);
  562. } else if (speed == 100) {
  563. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  564. RK3366_GMAC_RMII_CLK_25M |
  565. RK3366_GMAC_SPEED_100M);
  566. } else {
  567. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  568. }
  569. }
  570. static const struct rk_gmac_ops rk3366_ops = {
  571. .set_to_rgmii = rk3366_set_to_rgmii,
  572. .set_to_rmii = rk3366_set_to_rmii,
  573. .set_rgmii_speed = rk3366_set_rgmii_speed,
  574. .set_rmii_speed = rk3366_set_rmii_speed,
  575. };
  576. #define RK3368_GRF_SOC_CON15 0x043c
  577. #define RK3368_GRF_SOC_CON16 0x0440
  578. /* RK3368_GRF_SOC_CON15 */
  579. #define RK3368_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(9) | GRF_CLR_BIT(10) | \
  580. GRF_CLR_BIT(11))
  581. #define RK3368_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(9) | GRF_CLR_BIT(10) | \
  582. GRF_BIT(11))
  583. #define RK3368_GMAC_FLOW_CTRL GRF_BIT(8)
  584. #define RK3368_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(8)
  585. #define RK3368_GMAC_SPEED_10M GRF_CLR_BIT(7)
  586. #define RK3368_GMAC_SPEED_100M GRF_BIT(7)
  587. #define RK3368_GMAC_RMII_CLK_25M GRF_BIT(3)
  588. #define RK3368_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(3)
  589. #define RK3368_GMAC_CLK_125M (GRF_CLR_BIT(4) | GRF_CLR_BIT(5))
  590. #define RK3368_GMAC_CLK_25M (GRF_BIT(4) | GRF_BIT(5))
  591. #define RK3368_GMAC_CLK_2_5M (GRF_CLR_BIT(4) | GRF_BIT(5))
  592. #define RK3368_GMAC_RMII_MODE GRF_BIT(6)
  593. #define RK3368_GMAC_RMII_MODE_CLR GRF_CLR_BIT(6)
  594. /* RK3368_GRF_SOC_CON16 */
  595. #define RK3368_GMAC_TXCLK_DLY_ENABLE GRF_BIT(7)
  596. #define RK3368_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(7)
  597. #define RK3368_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  598. #define RK3368_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  599. #define RK3368_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
  600. #define RK3368_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  601. static void rk3368_set_to_rgmii(struct rk_priv_data *bsp_priv,
  602. int tx_delay, int rx_delay)
  603. {
  604. struct device *dev = &bsp_priv->pdev->dev;
  605. if (IS_ERR(bsp_priv->grf)) {
  606. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  607. return;
  608. }
  609. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  610. RK3368_GMAC_PHY_INTF_SEL_RGMII |
  611. RK3368_GMAC_RMII_MODE_CLR);
  612. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON16,
  613. DELAY_ENABLE(RK3368, tx_delay, rx_delay) |
  614. RK3368_GMAC_CLK_RX_DL_CFG(rx_delay) |
  615. RK3368_GMAC_CLK_TX_DL_CFG(tx_delay));
  616. }
  617. static void rk3368_set_to_rmii(struct rk_priv_data *bsp_priv)
  618. {
  619. struct device *dev = &bsp_priv->pdev->dev;
  620. if (IS_ERR(bsp_priv->grf)) {
  621. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  622. return;
  623. }
  624. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  625. RK3368_GMAC_PHY_INTF_SEL_RMII | RK3368_GMAC_RMII_MODE);
  626. }
  627. static void rk3368_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  628. {
  629. struct device *dev = &bsp_priv->pdev->dev;
  630. if (IS_ERR(bsp_priv->grf)) {
  631. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  632. return;
  633. }
  634. if (speed == 10)
  635. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  636. RK3368_GMAC_CLK_2_5M);
  637. else if (speed == 100)
  638. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  639. RK3368_GMAC_CLK_25M);
  640. else if (speed == 1000)
  641. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  642. RK3368_GMAC_CLK_125M);
  643. else
  644. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  645. }
  646. static void rk3368_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  647. {
  648. struct device *dev = &bsp_priv->pdev->dev;
  649. if (IS_ERR(bsp_priv->grf)) {
  650. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  651. return;
  652. }
  653. if (speed == 10) {
  654. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  655. RK3368_GMAC_RMII_CLK_2_5M |
  656. RK3368_GMAC_SPEED_10M);
  657. } else if (speed == 100) {
  658. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  659. RK3368_GMAC_RMII_CLK_25M |
  660. RK3368_GMAC_SPEED_100M);
  661. } else {
  662. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  663. }
  664. }
  665. static const struct rk_gmac_ops rk3368_ops = {
  666. .set_to_rgmii = rk3368_set_to_rgmii,
  667. .set_to_rmii = rk3368_set_to_rmii,
  668. .set_rgmii_speed = rk3368_set_rgmii_speed,
  669. .set_rmii_speed = rk3368_set_rmii_speed,
  670. };
  671. #define RK3399_GRF_SOC_CON5 0xc214
  672. #define RK3399_GRF_SOC_CON6 0xc218
  673. /* RK3399_GRF_SOC_CON5 */
  674. #define RK3399_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(9) | GRF_CLR_BIT(10) | \
  675. GRF_CLR_BIT(11))
  676. #define RK3399_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(9) | GRF_CLR_BIT(10) | \
  677. GRF_BIT(11))
  678. #define RK3399_GMAC_FLOW_CTRL GRF_BIT(8)
  679. #define RK3399_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(8)
  680. #define RK3399_GMAC_SPEED_10M GRF_CLR_BIT(7)
  681. #define RK3399_GMAC_SPEED_100M GRF_BIT(7)
  682. #define RK3399_GMAC_RMII_CLK_25M GRF_BIT(3)
  683. #define RK3399_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(3)
  684. #define RK3399_GMAC_CLK_125M (GRF_CLR_BIT(4) | GRF_CLR_BIT(5))
  685. #define RK3399_GMAC_CLK_25M (GRF_BIT(4) | GRF_BIT(5))
  686. #define RK3399_GMAC_CLK_2_5M (GRF_CLR_BIT(4) | GRF_BIT(5))
  687. #define RK3399_GMAC_RMII_MODE GRF_BIT(6)
  688. #define RK3399_GMAC_RMII_MODE_CLR GRF_CLR_BIT(6)
  689. /* RK3399_GRF_SOC_CON6 */
  690. #define RK3399_GMAC_TXCLK_DLY_ENABLE GRF_BIT(7)
  691. #define RK3399_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(7)
  692. #define RK3399_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  693. #define RK3399_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  694. #define RK3399_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
  695. #define RK3399_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  696. static void rk3399_set_to_rgmii(struct rk_priv_data *bsp_priv,
  697. int tx_delay, int rx_delay)
  698. {
  699. struct device *dev = &bsp_priv->pdev->dev;
  700. if (IS_ERR(bsp_priv->grf)) {
  701. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  702. return;
  703. }
  704. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  705. RK3399_GMAC_PHY_INTF_SEL_RGMII |
  706. RK3399_GMAC_RMII_MODE_CLR);
  707. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON6,
  708. DELAY_ENABLE(RK3399, tx_delay, rx_delay) |
  709. RK3399_GMAC_CLK_RX_DL_CFG(rx_delay) |
  710. RK3399_GMAC_CLK_TX_DL_CFG(tx_delay));
  711. }
  712. static void rk3399_set_to_rmii(struct rk_priv_data *bsp_priv)
  713. {
  714. struct device *dev = &bsp_priv->pdev->dev;
  715. if (IS_ERR(bsp_priv->grf)) {
  716. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  717. return;
  718. }
  719. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  720. RK3399_GMAC_PHY_INTF_SEL_RMII | RK3399_GMAC_RMII_MODE);
  721. }
  722. static void rk3399_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  723. {
  724. struct device *dev = &bsp_priv->pdev->dev;
  725. if (IS_ERR(bsp_priv->grf)) {
  726. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  727. return;
  728. }
  729. if (speed == 10)
  730. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  731. RK3399_GMAC_CLK_2_5M);
  732. else if (speed == 100)
  733. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  734. RK3399_GMAC_CLK_25M);
  735. else if (speed == 1000)
  736. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  737. RK3399_GMAC_CLK_125M);
  738. else
  739. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  740. }
  741. static void rk3399_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  742. {
  743. struct device *dev = &bsp_priv->pdev->dev;
  744. if (IS_ERR(bsp_priv->grf)) {
  745. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  746. return;
  747. }
  748. if (speed == 10) {
  749. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  750. RK3399_GMAC_RMII_CLK_2_5M |
  751. RK3399_GMAC_SPEED_10M);
  752. } else if (speed == 100) {
  753. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  754. RK3399_GMAC_RMII_CLK_25M |
  755. RK3399_GMAC_SPEED_100M);
  756. } else {
  757. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  758. }
  759. }
  760. static const struct rk_gmac_ops rk3399_ops = {
  761. .set_to_rgmii = rk3399_set_to_rgmii,
  762. .set_to_rmii = rk3399_set_to_rmii,
  763. .set_rgmii_speed = rk3399_set_rgmii_speed,
  764. .set_rmii_speed = rk3399_set_rmii_speed,
  765. };
  766. #define RV1108_GRF_GMAC_CON0 0X0900
  767. /* RV1108_GRF_GMAC_CON0 */
  768. #define RV1108_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | \
  769. GRF_BIT(6))
  770. #define RV1108_GMAC_FLOW_CTRL GRF_BIT(3)
  771. #define RV1108_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
  772. #define RV1108_GMAC_SPEED_10M GRF_CLR_BIT(2)
  773. #define RV1108_GMAC_SPEED_100M GRF_BIT(2)
  774. #define RV1108_GMAC_RMII_CLK_25M GRF_BIT(7)
  775. #define RV1108_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(7)
  776. static void rv1108_set_to_rmii(struct rk_priv_data *bsp_priv)
  777. {
  778. struct device *dev = &bsp_priv->pdev->dev;
  779. if (IS_ERR(bsp_priv->grf)) {
  780. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  781. return;
  782. }
  783. regmap_write(bsp_priv->grf, RV1108_GRF_GMAC_CON0,
  784. RV1108_GMAC_PHY_INTF_SEL_RMII);
  785. }
  786. static void rv1108_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  787. {
  788. struct device *dev = &bsp_priv->pdev->dev;
  789. if (IS_ERR(bsp_priv->grf)) {
  790. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  791. return;
  792. }
  793. if (speed == 10) {
  794. regmap_write(bsp_priv->grf, RV1108_GRF_GMAC_CON0,
  795. RV1108_GMAC_RMII_CLK_2_5M |
  796. RV1108_GMAC_SPEED_10M);
  797. } else if (speed == 100) {
  798. regmap_write(bsp_priv->grf, RV1108_GRF_GMAC_CON0,
  799. RV1108_GMAC_RMII_CLK_25M |
  800. RV1108_GMAC_SPEED_100M);
  801. } else {
  802. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  803. }
  804. }
  805. static const struct rk_gmac_ops rv1108_ops = {
  806. .set_to_rmii = rv1108_set_to_rmii,
  807. .set_rmii_speed = rv1108_set_rmii_speed,
  808. };
  809. #define RK_GRF_MACPHY_CON0 0xb00
  810. #define RK_GRF_MACPHY_CON1 0xb04
  811. #define RK_GRF_MACPHY_CON2 0xb08
  812. #define RK_GRF_MACPHY_CON3 0xb0c
  813. #define RK_MACPHY_ENABLE GRF_BIT(0)
  814. #define RK_MACPHY_DISABLE GRF_CLR_BIT(0)
  815. #define RK_MACPHY_CFG_CLK_50M GRF_BIT(14)
  816. #define RK_GMAC2PHY_RMII_MODE (GRF_BIT(6) | GRF_CLR_BIT(7))
  817. #define RK_GRF_CON2_MACPHY_ID HIWORD_UPDATE(0x1234, 0xffff, 0)
  818. #define RK_GRF_CON3_MACPHY_ID HIWORD_UPDATE(0x35, 0x3f, 0)
  819. static void rk_gmac_integrated_phy_powerup(struct rk_priv_data *priv)
  820. {
  821. if (priv->ops->integrated_phy_powerup)
  822. priv->ops->integrated_phy_powerup(priv);
  823. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_CFG_CLK_50M);
  824. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_GMAC2PHY_RMII_MODE);
  825. regmap_write(priv->grf, RK_GRF_MACPHY_CON2, RK_GRF_CON2_MACPHY_ID);
  826. regmap_write(priv->grf, RK_GRF_MACPHY_CON3, RK_GRF_CON3_MACPHY_ID);
  827. if (priv->phy_reset) {
  828. /* PHY needs to be disabled before trying to reset it */
  829. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_DISABLE);
  830. if (priv->phy_reset)
  831. reset_control_assert(priv->phy_reset);
  832. usleep_range(10, 20);
  833. if (priv->phy_reset)
  834. reset_control_deassert(priv->phy_reset);
  835. usleep_range(10, 20);
  836. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_ENABLE);
  837. msleep(30);
  838. }
  839. }
  840. static void rk_gmac_integrated_phy_powerdown(struct rk_priv_data *priv)
  841. {
  842. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_DISABLE);
  843. if (priv->phy_reset)
  844. reset_control_assert(priv->phy_reset);
  845. }
  846. static int rk_gmac_clk_init(struct plat_stmmacenet_data *plat)
  847. {
  848. struct rk_priv_data *bsp_priv = plat->bsp_priv;
  849. struct device *dev = &bsp_priv->pdev->dev;
  850. int ret;
  851. bsp_priv->clk_enabled = false;
  852. bsp_priv->mac_clk_rx = devm_clk_get(dev, "mac_clk_rx");
  853. if (IS_ERR(bsp_priv->mac_clk_rx))
  854. dev_err(dev, "cannot get clock %s\n",
  855. "mac_clk_rx");
  856. bsp_priv->mac_clk_tx = devm_clk_get(dev, "mac_clk_tx");
  857. if (IS_ERR(bsp_priv->mac_clk_tx))
  858. dev_err(dev, "cannot get clock %s\n",
  859. "mac_clk_tx");
  860. bsp_priv->aclk_mac = devm_clk_get(dev, "aclk_mac");
  861. if (IS_ERR(bsp_priv->aclk_mac))
  862. dev_err(dev, "cannot get clock %s\n",
  863. "aclk_mac");
  864. bsp_priv->pclk_mac = devm_clk_get(dev, "pclk_mac");
  865. if (IS_ERR(bsp_priv->pclk_mac))
  866. dev_err(dev, "cannot get clock %s\n",
  867. "pclk_mac");
  868. bsp_priv->clk_mac = devm_clk_get(dev, "stmmaceth");
  869. if (IS_ERR(bsp_priv->clk_mac))
  870. dev_err(dev, "cannot get clock %s\n",
  871. "stmmaceth");
  872. if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII) {
  873. bsp_priv->clk_mac_ref = devm_clk_get(dev, "clk_mac_ref");
  874. if (IS_ERR(bsp_priv->clk_mac_ref))
  875. dev_err(dev, "cannot get clock %s\n",
  876. "clk_mac_ref");
  877. if (!bsp_priv->clock_input) {
  878. bsp_priv->clk_mac_refout =
  879. devm_clk_get(dev, "clk_mac_refout");
  880. if (IS_ERR(bsp_priv->clk_mac_refout))
  881. dev_err(dev, "cannot get clock %s\n",
  882. "clk_mac_refout");
  883. }
  884. }
  885. if (bsp_priv->clock_input) {
  886. dev_info(dev, "clock input from PHY\n");
  887. } else {
  888. if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII)
  889. clk_set_rate(bsp_priv->clk_mac, 50000000);
  890. }
  891. if (plat->phy_node && bsp_priv->integrated_phy) {
  892. bsp_priv->clk_phy = of_clk_get(plat->phy_node, 0);
  893. if (IS_ERR(bsp_priv->clk_phy)) {
  894. ret = PTR_ERR(bsp_priv->clk_phy);
  895. dev_err(dev, "Cannot get PHY clock: %d\n", ret);
  896. return -EINVAL;
  897. }
  898. clk_set_rate(bsp_priv->clk_phy, 50000000);
  899. }
  900. return 0;
  901. }
  902. static int gmac_clk_enable(struct rk_priv_data *bsp_priv, bool enable)
  903. {
  904. int phy_iface = bsp_priv->phy_iface;
  905. if (enable) {
  906. if (!bsp_priv->clk_enabled) {
  907. if (phy_iface == PHY_INTERFACE_MODE_RMII) {
  908. if (!IS_ERR(bsp_priv->mac_clk_rx))
  909. clk_prepare_enable(
  910. bsp_priv->mac_clk_rx);
  911. if (!IS_ERR(bsp_priv->clk_mac_ref))
  912. clk_prepare_enable(
  913. bsp_priv->clk_mac_ref);
  914. if (!IS_ERR(bsp_priv->clk_mac_refout))
  915. clk_prepare_enable(
  916. bsp_priv->clk_mac_refout);
  917. }
  918. if (!IS_ERR(bsp_priv->clk_phy))
  919. clk_prepare_enable(bsp_priv->clk_phy);
  920. if (!IS_ERR(bsp_priv->aclk_mac))
  921. clk_prepare_enable(bsp_priv->aclk_mac);
  922. if (!IS_ERR(bsp_priv->pclk_mac))
  923. clk_prepare_enable(bsp_priv->pclk_mac);
  924. if (!IS_ERR(bsp_priv->mac_clk_tx))
  925. clk_prepare_enable(bsp_priv->mac_clk_tx);
  926. /**
  927. * if (!IS_ERR(bsp_priv->clk_mac))
  928. * clk_prepare_enable(bsp_priv->clk_mac);
  929. */
  930. mdelay(5);
  931. bsp_priv->clk_enabled = true;
  932. }
  933. } else {
  934. if (bsp_priv->clk_enabled) {
  935. if (phy_iface == PHY_INTERFACE_MODE_RMII) {
  936. clk_disable_unprepare(bsp_priv->mac_clk_rx);
  937. clk_disable_unprepare(bsp_priv->clk_mac_ref);
  938. clk_disable_unprepare(bsp_priv->clk_mac_refout);
  939. }
  940. clk_disable_unprepare(bsp_priv->clk_phy);
  941. clk_disable_unprepare(bsp_priv->aclk_mac);
  942. clk_disable_unprepare(bsp_priv->pclk_mac);
  943. clk_disable_unprepare(bsp_priv->mac_clk_tx);
  944. /**
  945. * if (!IS_ERR(bsp_priv->clk_mac))
  946. * clk_disable_unprepare(bsp_priv->clk_mac);
  947. */
  948. bsp_priv->clk_enabled = false;
  949. }
  950. }
  951. return 0;
  952. }
  953. static int phy_power_on(struct rk_priv_data *bsp_priv, bool enable)
  954. {
  955. struct regulator *ldo = bsp_priv->regulator;
  956. int ret;
  957. struct device *dev = &bsp_priv->pdev->dev;
  958. if (!ldo) {
  959. dev_err(dev, "no regulator found\n");
  960. return -1;
  961. }
  962. if (enable) {
  963. ret = regulator_enable(ldo);
  964. if (ret)
  965. dev_err(dev, "fail to enable phy-supply\n");
  966. } else {
  967. ret = regulator_disable(ldo);
  968. if (ret)
  969. dev_err(dev, "fail to disable phy-supply\n");
  970. }
  971. return 0;
  972. }
  973. static struct rk_priv_data *rk_gmac_setup(struct platform_device *pdev,
  974. struct plat_stmmacenet_data *plat,
  975. const struct rk_gmac_ops *ops)
  976. {
  977. struct rk_priv_data *bsp_priv;
  978. struct device *dev = &pdev->dev;
  979. int ret;
  980. const char *strings = NULL;
  981. int value;
  982. bsp_priv = devm_kzalloc(dev, sizeof(*bsp_priv), GFP_KERNEL);
  983. if (!bsp_priv)
  984. return ERR_PTR(-ENOMEM);
  985. bsp_priv->phy_iface = of_get_phy_mode(dev->of_node);
  986. bsp_priv->ops = ops;
  987. bsp_priv->regulator = devm_regulator_get_optional(dev, "phy");
  988. if (IS_ERR(bsp_priv->regulator)) {
  989. if (PTR_ERR(bsp_priv->regulator) == -EPROBE_DEFER) {
  990. dev_err(dev, "phy regulator is not available yet, deferred probing\n");
  991. return ERR_PTR(-EPROBE_DEFER);
  992. }
  993. dev_err(dev, "no regulator found\n");
  994. bsp_priv->regulator = NULL;
  995. }
  996. ret = of_property_read_string(dev->of_node, "clock_in_out", &strings);
  997. if (ret) {
  998. dev_err(dev, "Can not read property: clock_in_out.\n");
  999. bsp_priv->clock_input = true;
  1000. } else {
  1001. dev_info(dev, "clock input or output? (%s).\n",
  1002. strings);
  1003. if (!strcmp(strings, "input"))
  1004. bsp_priv->clock_input = true;
  1005. else
  1006. bsp_priv->clock_input = false;
  1007. }
  1008. ret = of_property_read_u32(dev->of_node, "tx_delay", &value);
  1009. if (ret) {
  1010. bsp_priv->tx_delay = 0x30;
  1011. dev_err(dev, "Can not read property: tx_delay.");
  1012. dev_err(dev, "set tx_delay to 0x%x\n",
  1013. bsp_priv->tx_delay);
  1014. } else {
  1015. dev_info(dev, "TX delay(0x%x).\n", value);
  1016. bsp_priv->tx_delay = value;
  1017. }
  1018. ret = of_property_read_u32(dev->of_node, "rx_delay", &value);
  1019. if (ret) {
  1020. bsp_priv->rx_delay = 0x10;
  1021. dev_err(dev, "Can not read property: rx_delay.");
  1022. dev_err(dev, "set rx_delay to 0x%x\n",
  1023. bsp_priv->rx_delay);
  1024. } else {
  1025. dev_info(dev, "RX delay(0x%x).\n", value);
  1026. bsp_priv->rx_delay = value;
  1027. }
  1028. bsp_priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node,
  1029. "rockchip,grf");
  1030. if (plat->phy_node) {
  1031. bsp_priv->integrated_phy = of_property_read_bool(plat->phy_node,
  1032. "phy-is-integrated");
  1033. if (bsp_priv->integrated_phy) {
  1034. bsp_priv->phy_reset = of_reset_control_get(plat->phy_node, NULL);
  1035. if (IS_ERR(bsp_priv->phy_reset)) {
  1036. dev_err(&pdev->dev, "No PHY reset control found.\n");
  1037. bsp_priv->phy_reset = NULL;
  1038. }
  1039. }
  1040. }
  1041. dev_info(dev, "integrated PHY? (%s).\n",
  1042. bsp_priv->integrated_phy ? "yes" : "no");
  1043. bsp_priv->pdev = pdev;
  1044. return bsp_priv;
  1045. }
  1046. static int rk_gmac_powerup(struct rk_priv_data *bsp_priv)
  1047. {
  1048. int ret;
  1049. struct device *dev = &bsp_priv->pdev->dev;
  1050. ret = gmac_clk_enable(bsp_priv, true);
  1051. if (ret)
  1052. return ret;
  1053. /*rmii or rgmii*/
  1054. switch (bsp_priv->phy_iface) {
  1055. case PHY_INTERFACE_MODE_RGMII:
  1056. dev_info(dev, "init for RGMII\n");
  1057. bsp_priv->ops->set_to_rgmii(bsp_priv, bsp_priv->tx_delay,
  1058. bsp_priv->rx_delay);
  1059. break;
  1060. case PHY_INTERFACE_MODE_RGMII_ID:
  1061. dev_info(dev, "init for RGMII_ID\n");
  1062. bsp_priv->ops->set_to_rgmii(bsp_priv, 0, 0);
  1063. break;
  1064. case PHY_INTERFACE_MODE_RGMII_RXID:
  1065. dev_info(dev, "init for RGMII_RXID\n");
  1066. bsp_priv->ops->set_to_rgmii(bsp_priv, bsp_priv->tx_delay, 0);
  1067. break;
  1068. case PHY_INTERFACE_MODE_RGMII_TXID:
  1069. dev_info(dev, "init for RGMII_TXID\n");
  1070. bsp_priv->ops->set_to_rgmii(bsp_priv, 0, bsp_priv->rx_delay);
  1071. break;
  1072. case PHY_INTERFACE_MODE_RMII:
  1073. dev_info(dev, "init for RMII\n");
  1074. bsp_priv->ops->set_to_rmii(bsp_priv);
  1075. break;
  1076. default:
  1077. dev_err(dev, "NO interface defined!\n");
  1078. }
  1079. ret = phy_power_on(bsp_priv, true);
  1080. if (ret)
  1081. return ret;
  1082. pm_runtime_enable(dev);
  1083. pm_runtime_get_sync(dev);
  1084. if (bsp_priv->integrated_phy)
  1085. rk_gmac_integrated_phy_powerup(bsp_priv);
  1086. return 0;
  1087. }
  1088. static void rk_gmac_powerdown(struct rk_priv_data *gmac)
  1089. {
  1090. struct device *dev = &gmac->pdev->dev;
  1091. if (gmac->integrated_phy)
  1092. rk_gmac_integrated_phy_powerdown(gmac);
  1093. pm_runtime_put_sync(dev);
  1094. pm_runtime_disable(dev);
  1095. phy_power_on(gmac, false);
  1096. gmac_clk_enable(gmac, false);
  1097. }
  1098. static void rk_fix_speed(void *priv, unsigned int speed)
  1099. {
  1100. struct rk_priv_data *bsp_priv = priv;
  1101. struct device *dev = &bsp_priv->pdev->dev;
  1102. switch (bsp_priv->phy_iface) {
  1103. case PHY_INTERFACE_MODE_RGMII:
  1104. case PHY_INTERFACE_MODE_RGMII_ID:
  1105. case PHY_INTERFACE_MODE_RGMII_RXID:
  1106. case PHY_INTERFACE_MODE_RGMII_TXID:
  1107. bsp_priv->ops->set_rgmii_speed(bsp_priv, speed);
  1108. break;
  1109. case PHY_INTERFACE_MODE_RMII:
  1110. bsp_priv->ops->set_rmii_speed(bsp_priv, speed);
  1111. break;
  1112. default:
  1113. dev_err(dev, "unsupported interface %d", bsp_priv->phy_iface);
  1114. }
  1115. }
  1116. static int rk_gmac_probe(struct platform_device *pdev)
  1117. {
  1118. struct plat_stmmacenet_data *plat_dat;
  1119. struct stmmac_resources stmmac_res;
  1120. const struct rk_gmac_ops *data;
  1121. int ret;
  1122. data = of_device_get_match_data(&pdev->dev);
  1123. if (!data) {
  1124. dev_err(&pdev->dev, "no of match data provided\n");
  1125. return -EINVAL;
  1126. }
  1127. ret = stmmac_get_platform_resources(pdev, &stmmac_res);
  1128. if (ret)
  1129. return ret;
  1130. plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
  1131. if (IS_ERR(plat_dat))
  1132. return PTR_ERR(plat_dat);
  1133. plat_dat->has_gmac = true;
  1134. plat_dat->fix_mac_speed = rk_fix_speed;
  1135. plat_dat->bsp_priv = rk_gmac_setup(pdev, plat_dat, data);
  1136. if (IS_ERR(plat_dat->bsp_priv)) {
  1137. ret = PTR_ERR(plat_dat->bsp_priv);
  1138. goto err_remove_config_dt;
  1139. }
  1140. ret = rk_gmac_clk_init(plat_dat);
  1141. if (ret)
  1142. return ret;
  1143. ret = rk_gmac_powerup(plat_dat->bsp_priv);
  1144. if (ret)
  1145. goto err_remove_config_dt;
  1146. ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  1147. if (ret)
  1148. goto err_gmac_powerdown;
  1149. return 0;
  1150. err_gmac_powerdown:
  1151. rk_gmac_powerdown(plat_dat->bsp_priv);
  1152. err_remove_config_dt:
  1153. stmmac_remove_config_dt(pdev, plat_dat);
  1154. return ret;
  1155. }
  1156. static int rk_gmac_remove(struct platform_device *pdev)
  1157. {
  1158. struct rk_priv_data *bsp_priv = get_stmmac_bsp_priv(&pdev->dev);
  1159. int ret = stmmac_dvr_remove(&pdev->dev);
  1160. rk_gmac_powerdown(bsp_priv);
  1161. return ret;
  1162. }
  1163. #ifdef CONFIG_PM_SLEEP
  1164. static int rk_gmac_suspend(struct device *dev)
  1165. {
  1166. struct rk_priv_data *bsp_priv = get_stmmac_bsp_priv(dev);
  1167. int ret = stmmac_suspend(dev);
  1168. /* Keep the PHY up if we use Wake-on-Lan. */
  1169. if (!device_may_wakeup(dev)) {
  1170. rk_gmac_powerdown(bsp_priv);
  1171. bsp_priv->suspended = true;
  1172. }
  1173. return ret;
  1174. }
  1175. static int rk_gmac_resume(struct device *dev)
  1176. {
  1177. struct rk_priv_data *bsp_priv = get_stmmac_bsp_priv(dev);
  1178. /* The PHY was up for Wake-on-Lan. */
  1179. if (bsp_priv->suspended) {
  1180. rk_gmac_powerup(bsp_priv);
  1181. bsp_priv->suspended = false;
  1182. }
  1183. return stmmac_resume(dev);
  1184. }
  1185. #endif /* CONFIG_PM_SLEEP */
  1186. static SIMPLE_DEV_PM_OPS(rk_gmac_pm_ops, rk_gmac_suspend, rk_gmac_resume);
  1187. static const struct of_device_id rk_gmac_dwmac_match[] = {
  1188. { .compatible = "rockchip,rk3128-gmac", .data = &rk3128_ops },
  1189. { .compatible = "rockchip,rk3228-gmac", .data = &rk3228_ops },
  1190. { .compatible = "rockchip,rk3288-gmac", .data = &rk3288_ops },
  1191. { .compatible = "rockchip,rk3328-gmac", .data = &rk3328_ops },
  1192. { .compatible = "rockchip,rk3366-gmac", .data = &rk3366_ops },
  1193. { .compatible = "rockchip,rk3368-gmac", .data = &rk3368_ops },
  1194. { .compatible = "rockchip,rk3399-gmac", .data = &rk3399_ops },
  1195. { .compatible = "rockchip,rv1108-gmac", .data = &rv1108_ops },
  1196. { }
  1197. };
  1198. MODULE_DEVICE_TABLE(of, rk_gmac_dwmac_match);
  1199. static struct platform_driver rk_gmac_dwmac_driver = {
  1200. .probe = rk_gmac_probe,
  1201. .remove = rk_gmac_remove,
  1202. .driver = {
  1203. .name = "rk_gmac-dwmac",
  1204. .pm = &rk_gmac_pm_ops,
  1205. .of_match_table = rk_gmac_dwmac_match,
  1206. },
  1207. };
  1208. module_platform_driver(rk_gmac_dwmac_driver);
  1209. MODULE_AUTHOR("Chen-Zhi (Roger Chen) <roger.chen@rock-chips.com>");
  1210. MODULE_DESCRIPTION("Rockchip RK3288 DWMAC specific glue layer");
  1211. MODULE_LICENSE("GPL");